blob: 7f5b244bde35f6377cb6526377d325e51c884ce2 [file] [log] [blame]
Andreas Färberdec9c2d2012-03-29 04:50:31 +00001/*
2 * QEMU ARM CPU
3 *
4 * Copyright (c) 2012 SUSE LINUX Products GmbH
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version 2
9 * of the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, see
18 * <http://www.gnu.org/licenses/gpl-2.0.html>
19 */
20#ifndef QEMU_ARM_CPU_QOM_H
21#define QEMU_ARM_CPU_QOM_H
22
Markus Armbruster2e5b09f2019-07-09 17:20:52 +020023#include "hw/core/cpu.h"
Andreas Färberdec9c2d2012-03-29 04:50:31 +000024
Paolo Bonzini74e75562016-03-15 13:49:25 +010025struct arm_boot_info;
26
Andreas Färberdec9c2d2012-03-29 04:50:31 +000027#define TYPE_ARM_CPU "arm-cpu"
28
29#define ARM_CPU_CLASS(klass) \
30 OBJECT_CLASS_CHECK(ARMCPUClass, (klass), TYPE_ARM_CPU)
31#define ARM_CPU(obj) \
32 OBJECT_CHECK(ARMCPU, (obj), TYPE_ARM_CPU)
33#define ARM_CPU_GET_CLASS(obj) \
34 OBJECT_GET_CLASS(ARMCPUClass, (obj), TYPE_ARM_CPU)
35
Peter Maydellbab52d42018-03-09 17:09:44 +000036#define TYPE_ARM_MAX_CPU "max-" TYPE_ARM_CPU
37
Marc-André Lureau51e5ef42018-11-27 12:55:59 +040038typedef struct ARMCPUInfo ARMCPUInfo;
39
Andreas Färberdec9c2d2012-03-29 04:50:31 +000040/**
41 * ARMCPUClass:
Andreas Färber14969262013-01-05 10:18:18 +010042 * @parent_realize: The parent class' realize handler.
Andreas Färberdec9c2d2012-03-29 04:50:31 +000043 * @parent_reset: The parent class' reset handler.
44 *
45 * An ARM CPU model.
46 */
47typedef struct ARMCPUClass {
48 /*< private >*/
49 CPUClass parent_class;
50 /*< public >*/
51
Marc-André Lureau51e5ef42018-11-27 12:55:59 +040052 const ARMCPUInfo *info;
Andreas Färber14969262013-01-05 10:18:18 +010053 DeviceRealize parent_realize;
Andreas Färberdec9c2d2012-03-29 04:50:31 +000054 void (*parent_reset)(CPUState *cpu);
55} ARMCPUClass;
56
Paolo Bonzini74e75562016-03-15 13:49:25 +010057typedef struct ARMCPU ARMCPU;
Andreas Färberdec9c2d2012-03-29 04:50:31 +000058
Peter Maydelld14d42f2013-09-03 20:12:07 +010059#define TYPE_AARCH64_CPU "aarch64-cpu"
60#define AARCH64_CPU_CLASS(klass) \
61 OBJECT_CLASS_CHECK(AArch64CPUClass, (klass), TYPE_AARCH64_CPU)
62#define AARCH64_CPU_GET_CLASS(obj) \
63 OBJECT_GET_CLASS(AArch64CPUClass, (obj), TYPE_AArch64_CPU)
64
65typedef struct AArch64CPUClass {
66 /*< private >*/
67 ARMCPUClass parent_class;
68 /*< public >*/
69} AArch64CPUClass;
70
Peter Maydell2ceb98c2012-06-20 11:57:09 +000071void register_cp_regs_for_features(ARMCPU *cpu);
Peter Maydell721fae12013-06-25 18:16:07 +010072void init_cpreg_list(ARMCPU *cpu);
Andreas Färberdec9c2d2012-03-29 04:50:31 +000073
Peter Maydell55d284a2013-08-20 14:54:31 +010074/* Callback functions for the generic timer's timers. */
75void arm_gt_ptimer_cb(void *opaque);
76void arm_gt_vtimer_cb(void *opaque);
Edgar E. Iglesiasb0e66d92015-08-13 11:26:18 +010077void arm_gt_htimer_cb(void *opaque);
Peter Maydellb4d39782015-08-13 11:26:22 +010078void arm_gt_stimer_cb(void *opaque);
Peter Maydell55d284a2013-08-20 14:54:31 +010079
Pavel Fedin0f4a9e42015-09-07 10:39:31 +010080#define ARM_AFF0_SHIFT 0
81#define ARM_AFF0_MASK (0xFFULL << ARM_AFF0_SHIFT)
82#define ARM_AFF1_SHIFT 8
83#define ARM_AFF1_MASK (0xFFULL << ARM_AFF1_SHIFT)
84#define ARM_AFF2_SHIFT 16
85#define ARM_AFF2_MASK (0xFFULL << ARM_AFF2_SHIFT)
86#define ARM_AFF3_SHIFT 32
87#define ARM_AFF3_MASK (0xFFULL << ARM_AFF3_SHIFT)
Laurent Vivierce5b1bb2016-10-20 13:26:03 +020088#define ARM_DEFAULT_CPUS_PER_CLUSTER 8
Pavel Fedin0f4a9e42015-09-07 10:39:31 +010089
90#define ARM32_AFFINITY_MASK (ARM_AFF0_MASK|ARM_AFF1_MASK|ARM_AFF2_MASK)
91#define ARM64_AFFINITY_MASK \
92 (ARM_AFF0_MASK|ARM_AFF1_MASK|ARM_AFF2_MASK|ARM_AFF3_MASK)
Laurent Vivierce5b1bb2016-10-20 13:26:03 +020093#define ARM64_AFFINITY_INVALID (~ARM64_AFFINITY_MASK)
Pavel Fedin0f4a9e42015-09-07 10:39:31 +010094
Andreas Färberdec9c2d2012-03-29 04:50:31 +000095#endif