ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1 | /* |
pbrook | e69954b | 2006-09-23 17:40:58 +0000 | [diff] [blame] | 2 | * Status and system control registers for ARM RealView/Versatile boards. |
| 3 | * |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 4 | * Copyright (c) 2006-2007 CodeSourcery. |
pbrook | e69954b | 2006-09-23 17:40:58 +0000 | [diff] [blame] | 5 | * Written by Paul Brook |
| 6 | * |
Matthew Fernandez | 8e31bf3 | 2011-06-26 12:21:35 +1000 | [diff] [blame] | 7 | * This code is licensed under the GPL. |
pbrook | e69954b | 2006-09-23 17:40:58 +0000 | [diff] [blame] | 8 | */ |
| 9 | |
Daniel Jacobowitz | 042eb37 | 2009-09-13 09:54:41 -0400 | [diff] [blame] | 10 | #include "hw.h" |
| 11 | #include "qemu-timer.h" |
Paul Brook | 82634c2 | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 12 | #include "sysbus.h" |
pbrook | 9596ebb | 2007-11-18 01:44:38 +0000 | [diff] [blame] | 13 | #include "primecell.h" |
pbrook | 87ecb68 | 2007-11-17 17:14:51 +0000 | [diff] [blame] | 14 | #include "sysemu.h" |
pbrook | e69954b | 2006-09-23 17:40:58 +0000 | [diff] [blame] | 15 | |
| 16 | #define LOCK_VALUE 0xa05f |
| 17 | |
| 18 | typedef struct { |
Paul Brook | 82634c2 | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 19 | SysBusDevice busdev; |
Avi Kivity | 460d7c5 | 2011-08-15 17:17:18 +0300 | [diff] [blame] | 20 | MemoryRegion iomem; |
Peter Maydell | 242ea2c | 2011-07-22 13:42:39 +0000 | [diff] [blame] | 21 | qemu_irq pl110_mux_ctrl; |
| 22 | |
pbrook | e69954b | 2006-09-23 17:40:58 +0000 | [diff] [blame] | 23 | uint32_t sys_id; |
| 24 | uint32_t leds; |
| 25 | uint16_t lockval; |
| 26 | uint32_t cfgdata1; |
| 27 | uint32_t cfgdata2; |
| 28 | uint32_t flags; |
| 29 | uint32_t nvflags; |
| 30 | uint32_t resetlevel; |
Paul Brook | 26e92f6 | 2009-11-13 03:30:33 +0000 | [diff] [blame] | 31 | uint32_t proc_id; |
Peter Maydell | b50ff6f | 2011-02-21 20:57:50 +0000 | [diff] [blame] | 32 | uint32_t sys_mci; |
Peter Maydell | 34933c8 | 2011-03-07 11:10:31 +0000 | [diff] [blame] | 33 | uint32_t sys_cfgdata; |
| 34 | uint32_t sys_cfgctrl; |
| 35 | uint32_t sys_cfgstat; |
Peter Maydell | 242ea2c | 2011-07-22 13:42:39 +0000 | [diff] [blame] | 36 | uint32_t sys_clcd; |
pbrook | e69954b | 2006-09-23 17:40:58 +0000 | [diff] [blame] | 37 | } arm_sysctl_state; |
| 38 | |
Peter Maydell | b5ad0ae | 2010-12-23 17:19:53 +0000 | [diff] [blame] | 39 | static const VMStateDescription vmstate_arm_sysctl = { |
| 40 | .name = "realview_sysctl", |
Peter Maydell | 242ea2c | 2011-07-22 13:42:39 +0000 | [diff] [blame] | 41 | .version_id = 3, |
Peter Maydell | b5ad0ae | 2010-12-23 17:19:53 +0000 | [diff] [blame] | 42 | .minimum_version_id = 1, |
| 43 | .fields = (VMStateField[]) { |
| 44 | VMSTATE_UINT32(leds, arm_sysctl_state), |
| 45 | VMSTATE_UINT16(lockval, arm_sysctl_state), |
| 46 | VMSTATE_UINT32(cfgdata1, arm_sysctl_state), |
| 47 | VMSTATE_UINT32(cfgdata2, arm_sysctl_state), |
| 48 | VMSTATE_UINT32(flags, arm_sysctl_state), |
| 49 | VMSTATE_UINT32(nvflags, arm_sysctl_state), |
| 50 | VMSTATE_UINT32(resetlevel, arm_sysctl_state), |
Peter Maydell | 34933c8 | 2011-03-07 11:10:31 +0000 | [diff] [blame] | 51 | VMSTATE_UINT32_V(sys_mci, arm_sysctl_state, 2), |
| 52 | VMSTATE_UINT32_V(sys_cfgdata, arm_sysctl_state, 2), |
| 53 | VMSTATE_UINT32_V(sys_cfgctrl, arm_sysctl_state, 2), |
| 54 | VMSTATE_UINT32_V(sys_cfgstat, arm_sysctl_state, 2), |
Peter Maydell | 242ea2c | 2011-07-22 13:42:39 +0000 | [diff] [blame] | 55 | VMSTATE_UINT32_V(sys_clcd, arm_sysctl_state, 3), |
Peter Maydell | b5ad0ae | 2010-12-23 17:19:53 +0000 | [diff] [blame] | 56 | VMSTATE_END_OF_LIST() |
| 57 | } |
| 58 | }; |
| 59 | |
Peter Maydell | b50ff6f | 2011-02-21 20:57:50 +0000 | [diff] [blame] | 60 | /* The PB926 actually uses a different format for |
| 61 | * its SYS_ID register. Fortunately the bits which are |
| 62 | * board type on later boards are distinct. |
| 63 | */ |
| 64 | #define BOARD_ID_PB926 0x100 |
| 65 | #define BOARD_ID_EB 0x140 |
| 66 | #define BOARD_ID_PBA8 0x178 |
| 67 | #define BOARD_ID_PBX 0x182 |
Peter Maydell | 34933c8 | 2011-03-07 11:10:31 +0000 | [diff] [blame] | 68 | #define BOARD_ID_VEXPRESS 0x190 |
Peter Maydell | b50ff6f | 2011-02-21 20:57:50 +0000 | [diff] [blame] | 69 | |
| 70 | static int board_id(arm_sysctl_state *s) |
| 71 | { |
| 72 | /* Extract the board ID field from the SYS_ID register value */ |
| 73 | return (s->sys_id >> 16) & 0xfff; |
| 74 | } |
| 75 | |
Paul Brook | be0f204 | 2009-11-11 19:59:29 +0000 | [diff] [blame] | 76 | static void arm_sysctl_reset(DeviceState *d) |
| 77 | { |
| 78 | arm_sysctl_state *s = FROM_SYSBUS(arm_sysctl_state, sysbus_from_qdev(d)); |
| 79 | |
| 80 | s->leds = 0; |
| 81 | s->lockval = 0; |
| 82 | s->cfgdata1 = 0; |
| 83 | s->cfgdata2 = 0; |
| 84 | s->flags = 0; |
| 85 | s->resetlevel = 0; |
Peter Maydell | 242ea2c | 2011-07-22 13:42:39 +0000 | [diff] [blame] | 86 | if (board_id(s) == BOARD_ID_VEXPRESS) { |
| 87 | /* On VExpress this register will RAZ/WI */ |
| 88 | s->sys_clcd = 0; |
| 89 | } else { |
| 90 | /* All others: CLCDID 0x1f, indicating VGA */ |
| 91 | s->sys_clcd = 0x1f00; |
| 92 | } |
Paul Brook | be0f204 | 2009-11-11 19:59:29 +0000 | [diff] [blame] | 93 | } |
| 94 | |
Avi Kivity | 460d7c5 | 2011-08-15 17:17:18 +0300 | [diff] [blame] | 95 | static uint64_t arm_sysctl_read(void *opaque, target_phys_addr_t offset, |
| 96 | unsigned size) |
pbrook | e69954b | 2006-09-23 17:40:58 +0000 | [diff] [blame] | 97 | { |
| 98 | arm_sysctl_state *s = (arm_sysctl_state *)opaque; |
| 99 | |
pbrook | e69954b | 2006-09-23 17:40:58 +0000 | [diff] [blame] | 100 | switch (offset) { |
| 101 | case 0x00: /* ID */ |
| 102 | return s->sys_id; |
| 103 | case 0x04: /* SW */ |
| 104 | /* General purpose hardware switches. |
| 105 | We don't have a useful way of exposing these to the user. */ |
| 106 | return 0; |
| 107 | case 0x08: /* LED */ |
| 108 | return s->leds; |
| 109 | case 0x20: /* LOCK */ |
| 110 | return s->lockval; |
| 111 | case 0x0c: /* OSC0 */ |
| 112 | case 0x10: /* OSC1 */ |
| 113 | case 0x14: /* OSC2 */ |
| 114 | case 0x18: /* OSC3 */ |
| 115 | case 0x1c: /* OSC4 */ |
| 116 | case 0x24: /* 100HZ */ |
| 117 | /* ??? Implement these. */ |
| 118 | return 0; |
| 119 | case 0x28: /* CFGDATA1 */ |
| 120 | return s->cfgdata1; |
| 121 | case 0x2c: /* CFGDATA2 */ |
| 122 | return s->cfgdata2; |
| 123 | case 0x30: /* FLAGS */ |
| 124 | return s->flags; |
| 125 | case 0x38: /* NVFLAGS */ |
| 126 | return s->nvflags; |
| 127 | case 0x40: /* RESETCTL */ |
Peter Maydell | 34933c8 | 2011-03-07 11:10:31 +0000 | [diff] [blame] | 128 | if (board_id(s) == BOARD_ID_VEXPRESS) { |
| 129 | /* reserved: RAZ/WI */ |
| 130 | return 0; |
| 131 | } |
pbrook | e69954b | 2006-09-23 17:40:58 +0000 | [diff] [blame] | 132 | return s->resetlevel; |
| 133 | case 0x44: /* PCICTL */ |
| 134 | return 1; |
| 135 | case 0x48: /* MCI */ |
Peter Maydell | b50ff6f | 2011-02-21 20:57:50 +0000 | [diff] [blame] | 136 | return s->sys_mci; |
pbrook | e69954b | 2006-09-23 17:40:58 +0000 | [diff] [blame] | 137 | case 0x4c: /* FLASH */ |
| 138 | return 0; |
| 139 | case 0x50: /* CLCD */ |
Peter Maydell | 242ea2c | 2011-07-22 13:42:39 +0000 | [diff] [blame] | 140 | return s->sys_clcd; |
pbrook | e69954b | 2006-09-23 17:40:58 +0000 | [diff] [blame] | 141 | case 0x54: /* CLCDSER */ |
| 142 | return 0; |
| 143 | case 0x58: /* BOOTCS */ |
| 144 | return 0; |
| 145 | case 0x5c: /* 24MHz */ |
Paolo Bonzini | 7447545 | 2011-03-11 16:47:48 +0100 | [diff] [blame] | 146 | return muldiv64(qemu_get_clock_ns(vm_clock), 24000000, get_ticks_per_sec()); |
pbrook | e69954b | 2006-09-23 17:40:58 +0000 | [diff] [blame] | 147 | case 0x60: /* MISC */ |
| 148 | return 0; |
| 149 | case 0x84: /* PROCID0 */ |
Paul Brook | 26e92f6 | 2009-11-13 03:30:33 +0000 | [diff] [blame] | 150 | return s->proc_id; |
pbrook | e69954b | 2006-09-23 17:40:58 +0000 | [diff] [blame] | 151 | case 0x88: /* PROCID1 */ |
| 152 | return 0xff000000; |
| 153 | case 0x64: /* DMAPSR0 */ |
| 154 | case 0x68: /* DMAPSR1 */ |
| 155 | case 0x6c: /* DMAPSR2 */ |
| 156 | case 0x70: /* IOSEL */ |
| 157 | case 0x74: /* PLDCTL */ |
| 158 | case 0x80: /* BUSID */ |
| 159 | case 0x8c: /* OSCRESET0 */ |
| 160 | case 0x90: /* OSCRESET1 */ |
| 161 | case 0x94: /* OSCRESET2 */ |
| 162 | case 0x98: /* OSCRESET3 */ |
| 163 | case 0x9c: /* OSCRESET4 */ |
| 164 | case 0xc0: /* SYS_TEST_OSC0 */ |
| 165 | case 0xc4: /* SYS_TEST_OSC1 */ |
| 166 | case 0xc8: /* SYS_TEST_OSC2 */ |
| 167 | case 0xcc: /* SYS_TEST_OSC3 */ |
| 168 | case 0xd0: /* SYS_TEST_OSC4 */ |
| 169 | return 0; |
Peter Maydell | 34933c8 | 2011-03-07 11:10:31 +0000 | [diff] [blame] | 170 | case 0xa0: /* SYS_CFGDATA */ |
| 171 | if (board_id(s) != BOARD_ID_VEXPRESS) { |
| 172 | goto bad_reg; |
| 173 | } |
| 174 | return s->sys_cfgdata; |
| 175 | case 0xa4: /* SYS_CFGCTRL */ |
| 176 | if (board_id(s) != BOARD_ID_VEXPRESS) { |
| 177 | goto bad_reg; |
| 178 | } |
| 179 | return s->sys_cfgctrl; |
| 180 | case 0xa8: /* SYS_CFGSTAT */ |
| 181 | if (board_id(s) != BOARD_ID_VEXPRESS) { |
| 182 | goto bad_reg; |
| 183 | } |
| 184 | return s->sys_cfgstat; |
pbrook | e69954b | 2006-09-23 17:40:58 +0000 | [diff] [blame] | 185 | default: |
Peter Maydell | 34933c8 | 2011-03-07 11:10:31 +0000 | [diff] [blame] | 186 | bad_reg: |
pbrook | e69954b | 2006-09-23 17:40:58 +0000 | [diff] [blame] | 187 | printf ("arm_sysctl_read: Bad register offset 0x%x\n", (int)offset); |
| 188 | return 0; |
| 189 | } |
| 190 | } |
| 191 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 192 | static void arm_sysctl_write(void *opaque, target_phys_addr_t offset, |
Avi Kivity | 460d7c5 | 2011-08-15 17:17:18 +0300 | [diff] [blame] | 193 | uint64_t val, unsigned size) |
pbrook | e69954b | 2006-09-23 17:40:58 +0000 | [diff] [blame] | 194 | { |
| 195 | arm_sysctl_state *s = (arm_sysctl_state *)opaque; |
pbrook | e69954b | 2006-09-23 17:40:58 +0000 | [diff] [blame] | 196 | |
| 197 | switch (offset) { |
| 198 | case 0x08: /* LED */ |
| 199 | s->leds = val; |
| 200 | case 0x0c: /* OSC0 */ |
| 201 | case 0x10: /* OSC1 */ |
| 202 | case 0x14: /* OSC2 */ |
| 203 | case 0x18: /* OSC3 */ |
| 204 | case 0x1c: /* OSC4 */ |
| 205 | /* ??? */ |
| 206 | break; |
| 207 | case 0x20: /* LOCK */ |
| 208 | if (val == LOCK_VALUE) |
| 209 | s->lockval = val; |
| 210 | else |
| 211 | s->lockval = val & 0x7fff; |
| 212 | break; |
| 213 | case 0x28: /* CFGDATA1 */ |
| 214 | /* ??? Need to implement this. */ |
| 215 | s->cfgdata1 = val; |
| 216 | break; |
| 217 | case 0x2c: /* CFGDATA2 */ |
| 218 | /* ??? Need to implement this. */ |
| 219 | s->cfgdata2 = val; |
| 220 | break; |
| 221 | case 0x30: /* FLAGSSET */ |
| 222 | s->flags |= val; |
| 223 | break; |
| 224 | case 0x34: /* FLAGSCLR */ |
| 225 | s->flags &= ~val; |
| 226 | break; |
| 227 | case 0x38: /* NVFLAGSSET */ |
| 228 | s->nvflags |= val; |
| 229 | break; |
| 230 | case 0x3c: /* NVFLAGSCLR */ |
| 231 | s->nvflags &= ~val; |
| 232 | break; |
| 233 | case 0x40: /* RESETCTL */ |
Jean-Christophe DUBOIS | b2887c4 | 2011-11-14 03:09:20 +0100 | [diff] [blame] | 234 | switch (board_id(s)) { |
| 235 | case BOARD_ID_PB926: |
| 236 | if (s->lockval == LOCK_VALUE) { |
| 237 | s->resetlevel = val; |
| 238 | if (val & 0x100) { |
| 239 | qemu_system_reset_request(); |
| 240 | } |
| 241 | } |
| 242 | break; |
| 243 | case BOARD_ID_PBX: |
| 244 | case BOARD_ID_PBA8: |
| 245 | if (s->lockval == LOCK_VALUE) { |
| 246 | s->resetlevel = val; |
| 247 | if (val & 0x04) { |
| 248 | qemu_system_reset_request(); |
| 249 | } |
| 250 | } |
| 251 | break; |
| 252 | case BOARD_ID_VEXPRESS: |
| 253 | case BOARD_ID_EB: |
| 254 | default: |
Peter Maydell | 34933c8 | 2011-03-07 11:10:31 +0000 | [diff] [blame] | 255 | /* reserved: RAZ/WI */ |
| 256 | break; |
| 257 | } |
pbrook | e69954b | 2006-09-23 17:40:58 +0000 | [diff] [blame] | 258 | break; |
| 259 | case 0x44: /* PCICTL */ |
| 260 | /* nothing to do. */ |
| 261 | break; |
| 262 | case 0x4c: /* FLASH */ |
Peter Maydell | 242ea2c | 2011-07-22 13:42:39 +0000 | [diff] [blame] | 263 | break; |
pbrook | e69954b | 2006-09-23 17:40:58 +0000 | [diff] [blame] | 264 | case 0x50: /* CLCD */ |
Peter Maydell | 242ea2c | 2011-07-22 13:42:39 +0000 | [diff] [blame] | 265 | switch (board_id(s)) { |
| 266 | case BOARD_ID_PB926: |
| 267 | /* On 926 bits 13:8 are R/O, bits 1:0 control |
| 268 | * the mux that defines how to interpret the PL110 |
| 269 | * graphics format, and other bits are r/w but we |
| 270 | * don't implement them to do anything. |
| 271 | */ |
| 272 | s->sys_clcd &= 0x3f00; |
| 273 | s->sys_clcd |= val & ~0x3f00; |
| 274 | qemu_set_irq(s->pl110_mux_ctrl, val & 3); |
| 275 | break; |
| 276 | case BOARD_ID_EB: |
| 277 | /* The EB is the same except that there is no mux since |
| 278 | * the EB has a PL111. |
| 279 | */ |
| 280 | s->sys_clcd &= 0x3f00; |
| 281 | s->sys_clcd |= val & ~0x3f00; |
| 282 | break; |
| 283 | case BOARD_ID_PBA8: |
| 284 | case BOARD_ID_PBX: |
| 285 | /* On PBA8 and PBX bit 7 is r/w and all other bits |
| 286 | * are either r/o or RAZ/WI. |
| 287 | */ |
| 288 | s->sys_clcd &= (1 << 7); |
| 289 | s->sys_clcd |= val & ~(1 << 7); |
| 290 | break; |
| 291 | case BOARD_ID_VEXPRESS: |
| 292 | default: |
| 293 | /* On VExpress this register is unimplemented and will RAZ/WI */ |
| 294 | break; |
| 295 | } |
pbrook | e69954b | 2006-09-23 17:40:58 +0000 | [diff] [blame] | 296 | case 0x54: /* CLCDSER */ |
| 297 | case 0x64: /* DMAPSR0 */ |
| 298 | case 0x68: /* DMAPSR1 */ |
| 299 | case 0x6c: /* DMAPSR2 */ |
| 300 | case 0x70: /* IOSEL */ |
| 301 | case 0x74: /* PLDCTL */ |
| 302 | case 0x80: /* BUSID */ |
| 303 | case 0x84: /* PROCID0 */ |
| 304 | case 0x88: /* PROCID1 */ |
| 305 | case 0x8c: /* OSCRESET0 */ |
| 306 | case 0x90: /* OSCRESET1 */ |
| 307 | case 0x94: /* OSCRESET2 */ |
| 308 | case 0x98: /* OSCRESET3 */ |
| 309 | case 0x9c: /* OSCRESET4 */ |
| 310 | break; |
Peter Maydell | 34933c8 | 2011-03-07 11:10:31 +0000 | [diff] [blame] | 311 | case 0xa0: /* SYS_CFGDATA */ |
| 312 | if (board_id(s) != BOARD_ID_VEXPRESS) { |
| 313 | goto bad_reg; |
| 314 | } |
| 315 | s->sys_cfgdata = val; |
| 316 | return; |
| 317 | case 0xa4: /* SYS_CFGCTRL */ |
| 318 | if (board_id(s) != BOARD_ID_VEXPRESS) { |
| 319 | goto bad_reg; |
| 320 | } |
| 321 | s->sys_cfgctrl = val & ~(3 << 18); |
| 322 | s->sys_cfgstat = 1; /* complete */ |
| 323 | switch (s->sys_cfgctrl) { |
| 324 | case 0xc0800000: /* SYS_CFG_SHUTDOWN to motherboard */ |
| 325 | qemu_system_shutdown_request(); |
| 326 | break; |
| 327 | case 0xc0900000: /* SYS_CFG_REBOOT to motherboard */ |
| 328 | qemu_system_reset_request(); |
| 329 | break; |
| 330 | default: |
| 331 | s->sys_cfgstat |= 2; /* error */ |
| 332 | } |
| 333 | return; |
| 334 | case 0xa8: /* SYS_CFGSTAT */ |
| 335 | if (board_id(s) != BOARD_ID_VEXPRESS) { |
| 336 | goto bad_reg; |
| 337 | } |
| 338 | s->sys_cfgstat = val & 3; |
| 339 | return; |
pbrook | e69954b | 2006-09-23 17:40:58 +0000 | [diff] [blame] | 340 | default: |
Peter Maydell | 34933c8 | 2011-03-07 11:10:31 +0000 | [diff] [blame] | 341 | bad_reg: |
pbrook | e69954b | 2006-09-23 17:40:58 +0000 | [diff] [blame] | 342 | printf ("arm_sysctl_write: Bad register offset 0x%x\n", (int)offset); |
| 343 | return; |
| 344 | } |
| 345 | } |
| 346 | |
Avi Kivity | 460d7c5 | 2011-08-15 17:17:18 +0300 | [diff] [blame] | 347 | static const MemoryRegionOps arm_sysctl_ops = { |
| 348 | .read = arm_sysctl_read, |
| 349 | .write = arm_sysctl_write, |
| 350 | .endianness = DEVICE_NATIVE_ENDIAN, |
pbrook | e69954b | 2006-09-23 17:40:58 +0000 | [diff] [blame] | 351 | }; |
| 352 | |
Peter Maydell | b50ff6f | 2011-02-21 20:57:50 +0000 | [diff] [blame] | 353 | static void arm_sysctl_gpio_set(void *opaque, int line, int level) |
| 354 | { |
| 355 | arm_sysctl_state *s = (arm_sysctl_state *)opaque; |
| 356 | switch (line) { |
| 357 | case ARM_SYSCTL_GPIO_MMC_WPROT: |
| 358 | { |
| 359 | /* For PB926 and EB write-protect is bit 2 of SYS_MCI; |
| 360 | * for all later boards it is bit 1. |
| 361 | */ |
| 362 | int bit = 2; |
| 363 | if ((board_id(s) == BOARD_ID_PB926) || (board_id(s) == BOARD_ID_EB)) { |
| 364 | bit = 4; |
| 365 | } |
| 366 | s->sys_mci &= ~bit; |
| 367 | if (level) { |
| 368 | s->sys_mci |= bit; |
| 369 | } |
| 370 | break; |
| 371 | } |
| 372 | case ARM_SYSCTL_GPIO_MMC_CARDIN: |
| 373 | s->sys_mci &= ~1; |
| 374 | if (level) { |
| 375 | s->sys_mci |= 1; |
| 376 | } |
| 377 | break; |
| 378 | } |
| 379 | } |
| 380 | |
Peter Maydell | 54de1e5 | 2012-02-16 09:56:09 +0000 | [diff] [blame] | 381 | static int arm_sysctl_init(SysBusDevice *dev) |
pbrook | e69954b | 2006-09-23 17:40:58 +0000 | [diff] [blame] | 382 | { |
Paul Brook | 82634c2 | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 383 | arm_sysctl_state *s = FROM_SYSBUS(arm_sysctl_state, dev); |
pbrook | e69954b | 2006-09-23 17:40:58 +0000 | [diff] [blame] | 384 | |
Avi Kivity | 460d7c5 | 2011-08-15 17:17:18 +0300 | [diff] [blame] | 385 | memory_region_init_io(&s->iomem, &arm_sysctl_ops, s, "arm-sysctl", 0x1000); |
Avi Kivity | 750ecd4 | 2011-11-27 11:38:10 +0200 | [diff] [blame] | 386 | sysbus_init_mmio(dev, &s->iomem); |
Peter Maydell | b50ff6f | 2011-02-21 20:57:50 +0000 | [diff] [blame] | 387 | qdev_init_gpio_in(&s->busdev.qdev, arm_sysctl_gpio_set, 2); |
Peter Maydell | 242ea2c | 2011-07-22 13:42:39 +0000 | [diff] [blame] | 388 | qdev_init_gpio_out(&s->busdev.qdev, &s->pl110_mux_ctrl, 1); |
Gerd Hoffmann | 81a322d | 2009-08-14 10:36:05 +0200 | [diff] [blame] | 389 | return 0; |
pbrook | e69954b | 2006-09-23 17:40:58 +0000 | [diff] [blame] | 390 | } |
Paul Brook | 82634c2 | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 391 | |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 392 | static Property arm_sysctl_properties[] = { |
| 393 | DEFINE_PROP_UINT32("sys_id", arm_sysctl_state, sys_id, 0), |
| 394 | DEFINE_PROP_UINT32("proc_id", arm_sysctl_state, proc_id, 0), |
| 395 | DEFINE_PROP_END_OF_LIST(), |
| 396 | }; |
| 397 | |
| 398 | static void arm_sysctl_class_init(ObjectClass *klass, void *data) |
| 399 | { |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 400 | DeviceClass *dc = DEVICE_CLASS(klass); |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 401 | SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); |
| 402 | |
Peter Maydell | 54de1e5 | 2012-02-16 09:56:09 +0000 | [diff] [blame] | 403 | k->init = arm_sysctl_init; |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 404 | dc->reset = arm_sysctl_reset; |
| 405 | dc->vmsd = &vmstate_arm_sysctl; |
| 406 | dc->props = arm_sysctl_properties; |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 407 | } |
| 408 | |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 409 | static TypeInfo arm_sysctl_info = { |
| 410 | .name = "realview_sysctl", |
| 411 | .parent = TYPE_SYS_BUS_DEVICE, |
| 412 | .instance_size = sizeof(arm_sysctl_state), |
| 413 | .class_init = arm_sysctl_class_init, |
Gerd Hoffmann | ee6847d | 2009-07-15 13:43:31 +0200 | [diff] [blame] | 414 | }; |
| 415 | |
Andreas Färber | 83f7d43 | 2012-02-09 15:20:55 +0100 | [diff] [blame] | 416 | static void arm_sysctl_register_types(void) |
Paul Brook | 82634c2 | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 417 | { |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 418 | type_register_static(&arm_sysctl_info); |
Paul Brook | 82634c2 | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 419 | } |
| 420 | |
Andreas Färber | 83f7d43 | 2012-02-09 15:20:55 +0100 | [diff] [blame] | 421 | type_init(arm_sysctl_register_types) |