blob: 7e7e0e2235f5309a33a5a7c2db3a3ccfea51995a [file] [log] [blame]
bellard80cabfa2004-03-14 12:20:30 +00001/*
2 * QEMU PC System Emulator
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard80cabfa2004-03-14 12:20:30 +00004 * Copyright (c) 2003-2004 Fabrice Bellard
ths5fafdf22007-09-16 21:08:06 +00005 *
bellard80cabfa2004-03-14 12:20:30 +00006 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
pbrook87ecb682007-11-17 17:14:51 +000024#include "hw.h"
25#include "pc.h"
Blue Swirlaa28b9b2010-03-21 19:46:26 +000026#include "apic.h"
pbrook87ecb682007-11-17 17:14:51 +000027#include "fdc.h"
Markus Armbrusterc0897e02010-06-24 19:58:20 +020028#include "ide.h"
pbrook87ecb682007-11-17 17:14:51 +000029#include "pci.h"
Michael S. Tsirkin18e08a52009-11-11 14:59:56 +020030#include "vmware_vga.h"
aliguori376253e2009-03-05 23:01:23 +000031#include "monitor.h"
blueswir13cce6242008-09-18 18:27:29 +000032#include "fw_cfg.h"
aliguori16b29ae2008-12-17 23:28:44 +000033#include "hpet_emul.h"
aliguorib6f6e3d2009-04-17 18:59:56 +000034#include "smbios.h"
Blue Swirlca20cf32009-09-20 14:58:02 +000035#include "loader.h"
36#include "elf.h"
Adam Lackorzynski52001442009-12-26 14:13:46 +010037#include "multiboot.h"
Isaku Yamahata1d914fa2010-05-14 16:29:17 +090038#include "mc146818rtc.h"
Jan Kiszkab1277b02012-02-01 20:31:39 +010039#include "i8254.h"
Jan Kiszka302fe512012-02-17 11:24:34 +010040#include "pcspk.h"
Jan Kiszka60ba3cc2011-10-15 14:33:17 +020041#include "msi.h"
Jan Kiszka822557e2010-06-13 14:15:38 +020042#include "sysbus.h"
Markus Armbruster666daa62010-06-02 18:48:27 +020043#include "sysemu.h"
Jan Kiszka9b5b76d2011-10-15 14:08:26 +020044#include "kvm.h"
Peter Maydell1d31f662012-07-26 15:35:13 +010045#include "kvm_i386.h"
Wei Liu9468e9c2012-04-12 10:02:47 +000046#include "xen.h"
Blue Swirl24463332010-08-24 15:22:24 +000047#include "blockdev.h"
Markus Armbruster2b584952012-07-10 11:12:50 +020048#include "hw/block-common.h"
Gerd Hoffmanna19cbfb2010-04-27 11:50:11 +020049#include "ui/qemu-spice.h"
Avi Kivity00cb2a92011-07-26 14:26:17 +030050#include "memory.h"
Avi Kivitybe20f9e2011-08-15 17:17:37 +030051#include "exec-memory.h"
Stefano Stabellinic2d8d312011-11-14 15:07:01 +000052#include "arch_init.h"
Chegu Vinodee785fe2012-07-16 21:31:30 -070053#include "bitmap.h"
zhlcindy@gmail.comc1195d12012-08-06 16:41:59 +000054#include "vga-pci.h"
bellard80cabfa2004-03-14 12:20:30 +000055
Blue Swirl471fd342010-05-29 20:23:49 +000056/* debug PC/ISA interrupts */
57//#define DEBUG_IRQ
58
59#ifdef DEBUG_IRQ
60#define DPRINTF(fmt, ...) \
61 do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
62#else
63#define DPRINTF(fmt, ...)
64#endif
65
pbrooka80274c2007-03-31 19:41:22 +000066/* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables. */
67#define ACPI_DATA_SIZE 0x10000
blueswir13cce6242008-09-18 18:27:29 +000068#define BIOS_CFG_IOPORT 0x510
aliguori8a92ea22009-02-27 20:12:36 +000069#define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
aliguorib6f6e3d2009-04-17 18:59:56 +000070#define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
Jes Sorensen6b35e7b2009-08-06 16:25:50 +020071#define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2)
Jes Sorensen4c5b10b2010-02-15 18:33:46 +010072#define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3)
Gleb Natapov40ac17c2010-06-14 11:29:28 +030073#define FW_CFG_HPET (FW_CFG_ARCH_LOCAL + 4)
bellard80cabfa2004-03-14 12:20:30 +000074
Blue Swirl92a16d72010-06-19 07:47:42 +000075#define MSI_ADDR_BASE 0xfee00000
76
Jes Sorensen4c5b10b2010-02-15 18:33:46 +010077#define E820_NR_ENTRIES 16
78
79struct e820_entry {
80 uint64_t address;
81 uint64_t length;
82 uint32_t type;
Stefan Weil541dc0d2011-08-31 12:38:01 +020083} QEMU_PACKED __attribute((__aligned__(4)));
Jes Sorensen4c5b10b2010-02-15 18:33:46 +010084
85struct e820_table {
86 uint32_t count;
87 struct e820_entry entry[E820_NR_ENTRIES];
Stefan Weil541dc0d2011-08-31 12:38:01 +020088} QEMU_PACKED __attribute((__aligned__(4)));
Jes Sorensen4c5b10b2010-02-15 18:33:46 +010089
90static struct e820_table e820_table;
Blue Swirldd703b92011-02-05 14:35:00 +000091struct hpet_fw_config hpet_cfg = {.count = UINT8_MAX};
Jes Sorensen4c5b10b2010-02-15 18:33:46 +010092
Jan Kiszkab881fbe2011-10-07 09:19:35 +020093void gsi_handler(void *opaque, int n, int level)
Avi Kivity14524112009-08-09 19:44:55 +030094{
Jan Kiszkab881fbe2011-10-07 09:19:35 +020095 GSIState *s = opaque;
Avi Kivity14524112009-08-09 19:44:55 +030096
Jan Kiszkab881fbe2011-10-07 09:19:35 +020097 DPRINTF("pc: %s GSI %d\n", level ? "raising" : "lowering", n);
98 if (n < ISA_NUM_IRQS) {
99 qemu_set_irq(s->i8259_irq[n], level);
Avi Kivity1632dc62009-08-09 19:44:56 +0300100 }
Jan Kiszkab881fbe2011-10-07 09:19:35 +0200101 qemu_set_irq(s->ioapic_irq[n], level);
Jan Kiszka2e9947d2011-10-07 09:19:34 +0200102}
Avi Kivity14524112009-08-09 19:44:55 +0300103
bellardb41a2cd2004-03-14 21:46:48 +0000104static void ioport80_write(void *opaque, uint32_t addr, uint32_t data)
bellard80cabfa2004-03-14 12:20:30 +0000105{
106}
107
bellardf929aad2004-05-08 21:03:41 +0000108/* MSDOS compatibility mode FPU exception support */
pbrookd537cf62007-04-07 18:14:41 +0000109static qemu_irq ferr_irq;
Isaku Yamahata8e78eb22010-05-14 16:29:09 +0900110
111void pc_register_ferr_irq(qemu_irq irq)
112{
113 ferr_irq = irq;
114}
115
bellardf929aad2004-05-08 21:03:41 +0000116/* XXX: add IGNNE support */
117void cpu_set_ferr(CPUX86State *s)
118{
pbrookd537cf62007-04-07 18:14:41 +0000119 qemu_irq_raise(ferr_irq);
bellardf929aad2004-05-08 21:03:41 +0000120}
121
122static void ioportF0_write(void *opaque, uint32_t addr, uint32_t data)
123{
pbrookd537cf62007-04-07 18:14:41 +0000124 qemu_irq_lower(ferr_irq);
bellardf929aad2004-05-08 21:03:41 +0000125}
126
bellard28ab0e22004-05-20 14:02:14 +0000127/* TSC handling */
bellard28ab0e22004-05-20 14:02:14 +0000128uint64_t cpu_get_tsc(CPUX86State *env)
129{
Anthony Liguori4a1418e2009-08-10 17:07:24 -0500130 return cpu_get_ticks();
bellard28ab0e22004-05-20 14:02:14 +0000131}
132
bellarda5954d52006-09-24 18:48:00 +0000133/* SMM support */
Isaku Yamahataf885f1e2010-05-14 16:29:04 +0900134
135static cpu_set_smm_t smm_set;
136static void *smm_arg;
137
138void cpu_smm_register(cpu_set_smm_t callback, void *arg)
139{
140 assert(smm_set == NULL);
141 assert(smm_arg == NULL);
142 smm_set = callback;
143 smm_arg = arg;
144}
145
Andreas Färber4a8fa5d2012-03-14 01:38:23 +0100146void cpu_smm_update(CPUX86State *env)
bellarda5954d52006-09-24 18:48:00 +0000147{
Isaku Yamahataf885f1e2010-05-14 16:29:04 +0900148 if (smm_set && smm_arg && env == first_cpu)
149 smm_set(!!(env->hflags & HF_SMM_MASK), smm_arg);
bellarda5954d52006-09-24 18:48:00 +0000150}
151
152
bellard3de388f2005-07-02 18:11:44 +0000153/* IRQ handling */
Andreas Färber4a8fa5d2012-03-14 01:38:23 +0100154int cpu_get_pic_interrupt(CPUX86State *env)
bellard3de388f2005-07-02 18:11:44 +0000155{
156 int intno;
157
Blue Swirlcf6d64b2010-06-19 10:42:08 +0300158 intno = apic_get_interrupt(env->apic_state);
bellard3de388f2005-07-02 18:11:44 +0000159 if (intno >= 0) {
bellard3de388f2005-07-02 18:11:44 +0000160 return intno;
161 }
bellard3de388f2005-07-02 18:11:44 +0000162 /* read the irq from the PIC */
Blue Swirlcf6d64b2010-06-19 10:42:08 +0300163 if (!apic_accept_pic_intr(env->apic_state)) {
ths0e21e122007-10-09 03:08:56 +0000164 return -1;
Blue Swirlcf6d64b2010-06-19 10:42:08 +0300165 }
ths0e21e122007-10-09 03:08:56 +0000166
bellard3de388f2005-07-02 18:11:44 +0000167 intno = pic_read_irq(isa_pic);
168 return intno;
169}
170
pbrookd537cf62007-04-07 18:14:41 +0000171static void pic_irq_request(void *opaque, int irq, int level)
bellard3de388f2005-07-02 18:11:44 +0000172{
Andreas Färber4a8fa5d2012-03-14 01:38:23 +0100173 CPUX86State *env = first_cpu;
aurel32a5b38b52008-04-13 16:08:30 +0000174
Blue Swirl471fd342010-05-29 20:23:49 +0000175 DPRINTF("pic_irqs: %s irq %d\n", level? "raise" : "lower", irq);
aurel32d5529472008-08-19 12:55:20 +0000176 if (env->apic_state) {
177 while (env) {
Blue Swirlcf6d64b2010-06-19 10:42:08 +0300178 if (apic_accept_pic_intr(env->apic_state)) {
179 apic_deliver_pic_intr(env->apic_state, level);
180 }
aurel32d5529472008-08-19 12:55:20 +0000181 env = env->next_cpu;
182 }
183 } else {
aurel32b6141062008-08-21 03:14:41 +0000184 if (level)
185 cpu_interrupt(env, CPU_INTERRUPT_HARD);
186 else
187 cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
aurel32a5b38b52008-04-13 16:08:30 +0000188 }
bellard3de388f2005-07-02 18:11:44 +0000189}
190
bellardb0a21b52004-03-31 18:58:38 +0000191/* PC cmos mappings */
192
bellard80cabfa2004-03-14 12:20:30 +0000193#define REG_EQUIPMENT_BYTE 0x14
194
Blue Swirld288c7b2011-02-12 21:23:12 +0000195static int cmos_get_fd_drive_type(FDriveType fd0)
bellard777428f2004-05-23 16:26:20 +0000196{
197 int val;
198
199 switch (fd0) {
Blue Swirld288c7b2011-02-12 21:23:12 +0000200 case FDRIVE_DRV_144:
bellard777428f2004-05-23 16:26:20 +0000201 /* 1.44 Mb 3"5 drive */
202 val = 4;
203 break;
Blue Swirld288c7b2011-02-12 21:23:12 +0000204 case FDRIVE_DRV_288:
bellard777428f2004-05-23 16:26:20 +0000205 /* 2.88 Mb 3"5 drive */
206 val = 5;
207 break;
Blue Swirld288c7b2011-02-12 21:23:12 +0000208 case FDRIVE_DRV_120:
bellard777428f2004-05-23 16:26:20 +0000209 /* 1.2 Mb 5"5 drive */
210 val = 2;
211 break;
Blue Swirld288c7b2011-02-12 21:23:12 +0000212 case FDRIVE_DRV_NONE:
bellard777428f2004-05-23 16:26:20 +0000213 default:
214 val = 0;
215 break;
216 }
217 return val;
218}
219
Markus Armbruster91390462012-07-10 11:12:38 +0200220static void cmos_init_hd(ISADevice *s, int type_ofs, int info_ofs,
221 int16_t cylinders, int8_t heads, int8_t sectors)
bellardba6c2372004-10-09 16:47:59 +0000222{
bellardba6c2372004-10-09 16:47:59 +0000223 rtc_set_memory(s, type_ofs, 47);
224 rtc_set_memory(s, info_ofs, cylinders);
225 rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
226 rtc_set_memory(s, info_ofs + 2, heads);
227 rtc_set_memory(s, info_ofs + 3, 0xff);
228 rtc_set_memory(s, info_ofs + 4, 0xff);
229 rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
230 rtc_set_memory(s, info_ofs + 6, cylinders);
231 rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
232 rtc_set_memory(s, info_ofs + 8, sectors);
233}
234
balrog6ac0e822007-10-31 01:54:04 +0000235/* convert boot_device letter to something recognizable by the bios */
236static int boot_device2nibble(char boot_device)
237{
238 switch(boot_device) {
239 case 'a':
240 case 'b':
241 return 0x01; /* floppy boot */
242 case 'c':
243 return 0x02; /* hard drive boot */
244 case 'd':
245 return 0x03; /* CD-ROM boot */
246 case 'n':
247 return 0x04; /* Network boot */
248 }
249 return 0;
250}
251
Isaku Yamahata1d914fa2010-05-14 16:29:17 +0900252static int set_boot_dev(ISADevice *s, const char *boot_device, int fd_bootchk)
aurel320ecdffb2008-05-04 20:11:34 +0000253{
254#define PC_MAX_BOOT_DEVICES 3
aurel320ecdffb2008-05-04 20:11:34 +0000255 int nbds, bds[3] = { 0, };
256 int i;
257
258 nbds = strlen(boot_device);
259 if (nbds > PC_MAX_BOOT_DEVICES) {
Markus Armbruster1ecda022010-02-18 17:25:24 +0100260 error_report("Too many boot devices for PC");
aurel320ecdffb2008-05-04 20:11:34 +0000261 return(1);
262 }
263 for (i = 0; i < nbds; i++) {
264 bds[i] = boot_device2nibble(boot_device[i]);
265 if (bds[i] == 0) {
Markus Armbruster1ecda022010-02-18 17:25:24 +0100266 error_report("Invalid boot device for PC: '%c'",
267 boot_device[i]);
aurel320ecdffb2008-05-04 20:11:34 +0000268 return(1);
269 }
270 }
271 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
Markus Armbrusterd9346e82010-02-17 18:07:48 +0100272 rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
aurel320ecdffb2008-05-04 20:11:34 +0000273 return(0);
274}
275
Markus Armbrusterd9346e82010-02-17 18:07:48 +0100276static int pc_boot_set(void *opaque, const char *boot_device)
277{
278 return set_boot_dev(opaque, boot_device, 0);
279}
280
Markus Armbrusterc0897e02010-06-24 19:58:20 +0200281typedef struct pc_cmos_init_late_arg {
282 ISADevice *rtc_state;
Markus Armbruster91390462012-07-10 11:12:38 +0200283 BusState *idebus[2];
Markus Armbrusterc0897e02010-06-24 19:58:20 +0200284} pc_cmos_init_late_arg;
285
286static void pc_cmos_init_late(void *opaque)
287{
288 pc_cmos_init_late_arg *arg = opaque;
289 ISADevice *s = arg->rtc_state;
Markus Armbruster91390462012-07-10 11:12:38 +0200290 int16_t cylinders;
291 int8_t heads, sectors;
Markus Armbrusterc0897e02010-06-24 19:58:20 +0200292 int val;
Markus Armbruster2adc99b2012-07-10 11:12:53 +0200293 int i, trans;
Markus Armbrusterc0897e02010-06-24 19:58:20 +0200294
Markus Armbruster91390462012-07-10 11:12:38 +0200295 val = 0;
296 if (ide_get_geometry(arg->idebus[0], 0,
297 &cylinders, &heads, &sectors) >= 0) {
298 cmos_init_hd(s, 0x19, 0x1b, cylinders, heads, sectors);
299 val |= 0xf0;
300 }
301 if (ide_get_geometry(arg->idebus[0], 1,
302 &cylinders, &heads, &sectors) >= 0) {
303 cmos_init_hd(s, 0x1a, 0x24, cylinders, heads, sectors);
304 val |= 0x0f;
305 }
306 rtc_set_memory(s, 0x12, val);
Markus Armbrusterc0897e02010-06-24 19:58:20 +0200307
308 val = 0;
309 for (i = 0; i < 4; i++) {
Markus Armbruster91390462012-07-10 11:12:38 +0200310 /* NOTE: ide_get_geometry() returns the physical
311 geometry. It is always such that: 1 <= sects <= 63, 1
312 <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
313 geometry can be different if a translation is done. */
314 if (ide_get_geometry(arg->idebus[i / 2], i % 2,
315 &cylinders, &heads, &sectors) >= 0) {
Markus Armbruster2adc99b2012-07-10 11:12:53 +0200316 trans = ide_get_bios_chs_trans(arg->idebus[i / 2], i % 2) - 1;
317 assert((trans & ~3) == 0);
318 val |= trans << (i * 2);
Markus Armbrusterc0897e02010-06-24 19:58:20 +0200319 }
320 }
321 rtc_set_memory(s, 0x39, val);
322
323 qemu_unregister_reset(pc_cmos_init_late, opaque);
324}
325
Isaku Yamahata845773a2010-05-14 16:29:15 +0900326void pc_cmos_init(ram_addr_t ram_size, ram_addr_t above_4g_mem_size,
Markus Armbrusterc0897e02010-06-24 19:58:20 +0200327 const char *boot_device,
Kevin Wolf34d42602011-10-20 16:37:26 +0200328 ISADevice *floppy, BusState *idebus0, BusState *idebus1,
Blue Swirl63ffb562011-02-05 16:32:23 +0000329 ISADevice *s)
bellard80cabfa2004-03-14 12:20:30 +0000330{
Markus Armbruster61a8d642012-07-10 11:12:27 +0200331 int val, nb, i;
Peter Maydell980bda82011-11-09 21:59:50 +0000332 FDriveType fd_type[2] = { FDRIVE_DRV_NONE, FDRIVE_DRV_NONE };
Markus Armbrusterc0897e02010-06-24 19:58:20 +0200333 static pc_cmos_init_late_arg arg;
bellard80cabfa2004-03-14 12:20:30 +0000334
bellardb0a21b52004-03-31 18:58:38 +0000335 /* various important CMOS locations needed by PC/Bochs bios */
bellard80cabfa2004-03-14 12:20:30 +0000336
337 /* memory size */
Markus Armbrustere89001f2012-08-15 13:12:20 +0200338 /* base memory (first MiB) */
339 val = MIN(ram_size / 1024, 640);
bellard333190e2004-04-07 20:51:30 +0000340 rtc_set_memory(s, 0x15, val);
341 rtc_set_memory(s, 0x16, val >> 8);
Markus Armbrustere89001f2012-08-15 13:12:20 +0200342 /* extended memory (next 64MiB) */
343 if (ram_size > 1024 * 1024) {
344 val = (ram_size - 1024 * 1024) / 1024;
345 } else {
346 val = 0;
347 }
bellard80cabfa2004-03-14 12:20:30 +0000348 if (val > 65535)
349 val = 65535;
bellardb0a21b52004-03-31 18:58:38 +0000350 rtc_set_memory(s, 0x17, val);
351 rtc_set_memory(s, 0x18, val >> 8);
352 rtc_set_memory(s, 0x30, val);
353 rtc_set_memory(s, 0x31, val >> 8);
Markus Armbrustere89001f2012-08-15 13:12:20 +0200354 /* memory between 16MiB and 4GiB */
355 if (ram_size > 16 * 1024 * 1024) {
356 val = (ram_size - 16 * 1024 * 1024) / 65536;
357 } else {
bellard9da98862004-06-26 15:53:17 +0000358 val = 0;
Markus Armbrustere89001f2012-08-15 13:12:20 +0200359 }
bellard80cabfa2004-03-14 12:20:30 +0000360 if (val > 65535)
361 val = 65535;
bellardb0a21b52004-03-31 18:58:38 +0000362 rtc_set_memory(s, 0x34, val);
363 rtc_set_memory(s, 0x35, val >> 8);
Markus Armbrustere89001f2012-08-15 13:12:20 +0200364 /* memory above 4GiB */
365 val = above_4g_mem_size / 65536;
366 rtc_set_memory(s, 0x5b, val);
367 rtc_set_memory(s, 0x5c, val >> 8);
368 rtc_set_memory(s, 0x5d, val >> 16);
ths3b46e622007-09-17 08:09:54 +0000369
aurel32298e01b2008-03-28 22:28:08 +0000370 /* set the number of CPU */
371 rtc_set_memory(s, 0x5f, smp_cpus - 1);
372
balrog6ac0e822007-10-31 01:54:04 +0000373 /* set boot devices, and disable floppy signature check if requested */
Markus Armbrusterd9346e82010-02-17 18:07:48 +0100374 if (set_boot_dev(s, boot_device, fd_bootchk)) {
j_mayer28c5af52007-11-11 01:50:45 +0000375 exit(1);
376 }
bellard80cabfa2004-03-14 12:20:30 +0000377
bellardb41a2cd2004-03-14 21:46:48 +0000378 /* floppy type */
Kevin Wolf34d42602011-10-20 16:37:26 +0200379 if (floppy) {
Kevin Wolf34d42602011-10-20 16:37:26 +0200380 for (i = 0; i < 2; i++) {
Markus Armbruster61a8d642012-07-10 11:12:27 +0200381 fd_type[i] = isa_fdc_get_drive_type(floppy, i);
Blue Swirl63ffb562011-02-05 16:32:23 +0000382 }
383 }
384 val = (cmos_get_fd_drive_type(fd_type[0]) << 4) |
385 cmos_get_fd_drive_type(fd_type[1]);
bellardb0a21b52004-03-31 18:58:38 +0000386 rtc_set_memory(s, 0x10, val);
ths3b46e622007-09-17 08:09:54 +0000387
bellardb0a21b52004-03-31 18:58:38 +0000388 val = 0;
bellardb41a2cd2004-03-14 21:46:48 +0000389 nb = 0;
Blue Swirl63ffb562011-02-05 16:32:23 +0000390 if (fd_type[0] < FDRIVE_DRV_NONE) {
bellard80cabfa2004-03-14 12:20:30 +0000391 nb++;
Blue Swirld288c7b2011-02-12 21:23:12 +0000392 }
Blue Swirl63ffb562011-02-05 16:32:23 +0000393 if (fd_type[1] < FDRIVE_DRV_NONE) {
bellard80cabfa2004-03-14 12:20:30 +0000394 nb++;
Blue Swirld288c7b2011-02-12 21:23:12 +0000395 }
bellard80cabfa2004-03-14 12:20:30 +0000396 switch (nb) {
397 case 0:
398 break;
399 case 1:
bellardb0a21b52004-03-31 18:58:38 +0000400 val |= 0x01; /* 1 drive, ready for boot */
bellard80cabfa2004-03-14 12:20:30 +0000401 break;
402 case 2:
bellardb0a21b52004-03-31 18:58:38 +0000403 val |= 0x41; /* 2 drives, ready for boot */
bellard80cabfa2004-03-14 12:20:30 +0000404 break;
405 }
bellardb0a21b52004-03-31 18:58:38 +0000406 val |= 0x02; /* FPU is there */
407 val |= 0x04; /* PS/2 mouse installed */
408 rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
409
bellardba6c2372004-10-09 16:47:59 +0000410 /* hard drives */
Markus Armbrusterc0897e02010-06-24 19:58:20 +0200411 arg.rtc_state = s;
Markus Armbruster91390462012-07-10 11:12:38 +0200412 arg.idebus[0] = idebus0;
413 arg.idebus[1] = idebus1;
Markus Armbrusterc0897e02010-06-24 19:58:20 +0200414 qemu_register_reset(pc_cmos_init_late, &arg);
bellard80cabfa2004-03-14 12:20:30 +0000415}
416
Blue Swirl4b78a802011-01-06 18:24:35 +0000417/* port 92 stuff: could be split off */
418typedef struct Port92State {
419 ISADevice dev;
Richard Henderson23af6702011-08-16 08:32:44 -0700420 MemoryRegion io;
Blue Swirl4b78a802011-01-06 18:24:35 +0000421 uint8_t outport;
422 qemu_irq *a20_out;
423} Port92State;
424
425static void port92_write(void *opaque, uint32_t addr, uint32_t val)
426{
427 Port92State *s = opaque;
428
429 DPRINTF("port92: write 0x%02x\n", val);
430 s->outport = val;
431 qemu_set_irq(*s->a20_out, (val >> 1) & 1);
432 if (val & 1) {
433 qemu_system_reset_request();
434 }
435}
436
437static uint32_t port92_read(void *opaque, uint32_t addr)
438{
439 Port92State *s = opaque;
440 uint32_t ret;
441
442 ret = s->outport;
443 DPRINTF("port92: read 0x%02x\n", ret);
444 return ret;
445}
446
447static void port92_init(ISADevice *dev, qemu_irq *a20_out)
448{
449 Port92State *s = DO_UPCAST(Port92State, dev, dev);
450
451 s->a20_out = a20_out;
452}
453
454static const VMStateDescription vmstate_port92_isa = {
455 .name = "port92",
456 .version_id = 1,
457 .minimum_version_id = 1,
458 .minimum_version_id_old = 1,
459 .fields = (VMStateField []) {
460 VMSTATE_UINT8(outport, Port92State),
461 VMSTATE_END_OF_LIST()
462 }
463};
464
465static void port92_reset(DeviceState *d)
466{
467 Port92State *s = container_of(d, Port92State, dev.qdev);
468
469 s->outport &= ~1;
470}
471
Richard Henderson23af6702011-08-16 08:32:44 -0700472static const MemoryRegionPortio port92_portio[] = {
473 { 0, 1, 1, .read = port92_read, .write = port92_write },
474 PORTIO_END_OF_LIST(),
475};
476
477static const MemoryRegionOps port92_ops = {
478 .old_portio = port92_portio
479};
480
Blue Swirl4b78a802011-01-06 18:24:35 +0000481static int port92_initfn(ISADevice *dev)
482{
483 Port92State *s = DO_UPCAST(Port92State, dev, dev);
484
Richard Henderson23af6702011-08-16 08:32:44 -0700485 memory_region_init_io(&s->io, &port92_ops, s, "port92", 1);
486 isa_register_ioport(dev, &s->io, 0x92);
487
Blue Swirl4b78a802011-01-06 18:24:35 +0000488 s->outport = 0;
489 return 0;
490}
491
Anthony Liguori8f04ee02011-12-04 11:52:49 -0600492static void port92_class_initfn(ObjectClass *klass, void *data)
493{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600494 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori8f04ee02011-12-04 11:52:49 -0600495 ISADeviceClass *ic = ISA_DEVICE_CLASS(klass);
496 ic->init = port92_initfn;
Anthony Liguori39bffca2011-12-07 21:34:16 -0600497 dc->no_user = 1;
498 dc->reset = port92_reset;
499 dc->vmsd = &vmstate_port92_isa;
Anthony Liguori8f04ee02011-12-04 11:52:49 -0600500}
501
Anthony Liguori39bffca2011-12-07 21:34:16 -0600502static TypeInfo port92_info = {
503 .name = "port92",
504 .parent = TYPE_ISA_DEVICE,
505 .instance_size = sizeof(Port92State),
506 .class_init = port92_class_initfn,
Blue Swirl4b78a802011-01-06 18:24:35 +0000507};
508
Andreas Färber83f7d432012-02-09 15:20:55 +0100509static void port92_register_types(void)
Blue Swirl4b78a802011-01-06 18:24:35 +0000510{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600511 type_register_static(&port92_info);
Blue Swirl4b78a802011-01-06 18:24:35 +0000512}
Andreas Färber83f7d432012-02-09 15:20:55 +0100513
514type_init(port92_register_types)
Blue Swirl4b78a802011-01-06 18:24:35 +0000515
Blue Swirl956a3e62010-05-22 07:59:01 +0000516static void handle_a20_line_change(void *opaque, int irq, int level)
bellard59b8ad82005-11-21 23:34:32 +0000517{
Andreas Färber4a8fa5d2012-03-14 01:38:23 +0100518 CPUX86State *cpu = opaque;
Blue Swirl956a3e62010-05-22 07:59:01 +0000519
bellard59b8ad82005-11-21 23:34:32 +0000520 /* XXX: send to all CPUs ? */
Blue Swirl4b78a802011-01-06 18:24:35 +0000521 /* XXX: add logic to handle multiple A20 line sources */
Blue Swirl956a3e62010-05-22 07:59:01 +0000522 cpu_x86_set_a20(cpu, level);
bellarde1a23742004-04-05 20:26:03 +0000523}
524
bellard80cabfa2004-03-14 12:20:30 +0000525/***********************************************************/
bellard80cabfa2004-03-14 12:20:30 +0000526/* Bochs BIOS debug ports */
527
pbrook9596ebb2007-11-18 01:44:38 +0000528static void bochs_bios_write(void *opaque, uint32_t addr, uint32_t val)
bellard80cabfa2004-03-14 12:20:30 +0000529{
bellarda2f659e2004-06-20 13:00:26 +0000530 static const char shutdown_str[8] = "Shutdown";
531 static int shutdown_index = 0;
ths3b46e622007-09-17 08:09:54 +0000532
bellard80cabfa2004-03-14 12:20:30 +0000533 switch(addr) {
bellarda2f659e2004-06-20 13:00:26 +0000534 case 0x8900:
535 /* same as Bochs power off */
536 if (val == shutdown_str[shutdown_index]) {
537 shutdown_index++;
538 if (shutdown_index == 8) {
539 shutdown_index = 0;
540 qemu_system_shutdown_request();
541 }
542 } else {
543 shutdown_index = 0;
544 }
545 break;
bellard80cabfa2004-03-14 12:20:30 +0000546
bellard80cabfa2004-03-14 12:20:30 +0000547 case 0x501:
548 case 0x502:
Anthony Liguori43339792011-08-08 14:31:37 -0500549 exit((val << 1) | 1);
bellard80cabfa2004-03-14 12:20:30 +0000550 }
551}
552
Jes Sorensen4c5b10b2010-02-15 18:33:46 +0100553int e820_add_entry(uint64_t address, uint64_t length, uint32_t type)
554{
Alex Williamson8ca209a2010-11-07 20:57:00 -0700555 int index = le32_to_cpu(e820_table.count);
Jes Sorensen4c5b10b2010-02-15 18:33:46 +0100556 struct e820_entry *entry;
557
558 if (index >= E820_NR_ENTRIES)
559 return -EBUSY;
Alex Williamson8ca209a2010-11-07 20:57:00 -0700560 entry = &e820_table.entry[index++];
Jes Sorensen4c5b10b2010-02-15 18:33:46 +0100561
Alex Williamson8ca209a2010-11-07 20:57:00 -0700562 entry->address = cpu_to_le64(address);
563 entry->length = cpu_to_le64(length);
564 entry->type = cpu_to_le32(type);
Jes Sorensen4c5b10b2010-02-15 18:33:46 +0100565
Alex Williamson8ca209a2010-11-07 20:57:00 -0700566 e820_table.count = cpu_to_le32(index);
567 return index;
Jes Sorensen4c5b10b2010-02-15 18:33:46 +0100568}
569
Alexander Grafbf483392009-06-29 15:37:38 +0200570static void *bochs_bios_init(void)
bellard80cabfa2004-03-14 12:20:30 +0000571{
blueswir13cce6242008-09-18 18:27:29 +0000572 void *fw_cfg;
aliguorib6f6e3d2009-04-17 18:59:56 +0000573 uint8_t *smbios_table;
574 size_t smbios_len;
aliguori11c2fd32009-04-21 22:31:41 +0000575 uint64_t *numa_fw_cfg;
576 int i, j;
blueswir13cce6242008-09-18 18:27:29 +0000577
bellarda2f659e2004-06-20 13:00:26 +0000578 register_ioport_write(0x8900, 1, 1, bochs_bios_write, NULL);
bellard80cabfa2004-03-14 12:20:30 +0000579
Anthony Liguori43339792011-08-08 14:31:37 -0500580 register_ioport_write(0x501, 1, 1, bochs_bios_write, NULL);
bellardb41a2cd2004-03-14 21:46:48 +0000581 register_ioport_write(0x501, 1, 2, bochs_bios_write, NULL);
582 register_ioport_write(0x502, 1, 2, bochs_bios_write, NULL);
blueswir13cce6242008-09-18 18:27:29 +0000583
584 fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0);
Alexander Grafbf483392009-06-29 15:37:38 +0200585
blueswir13cce6242008-09-18 18:27:29 +0000586 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
blueswir1905fdcb2008-09-18 18:33:18 +0000587 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
blueswir180deece2009-03-07 15:50:18 +0000588 fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES, (uint8_t *)acpi_tables,
589 acpi_tables_len);
Jan Kiszka9b5b76d2011-10-15 14:08:26 +0200590 fw_cfg_add_i32(fw_cfg, FW_CFG_IRQ0_OVERRIDE, kvm_allows_irq0_override());
aliguorib6f6e3d2009-04-17 18:59:56 +0000591
592 smbios_table = smbios_get_table(&smbios_len);
593 if (smbios_table)
594 fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES,
595 smbios_table, smbios_len);
Jes Sorensen4c5b10b2010-02-15 18:33:46 +0100596 fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE, (uint8_t *)&e820_table,
597 sizeof(struct e820_table));
aliguori11c2fd32009-04-21 22:31:41 +0000598
Gleb Natapov40ac17c2010-06-14 11:29:28 +0300599 fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, (uint8_t *)&hpet_cfg,
600 sizeof(struct hpet_fw_config));
aliguori11c2fd32009-04-21 22:31:41 +0000601 /* allocate memory for the NUMA channel: one (64bit) word for the number
602 * of nodes, one word for each VCPU->node and one word for each node to
603 * hold the amount of memory.
604 */
Vasilis Liaskovitis991dfef2011-10-26 14:19:00 +0200605 numa_fw_cfg = g_malloc0((1 + max_cpus + nb_numa_nodes) * 8);
aliguori11c2fd32009-04-21 22:31:41 +0000606 numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
Vasilis Liaskovitis991dfef2011-10-26 14:19:00 +0200607 for (i = 0; i < max_cpus; i++) {
aliguori11c2fd32009-04-21 22:31:41 +0000608 for (j = 0; j < nb_numa_nodes; j++) {
Chegu Vinodee785fe2012-07-16 21:31:30 -0700609 if (test_bit(i, node_cpumask[j])) {
aliguori11c2fd32009-04-21 22:31:41 +0000610 numa_fw_cfg[i + 1] = cpu_to_le64(j);
611 break;
612 }
613 }
614 }
615 for (i = 0; i < nb_numa_nodes; i++) {
Vasilis Liaskovitis991dfef2011-10-26 14:19:00 +0200616 numa_fw_cfg[max_cpus + 1 + i] = cpu_to_le64(node_mem[i]);
aliguori11c2fd32009-04-21 22:31:41 +0000617 }
618 fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, (uint8_t *)numa_fw_cfg,
Vasilis Liaskovitis991dfef2011-10-26 14:19:00 +0200619 (1 + max_cpus + nb_numa_nodes) * 8);
Alexander Grafbf483392009-06-29 15:37:38 +0200620
621 return fw_cfg;
bellard80cabfa2004-03-14 12:20:30 +0000622}
623
ths642a4f92007-05-19 21:04:38 +0000624static long get_file_size(FILE *f)
625{
626 long where, size;
627
628 /* XXX: on Unix systems, using fstat() probably makes more sense */
629
630 where = ftell(f);
631 fseek(f, 0, SEEK_END);
632 size = ftell(f);
633 fseek(f, where, SEEK_SET);
634
635 return size;
636}
637
Alexander Graff16408d2009-06-29 15:37:39 +0200638static void load_linux(void *fw_cfg,
aliguori4fc9af52008-11-08 16:27:07 +0000639 const char *kernel_filename,
ths642a4f92007-05-19 21:04:38 +0000640 const char *initrd_filename,
Glauber Costae6ade762009-05-18 16:35:58 -0400641 const char *kernel_cmdline,
Gerd Hoffmann45a50b12009-10-01 16:42:33 +0200642 target_phys_addr_t max_ram_size)
ths642a4f92007-05-19 21:04:38 +0000643{
644 uint16_t protocol;
Paul Brook5cea8592009-05-30 00:52:44 +0100645 int setup_size, kernel_size, initrd_size = 0, cmdline_size;
ths642a4f92007-05-19 21:04:38 +0000646 uint32_t initrd_max;
Alexander Graf57a46d02009-11-12 21:53:14 +0100647 uint8_t header[8192], *setup, *kernel, *initrd_data;
Anthony Liguoric227f092009-10-01 16:12:16 -0500648 target_phys_addr_t real_addr, prot_addr, cmdline_addr, initrd_addr = 0;
Gerd Hoffmann45a50b12009-10-01 16:42:33 +0200649 FILE *f;
Pascal Terjanbf4e5d92009-07-13 17:46:42 +0200650 char *vmode;
ths642a4f92007-05-19 21:04:38 +0000651
652 /* Align to 16 bytes as a paranoia measure */
653 cmdline_size = (strlen(kernel_cmdline)+16) & ~15;
654
655 /* load the kernel header */
656 f = fopen(kernel_filename, "rb");
657 if (!f || !(kernel_size = get_file_size(f)) ||
Alexander Graff16408d2009-06-29 15:37:39 +0200658 fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) !=
659 MIN(ARRAY_SIZE(header), kernel_size)) {
Justin M. Forbes850810d2009-10-01 09:42:56 -0500660 fprintf(stderr, "qemu: could not load kernel '%s': %s\n",
661 kernel_filename, strerror(errno));
ths642a4f92007-05-19 21:04:38 +0000662 exit(1);
663 }
664
665 /* kernel protocol version */
bellardbc4edd72007-11-07 16:54:42 +0000666#if 0
ths642a4f92007-05-19 21:04:38 +0000667 fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
bellardbc4edd72007-11-07 16:54:42 +0000668#endif
ths642a4f92007-05-19 21:04:38 +0000669 if (ldl_p(header+0x202) == 0x53726448)
670 protocol = lduw_p(header+0x206);
Alexander Graff16408d2009-06-29 15:37:39 +0200671 else {
672 /* This looks like a multiboot kernel. If it is, let's stop
673 treating it like a Linux kernel. */
Adam Lackorzynski52001442009-12-26 14:13:46 +0100674 if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename,
675 kernel_cmdline, kernel_size, header))
Blue Swirl82663ee2009-09-06 16:31:58 +0000676 return;
ths642a4f92007-05-19 21:04:38 +0000677 protocol = 0;
Alexander Graff16408d2009-06-29 15:37:39 +0200678 }
ths642a4f92007-05-19 21:04:38 +0000679
680 if (protocol < 0x200 || !(header[0x211] & 0x01)) {
681 /* Low kernel */
blueswir1a37af282008-05-13 18:50:56 +0000682 real_addr = 0x90000;
683 cmdline_addr = 0x9a000 - cmdline_size;
684 prot_addr = 0x10000;
ths642a4f92007-05-19 21:04:38 +0000685 } else if (protocol < 0x202) {
686 /* High but ancient kernel */
blueswir1a37af282008-05-13 18:50:56 +0000687 real_addr = 0x90000;
688 cmdline_addr = 0x9a000 - cmdline_size;
689 prot_addr = 0x100000;
ths642a4f92007-05-19 21:04:38 +0000690 } else {
691 /* High and recent kernel */
blueswir1a37af282008-05-13 18:50:56 +0000692 real_addr = 0x10000;
693 cmdline_addr = 0x20000;
694 prot_addr = 0x100000;
ths642a4f92007-05-19 21:04:38 +0000695 }
696
bellardbc4edd72007-11-07 16:54:42 +0000697#if 0
ths642a4f92007-05-19 21:04:38 +0000698 fprintf(stderr,
balrog526ccb72008-07-16 12:13:52 +0000699 "qemu: real_addr = 0x" TARGET_FMT_plx "\n"
700 "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n"
701 "qemu: prot_addr = 0x" TARGET_FMT_plx "\n",
blueswir1a37af282008-05-13 18:50:56 +0000702 real_addr,
703 cmdline_addr,
704 prot_addr);
bellardbc4edd72007-11-07 16:54:42 +0000705#endif
ths642a4f92007-05-19 21:04:38 +0000706
707 /* highest address for loading the initrd */
708 if (protocol >= 0x203)
709 initrd_max = ldl_p(header+0x22c);
710 else
711 initrd_max = 0x37ffffff;
712
Glauber Costae6ade762009-05-18 16:35:58 -0400713 if (initrd_max >= max_ram_size-ACPI_DATA_SIZE)
714 initrd_max = max_ram_size-ACPI_DATA_SIZE-1;
ths642a4f92007-05-19 21:04:38 +0000715
Alexander Graf57a46d02009-11-12 21:53:14 +0100716 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr);
717 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1);
718 fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
719 (uint8_t*)strdup(kernel_cmdline),
720 strlen(kernel_cmdline)+1);
ths642a4f92007-05-19 21:04:38 +0000721
722 if (protocol >= 0x202) {
blueswir1a37af282008-05-13 18:50:56 +0000723 stl_p(header+0x228, cmdline_addr);
ths642a4f92007-05-19 21:04:38 +0000724 } else {
725 stw_p(header+0x20, 0xA33F);
726 stw_p(header+0x22, cmdline_addr-real_addr);
727 }
728
Pascal Terjanbf4e5d92009-07-13 17:46:42 +0200729 /* handle vga= parameter */
730 vmode = strstr(kernel_cmdline, "vga=");
731 if (vmode) {
732 unsigned int video_mode;
733 /* skip "vga=" */
734 vmode += 4;
735 if (!strncmp(vmode, "normal", 6)) {
736 video_mode = 0xffff;
737 } else if (!strncmp(vmode, "ext", 3)) {
738 video_mode = 0xfffe;
739 } else if (!strncmp(vmode, "ask", 3)) {
740 video_mode = 0xfffd;
741 } else {
742 video_mode = strtol(vmode, NULL, 0);
743 }
744 stw_p(header+0x1fa, video_mode);
745 }
746
ths642a4f92007-05-19 21:04:38 +0000747 /* loader type */
Stefan Weil5cbdb3a2012-04-07 09:23:39 +0200748 /* High nybble = B reserved for QEMU; low nybble is revision number.
ths642a4f92007-05-19 21:04:38 +0000749 If this code is substantially changed, you may want to consider
750 incrementing the revision. */
751 if (protocol >= 0x200)
752 header[0x210] = 0xB0;
753
754 /* heap */
755 if (protocol >= 0x201) {
756 header[0x211] |= 0x80; /* CAN_USE_HEAP */
757 stw_p(header+0x224, cmdline_addr-real_addr-0x200);
758 }
759
760 /* load initrd */
761 if (initrd_filename) {
762 if (protocol < 0x200) {
763 fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
764 exit(1);
765 }
766
Gerd Hoffmann45a50b12009-10-01 16:42:33 +0200767 initrd_size = get_image_size(initrd_filename);
M. Mohan Kumard6fa4b72010-04-12 10:01:33 +0530768 if (initrd_size < 0) {
769 fprintf(stderr, "qemu: error reading initrd %s\n",
770 initrd_filename);
771 exit(1);
772 }
773
Gerd Hoffmann45a50b12009-10-01 16:42:33 +0200774 initrd_addr = (initrd_max-initrd_size) & ~4095;
Alexander Graf57a46d02009-11-12 21:53:14 +0100775
Anthony Liguori7267c092011-08-20 22:09:37 -0500776 initrd_data = g_malloc(initrd_size);
Alexander Graf57a46d02009-11-12 21:53:14 +0100777 load_image(initrd_filename, initrd_data);
778
779 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
780 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
781 fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size);
ths642a4f92007-05-19 21:04:38 +0000782
blueswir1a37af282008-05-13 18:50:56 +0000783 stl_p(header+0x218, initrd_addr);
ths642a4f92007-05-19 21:04:38 +0000784 stl_p(header+0x21c, initrd_size);
785 }
786
Gerd Hoffmann45a50b12009-10-01 16:42:33 +0200787 /* load kernel and setup */
ths642a4f92007-05-19 21:04:38 +0000788 setup_size = header[0x1f1];
789 if (setup_size == 0)
790 setup_size = 4;
ths642a4f92007-05-19 21:04:38 +0000791 setup_size = (setup_size+1)*512;
Gerd Hoffmann45a50b12009-10-01 16:42:33 +0200792 kernel_size -= setup_size;
ths642a4f92007-05-19 21:04:38 +0000793
Anthony Liguori7267c092011-08-20 22:09:37 -0500794 setup = g_malloc(setup_size);
795 kernel = g_malloc(kernel_size);
Gerd Hoffmann45a50b12009-10-01 16:42:33 +0200796 fseek(f, 0, SEEK_SET);
Kirill A. Shutemov5a41ecc2009-12-25 18:19:17 +0000797 if (fread(setup, 1, setup_size, f) != setup_size) {
798 fprintf(stderr, "fread() failed\n");
799 exit(1);
800 }
801 if (fread(kernel, 1, kernel_size, f) != kernel_size) {
802 fprintf(stderr, "fread() failed\n");
803 exit(1);
804 }
ths642a4f92007-05-19 21:04:38 +0000805 fclose(f);
Gerd Hoffmann45a50b12009-10-01 16:42:33 +0200806 memcpy(setup, header, MIN(sizeof(header), setup_size));
ths642a4f92007-05-19 21:04:38 +0000807
Alexander Graf57a46d02009-11-12 21:53:14 +0100808 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr);
809 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
810 fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size);
ths642a4f92007-05-19 21:04:38 +0000811
Alexander Graf57a46d02009-11-12 21:53:14 +0100812 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr);
813 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size);
814 fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size);
815
Gleb Natapov2e55e842010-12-08 13:35:07 +0200816 option_rom[nb_option_roms].name = "linuxboot.bin";
817 option_rom[nb_option_roms].bootindex = 0;
Alexander Graf57a46d02009-11-12 21:53:14 +0100818 nb_option_roms++;
ths642a4f92007-05-19 21:04:38 +0000819}
820
bellardb41a2cd2004-03-14 21:46:48 +0000821#define NE2000_NB_MAX 6
822
Blue Swirl675d6f82009-09-13 08:32:37 +0000823static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360,
824 0x280, 0x380 };
825static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
bellardb41a2cd2004-03-14 21:46:48 +0000826
Blue Swirl675d6f82009-09-13 08:32:37 +0000827static const int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc };
828static const int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 };
bellard6508fe52005-01-15 12:02:56 +0000829
Hervé Poussineau48a18b32011-12-15 22:09:51 +0100830void pc_init_ne2k_isa(ISABus *bus, NICInfo *nd)
pbrooka41b2ff2006-02-05 04:14:41 +0000831{
832 static int nb_ne2k = 0;
833
834 if (nb_ne2k == NE2000_NB_MAX)
835 return;
Hervé Poussineau48a18b32011-12-15 22:09:51 +0100836 isa_ne2000_init(bus, ne2000_io[nb_ne2k],
Gerd Hoffmann9453c5b2009-09-10 11:43:33 +0200837 ne2000_irq[nb_ne2k], nd);
pbrooka41b2ff2006-02-05 04:14:41 +0000838 nb_ne2k++;
839}
840
Blue Swirl92a16d72010-06-19 07:47:42 +0000841DeviceState *cpu_get_current_apic(void)
Blue Swirl0e26b7b2010-06-19 10:42:34 +0300842{
843 if (cpu_single_env) {
844 return cpu_single_env->apic_state;
845 } else {
846 return NULL;
847 }
848}
849
Blue Swirl92a16d72010-06-19 07:47:42 +0000850static DeviceState *apic_init(void *env, uint8_t apic_id)
851{
852 DeviceState *dev;
Blue Swirl92a16d72010-06-19 07:47:42 +0000853 static int apic_mapped;
854
Jan Kiszka3d4b2642012-01-31 19:17:52 +0100855 if (kvm_irqchip_in_kernel()) {
Jan Kiszka680c1c62011-10-16 13:23:26 +0200856 dev = qdev_create(NULL, "kvm-apic");
Wei Liu9468e9c2012-04-12 10:02:47 +0000857 } else if (xen_enabled()) {
858 dev = qdev_create(NULL, "xen-apic");
Jan Kiszka680c1c62011-10-16 13:23:26 +0200859 } else {
860 dev = qdev_create(NULL, "apic");
861 }
Wei Liu9468e9c2012-04-12 10:02:47 +0000862
Blue Swirl92a16d72010-06-19 07:47:42 +0000863 qdev_prop_set_uint8(dev, "id", apic_id);
864 qdev_prop_set_ptr(dev, "cpu_env", env);
865 qdev_init_nofail(dev);
Blue Swirl92a16d72010-06-19 07:47:42 +0000866
867 /* XXX: mapping more APICs at the same memory location */
868 if (apic_mapped == 0) {
869 /* NOTE: the APIC is directly connected to the CPU - it is not
870 on the global memory bus. */
871 /* XXX: what if the base changes? */
Jan Kiszka680c1c62011-10-16 13:23:26 +0200872 sysbus_mmio_map(sysbus_from_qdev(dev), 0, MSI_ADDR_BASE);
Blue Swirl92a16d72010-06-19 07:47:42 +0000873 apic_mapped = 1;
874 }
875
Blue Swirl92a16d72010-06-19 07:47:42 +0000876 return dev;
877}
878
Isaku Yamahata845773a2010-05-14 16:29:15 +0900879void pc_acpi_smi_interrupt(void *opaque, int irq, int level)
Blue Swirl53b67b32010-03-29 19:23:52 +0000880{
Andreas Färber4a8fa5d2012-03-14 01:38:23 +0100881 CPUX86State *s = opaque;
Blue Swirl53b67b32010-03-29 19:23:52 +0000882
883 if (level) {
884 cpu_interrupt(s, CPU_INTERRUPT_SMI);
885 }
886}
887
Andreas Färber608911a2012-05-02 18:49:27 +0200888static X86CPU *pc_new_cpu(const char *cpu_model)
Jan Kiszka3a31f362009-06-25 08:23:39 +0200889{
Andreas Färber608911a2012-05-02 18:49:27 +0200890 X86CPU *cpu;
Andreas Färber4a8fa5d2012-03-14 01:38:23 +0100891 CPUX86State *env;
Jan Kiszka3a31f362009-06-25 08:23:39 +0200892
Andreas Färber608911a2012-05-02 18:49:27 +0200893 cpu = cpu_x86_init(cpu_model);
894 if (cpu == NULL) {
Jan Kiszka3a31f362009-06-25 08:23:39 +0200895 fprintf(stderr, "Unable to find x86 CPU definition\n");
896 exit(1);
897 }
Andreas Färber608911a2012-05-02 18:49:27 +0200898 env = &cpu->env;
Jan Kiszka3a31f362009-06-25 08:23:39 +0200899 if ((env->cpuid_features & CPUID_APIC) || smp_cpus > 1) {
Blue Swirl0e26b7b2010-06-19 10:42:34 +0300900 env->apic_state = apic_init(env, env->cpuid_apic_id);
901 }
Igor Mammedov65dee382012-07-23 15:22:28 +0200902 cpu_reset(CPU(cpu));
Andreas Färber608911a2012-05-02 18:49:27 +0200903 return cpu;
Jan Kiszka3a31f362009-06-25 08:23:39 +0200904}
905
Isaku Yamahata845773a2010-05-14 16:29:15 +0900906void pc_cpus_init(const char *cpu_model)
Isaku Yamahata70166472010-05-14 16:29:10 +0900907{
908 int i;
909
910 /* init CPUs */
911 if (cpu_model == NULL) {
912#ifdef TARGET_X86_64
913 cpu_model = "qemu64";
914#else
915 cpu_model = "qemu32";
916#endif
917 }
918
919 for(i = 0; i < smp_cpus; i++) {
920 pc_new_cpu(cpu_model);
921 }
922}
923
Gleb Natapov459ae5e2012-06-04 14:31:55 +0300924void *pc_memory_init(MemoryRegion *system_memory,
Avi Kivity4aa63af2011-07-26 14:26:16 +0300925 const char *kernel_filename,
Isaku Yamahata845773a2010-05-14 16:29:15 +0900926 const char *kernel_cmdline,
927 const char *initrd_filename,
Anthony PERARDe0e7e672011-04-11 19:48:11 +0100928 ram_addr_t below_4g_mem_size,
Avi Kivityae0a5462011-08-15 17:17:38 +0300929 ram_addr_t above_4g_mem_size,
Jan Kiszka4463aee2011-09-21 20:49:29 +0200930 MemoryRegion *rom_memory,
Avi Kivityae0a5462011-08-15 17:17:38 +0300931 MemoryRegion **ram_memory)
bellard80cabfa2004-03-14 12:20:30 +0000932{
Jordan Justencbc5b5f2012-02-21 23:18:51 -0800933 int linux_boot, i;
934 MemoryRegion *ram, *option_rom_mr;
Avi Kivity00cb2a92011-07-26 14:26:17 +0300935 MemoryRegion *ram_below_4g, *ram_above_4g;
Eduard - Gabriel Munteanu81a204e2010-05-20 09:14:04 +0300936 void *fw_cfg;
bellardd592d302005-07-23 19:05:37 +0000937
bellard80cabfa2004-03-14 12:20:30 +0000938 linux_boot = (kernel_filename != NULL);
939
Avi Kivity00cb2a92011-07-26 14:26:17 +0300940 /* Allocate RAM. We allocate it as a single memory region and use
Dong Xu Wang66a0a2c2011-11-29 16:52:39 +0800941 * aliases to address portions of it, mostly for backwards compatibility
Avi Kivity00cb2a92011-07-26 14:26:17 +0300942 * with older qemus that used qemu_ram_alloc().
943 */
Anthony Liguori7267c092011-08-20 22:09:37 -0500944 ram = g_malloc(sizeof(*ram));
Avi Kivityc5705a72011-12-20 15:59:12 +0200945 memory_region_init_ram(ram, "pc.ram",
Avi Kivity00cb2a92011-07-26 14:26:17 +0300946 below_4g_mem_size + above_4g_mem_size);
Avi Kivityc5705a72011-12-20 15:59:12 +0200947 vmstate_register_ram_global(ram);
Avi Kivityae0a5462011-08-15 17:17:38 +0300948 *ram_memory = ram;
Anthony Liguori7267c092011-08-20 22:09:37 -0500949 ram_below_4g = g_malloc(sizeof(*ram_below_4g));
Avi Kivity00cb2a92011-07-26 14:26:17 +0300950 memory_region_init_alias(ram_below_4g, "ram-below-4g", ram,
951 0, below_4g_mem_size);
952 memory_region_add_subregion(system_memory, 0, ram_below_4g);
Alex Williamsonbbe80ad2010-07-06 10:37:17 -0600953 if (above_4g_mem_size > 0) {
Anthony Liguori7267c092011-08-20 22:09:37 -0500954 ram_above_4g = g_malloc(sizeof(*ram_above_4g));
Avi Kivity00cb2a92011-07-26 14:26:17 +0300955 memory_region_init_alias(ram_above_4g, "ram-above-4g", ram,
956 below_4g_mem_size, above_4g_mem_size);
957 memory_region_add_subregion(system_memory, 0x100000000ULL,
958 ram_above_4g);
Alex Williamsonbbe80ad2010-07-06 10:37:17 -0600959 }
aliguori82b36dc2008-09-15 16:01:01 +0000960
Jordan Justencbc5b5f2012-02-21 23:18:51 -0800961
962 /* Initialize PC system firmware */
963 pc_system_firmware_init(rom_memory);
ths9ae02552007-01-05 17:39:04 +0000964
Anthony Liguori7267c092011-08-20 22:09:37 -0500965 option_rom_mr = g_malloc(sizeof(*option_rom_mr));
Avi Kivityc5705a72011-12-20 15:59:12 +0200966 memory_region_init_ram(option_rom_mr, "pc.rom", PC_ROM_SIZE);
967 vmstate_register_ram_global(option_rom_mr);
Jan Kiszka4463aee2011-09-21 20:49:29 +0200968 memory_region_add_subregion_overlap(rom_memory,
Avi Kivity00cb2a92011-07-26 14:26:17 +0300969 PC_ROM_MIN_VGA,
970 option_rom_mr,
971 1);
pbrookf753ff12009-04-09 20:59:05 +0000972
Alexander Grafbf483392009-06-29 15:37:38 +0200973 fw_cfg = bochs_bios_init();
Gerd Hoffmann8832cb82010-01-08 15:25:40 +0100974 rom_set_fw(fw_cfg);
Alexander Graf1d108d92009-06-29 15:37:37 +0200975
pbrookf753ff12009-04-09 20:59:05 +0000976 if (linux_boot) {
Eduard - Gabriel Munteanu81a204e2010-05-20 09:14:04 +0300977 load_linux(fw_cfg, kernel_filename, initrd_filename, kernel_cmdline, below_4g_mem_size);
pbrookf753ff12009-04-09 20:59:05 +0000978 }
979
980 for (i = 0; i < nb_option_roms; i++) {
Gleb Natapov2e55e842010-12-08 13:35:07 +0200981 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
Glauber Costa406c8df2009-06-17 09:05:30 -0400982 }
Gleb Natapov459ae5e2012-06-04 14:31:55 +0300983 return fw_cfg;
Isaku Yamahata3d53f5c2010-05-14 16:29:11 +0900984}
985
Isaku Yamahata845773a2010-05-14 16:29:15 +0900986qemu_irq *pc_allocate_cpu_irq(void)
987{
988 return qemu_allocate_irqs(pic_irq_request, NULL, 1);
989}
990
Hervé Poussineau48a18b32011-12-15 22:09:51 +0100991DeviceState *pc_vga_init(ISABus *isa_bus, PCIBus *pci_bus)
Isaku Yamahata765d7902010-05-14 16:29:12 +0900992{
Anthony Liguoriad6d45f2011-12-12 14:29:41 -0600993 DeviceState *dev = NULL;
994
Isaku Yamahata765d7902010-05-14 16:29:12 +0900995 if (cirrus_vga_enabled) {
996 if (pci_bus) {
Anthony Liguoriad6d45f2011-12-12 14:29:41 -0600997 dev = pci_cirrus_vga_init(pci_bus);
Isaku Yamahata765d7902010-05-14 16:29:12 +0900998 } else {
Blue Swirl3d402832011-10-01 16:33:43 +0000999 dev = &isa_create_simple(isa_bus, "isa-cirrus-vga")->qdev;
Isaku Yamahata765d7902010-05-14 16:29:12 +09001000 }
1001 } else if (vmsvga_enabled) {
Blue Swirl7ba7e492011-02-05 14:34:37 +00001002 if (pci_bus) {
Anthony Liguoriad6d45f2011-12-12 14:29:41 -06001003 dev = pci_vmsvga_init(pci_bus);
Blue Swirl7ba7e492011-02-05 14:34:37 +00001004 } else {
Isaku Yamahata765d7902010-05-14 16:29:12 +09001005 fprintf(stderr, "%s: vmware_vga: no PCI bus\n", __FUNCTION__);
Blue Swirl7ba7e492011-02-05 14:34:37 +00001006 }
Gerd Hoffmanna19cbfb2010-04-27 11:50:11 +02001007#ifdef CONFIG_SPICE
1008 } else if (qxl_enabled) {
Anthony Liguoriad6d45f2011-12-12 14:29:41 -06001009 if (pci_bus) {
1010 dev = &pci_create_simple(pci_bus, -1, "qxl-vga")->qdev;
1011 } else {
Gerd Hoffmanna19cbfb2010-04-27 11:50:11 +02001012 fprintf(stderr, "%s: qxl: no PCI bus\n", __FUNCTION__);
Anthony Liguoriad6d45f2011-12-12 14:29:41 -06001013 }
Gerd Hoffmanna19cbfb2010-04-27 11:50:11 +02001014#endif
Isaku Yamahata765d7902010-05-14 16:29:12 +09001015 } else if (std_vga_enabled) {
1016 if (pci_bus) {
Anthony Liguoriad6d45f2011-12-12 14:29:41 -06001017 dev = pci_vga_init(pci_bus);
Isaku Yamahata765d7902010-05-14 16:29:12 +09001018 } else {
Hervé Poussineau48a18b32011-12-15 22:09:51 +01001019 dev = isa_vga_init(isa_bus);
Isaku Yamahata765d7902010-05-14 16:29:12 +09001020 }
1021 }
Anthony Liguoriad6d45f2011-12-12 14:29:41 -06001022
1023 return dev;
Isaku Yamahata765d7902010-05-14 16:29:12 +09001024}
1025
Blue Swirl4556bd82010-05-22 08:00:52 +00001026static void cpu_request_exit(void *opaque, int irq, int level)
1027{
Andreas Färber4a8fa5d2012-03-14 01:38:23 +01001028 CPUX86State *env = cpu_single_env;
Blue Swirl4556bd82010-05-22 08:00:52 +00001029
1030 if (env && level) {
1031 cpu_exit(env);
1032 }
1033}
1034
Hervé Poussineau48a18b32011-12-15 22:09:51 +01001035void pc_basic_device_init(ISABus *isa_bus, qemu_irq *gsi,
Anthony PERARD16119772011-05-03 17:06:54 +01001036 ISADevice **rtc_state,
Kevin Wolf34d42602011-10-20 16:37:26 +02001037 ISADevice **floppy,
Anthony PERARD16119772011-05-03 17:06:54 +01001038 bool no_vmport)
Isaku Yamahataffe513d2010-05-14 16:29:13 +09001039{
1040 int i;
1041 DriveInfo *fd[MAX_FD];
Jan Kiszkace967e22012-02-01 20:31:41 +01001042 DeviceState *hpet = NULL;
1043 int pit_isa_irq = 0;
1044 qemu_irq pit_alt_irq = NULL;
Jan Kiszka7d932df2010-06-13 14:15:40 +02001045 qemu_irq rtc_irq = NULL;
Blue Swirl956a3e62010-05-22 07:59:01 +00001046 qemu_irq *a20_line;
Stefano Stabellinic2d8d312011-11-14 15:07:01 +00001047 ISADevice *i8042, *port92, *vmmouse, *pit = NULL;
Blue Swirl4556bd82010-05-22 08:00:52 +00001048 qemu_irq *cpu_exit_irq;
Isaku Yamahataffe513d2010-05-14 16:29:13 +09001049
1050 register_ioport_write(0x80, 1, 1, ioport80_write, NULL);
1051
1052 register_ioport_write(0xf0, 1, 1, ioportF0_write, NULL);
1053
Jan Kiszka5d17c0d2012-03-02 20:28:49 +01001054 /*
1055 * Check if an HPET shall be created.
1056 *
1057 * Without KVM_CAP_PIT_STATE2, we cannot switch off the in-kernel PIT
1058 * when the HPET wants to take over. Thus we have to disable the latter.
1059 */
1060 if (!no_hpet && (!kvm_irqchip_in_kernel() || kvm_has_pit_state2())) {
Jan Kiszkace967e22012-02-01 20:31:41 +01001061 hpet = sysbus_try_create_simple("hpet", HPET_BASE, NULL);
Jan Kiszka822557e2010-06-13 14:15:38 +02001062
Blue Swirldd703b92011-02-05 14:35:00 +00001063 if (hpet) {
Jan Kiszkab881fbe2011-10-07 09:19:35 +02001064 for (i = 0; i < GSI_NUM_PINS; i++) {
1065 sysbus_connect_irq(sysbus_from_qdev(hpet), i, gsi[i]);
Blue Swirldd703b92011-02-05 14:35:00 +00001066 }
Jan Kiszkace967e22012-02-01 20:31:41 +01001067 pit_isa_irq = -1;
1068 pit_alt_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_PIT_INT);
1069 rtc_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_RTC_INT);
Jan Kiszka822557e2010-06-13 14:15:38 +02001070 }
Isaku Yamahataffe513d2010-05-14 16:29:13 +09001071 }
Hervé Poussineau48a18b32011-12-15 22:09:51 +01001072 *rtc_state = rtc_init(isa_bus, 2000, rtc_irq);
Jan Kiszka7d932df2010-06-13 14:15:40 +02001073
1074 qemu_register_boot_set(pc_boot_set, *rtc_state);
1075
Stefano Stabellinic2d8d312011-11-14 15:07:01 +00001076 if (!xen_enabled()) {
1077 if (kvm_irqchip_in_kernel()) {
1078 pit = kvm_pit_init(isa_bus, 0x40);
1079 } else {
1080 pit = pit_init(isa_bus, 0x40, pit_isa_irq, pit_alt_irq);
1081 }
1082 if (hpet) {
1083 /* connect PIT to output control line of the HPET */
1084 qdev_connect_gpio_out(hpet, 0, qdev_get_gpio_in(&pit->qdev, 0));
1085 }
1086 pcspk_init(isa_bus, pit);
Jan Kiszka5d17c0d2012-03-02 20:28:49 +01001087 }
Isaku Yamahataffe513d2010-05-14 16:29:13 +09001088
1089 for(i = 0; i < MAX_SERIAL_PORTS; i++) {
1090 if (serial_hds[i]) {
Hervé Poussineau48a18b32011-12-15 22:09:51 +01001091 serial_isa_init(isa_bus, i, serial_hds[i]);
Isaku Yamahataffe513d2010-05-14 16:29:13 +09001092 }
1093 }
1094
1095 for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
1096 if (parallel_hds[i]) {
Hervé Poussineau48a18b32011-12-15 22:09:51 +01001097 parallel_init(isa_bus, i, parallel_hds[i]);
Isaku Yamahataffe513d2010-05-14 16:29:13 +09001098 }
1099 }
1100
Blue Swirl4b78a802011-01-06 18:24:35 +00001101 a20_line = qemu_allocate_irqs(handle_a20_line_change, first_cpu, 2);
Hervé Poussineau48a18b32011-12-15 22:09:51 +01001102 i8042 = isa_create_simple(isa_bus, "i8042");
Blue Swirl4b78a802011-01-06 18:24:35 +00001103 i8042_setup_a20_line(i8042, &a20_line[0]);
Anthony PERARD16119772011-05-03 17:06:54 +01001104 if (!no_vmport) {
Hervé Poussineau48a18b32011-12-15 22:09:51 +01001105 vmport_init(isa_bus);
1106 vmmouse = isa_try_create(isa_bus, "vmmouse");
Anthony PERARD16119772011-05-03 17:06:54 +01001107 } else {
1108 vmmouse = NULL;
1109 }
Blue Swirl86d86412011-02-05 14:34:52 +00001110 if (vmmouse) {
1111 qdev_prop_set_ptr(&vmmouse->qdev, "ps2_mouse", i8042);
Jan Kiszka43f20192011-03-21 10:52:24 +01001112 qdev_init_nofail(&vmmouse->qdev);
Blue Swirl86d86412011-02-05 14:34:52 +00001113 }
Hervé Poussineau48a18b32011-12-15 22:09:51 +01001114 port92 = isa_create_simple(isa_bus, "port92");
Blue Swirl4b78a802011-01-06 18:24:35 +00001115 port92_init(port92, &a20_line[1]);
Blue Swirl956a3e62010-05-22 07:59:01 +00001116
Blue Swirl4556bd82010-05-22 08:00:52 +00001117 cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
1118 DMA_init(0, cpu_exit_irq);
Isaku Yamahataffe513d2010-05-14 16:29:13 +09001119
1120 for(i = 0; i < MAX_FD; i++) {
1121 fd[i] = drive_get(IF_FLOPPY, 0, i);
1122 }
Hervé Poussineau48a18b32011-12-15 22:09:51 +01001123 *floppy = fdctrl_init_isa(isa_bus, fd);
Isaku Yamahataffe513d2010-05-14 16:29:13 +09001124}
1125
Isaku Yamahata845773a2010-05-14 16:29:15 +09001126void pc_pci_device_init(PCIBus *pci_bus)
Isaku Yamahatae3a5cf42010-05-14 16:29:14 +09001127{
1128 int max_bus;
1129 int bus;
1130
1131 max_bus = drive_get_max_bus(IF_SCSI);
1132 for (bus = 0; bus <= max_bus; bus++) {
1133 pci_create_simple(pci_bus, -1, "lsi53c895a");
1134 }
1135}