blob: 2a9953b2d4b584df13c2cf8927030469b77e99cd [file] [log] [blame]
aliguori05330442008-11-05 16:29:27 +00001/*
2 * QEMU KVM support
3 *
4 * Copyright (C) 2006-2008 Qumranet Technologies
5 * Copyright IBM, Corp. 2008
6 *
7 * Authors:
8 * Anthony Liguori <aliguori@us.ibm.com>
9 *
10 * This work is licensed under the terms of the GNU GPL, version 2 or later.
11 * See the COPYING file in the top-level directory.
12 *
13 */
14
15#include <sys/types.h>
16#include <sys/ioctl.h>
17#include <sys/mman.h>
Marcelo Tosatti25d2e362010-10-21 13:35:04 -020018#include <sys/utsname.h>
aliguori05330442008-11-05 16:29:27 +000019
20#include <linux/kvm.h>
Jan Kiszka5802e062011-06-08 16:10:58 +020021#include <linux/kvm_para.h>
aliguori05330442008-11-05 16:29:27 +000022
23#include "qemu-common.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010024#include "sysemu/sysemu.h"
Paolo Bonzini64108482015-06-18 18:30:16 +020025#include "sysemu/kvm_int.h"
Peter Maydell1d31f662012-07-26 15:35:13 +010026#include "kvm_i386.h"
aliguori05330442008-11-05 16:29:27 +000027#include "cpu.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010028#include "exec/gdbstub.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010029#include "qemu/host-utils.h"
30#include "qemu/config-file.h"
Alex Williamson1c4a55d2015-10-16 09:38:22 -060031#include "qemu/error-report.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010032#include "hw/i386/pc.h"
33#include "hw/i386/apic.h"
Paolo Bonzinie0723c42013-03-08 19:21:50 +010034#include "hw/i386/apic_internal.h"
35#include "hw/i386/apic-msidef.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010036#include "exec/ioport.h"
Paolo Bonzini73aa5292015-09-09 15:25:52 +020037#include "standard-headers/asm-x86/hyperv.h"
Michael S. Tsirkina2cb15b2012-12-12 14:24:50 +020038#include "hw/pci/pci.h"
Marcelo Tosatti68bfd0a2014-05-14 16:30:09 -030039#include "migration/migration.h"
Paolo Bonzini4c663752015-04-08 13:30:58 +020040#include "exec/memattrs.h"
aliguori05330442008-11-05 16:29:27 +000041
42//#define DEBUG_KVM
43
44#ifdef DEBUG_KVM
Blue Swirl8c0d5772010-04-18 14:22:14 +000045#define DPRINTF(fmt, ...) \
aliguori05330442008-11-05 16:29:27 +000046 do { fprintf(stderr, fmt, ## __VA_ARGS__); } while (0)
47#else
Blue Swirl8c0d5772010-04-18 14:22:14 +000048#define DPRINTF(fmt, ...) \
aliguori05330442008-11-05 16:29:27 +000049 do { } while (0)
50#endif
51
Glauber Costa1a036752009-10-22 10:26:56 -020052#define MSR_KVM_WALL_CLOCK 0x11
53#define MSR_KVM_SYSTEM_TIME 0x12
54
Marcelo Tosattic0532a72010-10-11 15:31:21 -030055#ifndef BUS_MCEERR_AR
56#define BUS_MCEERR_AR 4
57#endif
58#ifndef BUS_MCEERR_AO
59#define BUS_MCEERR_AO 5
60#endif
61
Jan Kiszka94a8d392011-01-21 21:48:17 +010062const KVMCapabilityInfo kvm_arch_required_capabilities[] = {
63 KVM_CAP_INFO(SET_TSS_ADDR),
64 KVM_CAP_INFO(EXT_CPUID),
65 KVM_CAP_INFO(MP_STATE),
66 KVM_CAP_LAST_INFO
67};
Marcelo Tosatti25d2e362010-10-21 13:35:04 -020068
Jan Kiszkac3a3a7d2011-01-21 21:48:13 +010069static bool has_msr_star;
70static bool has_msr_hsave_pa;
Amit Shahc9b8f6b2015-09-23 11:57:33 +053071static bool has_msr_tsc_aux;
Will Auldf28558d2012-11-26 21:32:18 -080072static bool has_msr_tsc_adjust;
Liu, Jinsongaa82ba52011-10-05 16:52:32 -030073static bool has_msr_tsc_deadline;
Liu Jinsongdf676962013-08-19 09:33:30 +080074static bool has_msr_feature_control;
Jan Kiszkac5999bf2011-01-21 21:48:22 +010075static bool has_msr_async_pf_en;
Michael S. Tsirkinbc9a8392012-08-28 20:43:56 +030076static bool has_msr_pv_eoi_en;
Avi Kivity21e87c42011-10-04 16:26:35 +020077static bool has_msr_misc_enable;
Paolo Bonzinifc12d722015-06-18 18:28:42 +020078static bool has_msr_smbase;
Liu Jinsong79e9ebe2013-12-05 08:32:12 +080079static bool has_msr_bndcfgs;
Marcelo Tosatti917367a2013-02-19 23:27:20 -030080static bool has_msr_kvm_steal_time;
aliguori05330442008-11-05 16:29:27 +000081static int lm_capable_kernel;
Paolo Bonzini7bc3d712014-01-23 19:16:12 +010082static bool has_msr_hv_hypercall;
83static bool has_msr_hv_vapic;
Vadim Rozenfeld48a5f3b2014-01-24 00:40:49 +110084static bool has_msr_hv_tsc;
Andrey Smetaninf2a53c92015-09-09 14:41:30 +020085static bool has_msr_hv_crash;
Andrey Smetanin744b8a92015-09-16 12:59:42 +030086static bool has_msr_hv_reset;
Andrey Smetanin8c145d72015-09-16 12:59:43 +030087static bool has_msr_hv_vpindex;
Andrey Smetanin46eb8f92015-09-16 12:59:44 +030088static bool has_msr_hv_runtime;
Alex Williamsond1ae67f2014-08-14 15:39:33 -060089static bool has_msr_mtrr;
Wanpeng Li18cd2c12014-12-03 10:36:23 +080090static bool has_msr_xss;
Avi Kivityb827df52009-05-03 17:04:01 +030091
Paolo Bonzini0d894362013-07-25 17:05:22 +020092static bool has_msr_architectural_pmu;
93static uint32_t num_architectural_pmu_counters;
94
Thomas Huth28143b42015-10-15 20:30:20 +020095static int has_xsave;
96static int has_xcrs;
97static int has_pit_state2;
98
99int kvm_has_pit_state2(void)
100{
101 return has_pit_state2;
102}
103
Paolo Bonzini355023f2015-06-18 18:30:52 +0200104bool kvm_has_smm(void)
105{
106 return kvm_check_extension(kvm_state, KVM_CAP_X86_SMM);
107}
108
Peter Maydell1d31f662012-07-26 15:35:13 +0100109bool kvm_allows_irq0_override(void)
110{
111 return !kvm_irqchip_in_kernel() || kvm_has_gsi_routing();
112}
113
Liang Li0fd7e092015-11-05 11:51:03 +0800114static int kvm_get_tsc(CPUState *cs)
115{
116 X86CPU *cpu = X86_CPU(cs);
117 CPUX86State *env = &cpu->env;
118 struct {
119 struct kvm_msrs info;
120 struct kvm_msr_entry entries[1];
121 } msr_data;
122 int ret;
123
124 if (env->tsc_valid) {
125 return 0;
126 }
127
128 msr_data.info.nmsrs = 1;
129 msr_data.entries[0].index = MSR_IA32_TSC;
130 env->tsc_valid = !runstate_is_running();
131
132 ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_MSRS, &msr_data);
133 if (ret < 0) {
134 return ret;
135 }
136
137 env->tsc = msr_data.entries[0].data;
138 return 0;
139}
140
141static inline void do_kvm_synchronize_tsc(void *arg)
142{
143 CPUState *cpu = arg;
144
145 kvm_get_tsc(cpu);
146}
147
148void kvm_synchronize_all_tsc(void)
149{
150 CPUState *cpu;
151
152 if (kvm_enabled()) {
153 CPU_FOREACH(cpu) {
154 run_on_cpu(cpu, do_kvm_synchronize_tsc, cpu);
155 }
156 }
157}
158
Avi Kivityb827df52009-05-03 17:04:01 +0300159static struct kvm_cpuid2 *try_get_cpuid(KVMState *s, int max)
160{
161 struct kvm_cpuid2 *cpuid;
162 int r, size;
163
164 size = sizeof(*cpuid) + max * sizeof(*cpuid->entries);
Markus Armbrustere42a92a2014-12-04 14:46:46 +0100165 cpuid = g_malloc0(size);
Avi Kivityb827df52009-05-03 17:04:01 +0300166 cpuid->nent = max;
167 r = kvm_ioctl(s, KVM_GET_SUPPORTED_CPUID, cpuid);
Mark McLoughlin76ae3172009-05-19 18:55:21 +0100168 if (r == 0 && cpuid->nent >= max) {
169 r = -E2BIG;
170 }
Avi Kivityb827df52009-05-03 17:04:01 +0300171 if (r < 0) {
172 if (r == -E2BIG) {
Anthony Liguori7267c092011-08-20 22:09:37 -0500173 g_free(cpuid);
Avi Kivityb827df52009-05-03 17:04:01 +0300174 return NULL;
175 } else {
176 fprintf(stderr, "KVM_GET_SUPPORTED_CPUID failed: %s\n",
177 strerror(-r));
178 exit(1);
179 }
180 }
181 return cpuid;
182}
183
Eduardo Habkostdd87f8a2012-10-04 17:48:58 -0300184/* Run KVM_GET_SUPPORTED_CPUID ioctl(), allocating a buffer large enough
185 * for all entries.
186 */
187static struct kvm_cpuid2 *get_supported_cpuid(KVMState *s)
188{
189 struct kvm_cpuid2 *cpuid;
190 int max = 1;
191 while ((cpuid = try_get_cpuid(s, max)) == NULL) {
192 max *= 2;
193 }
194 return cpuid;
195}
196
Stefan Weila443bc32014-03-16 15:03:41 +0100197static const struct kvm_para_features {
Glauber Costa0c31b742011-03-17 19:42:05 -0300198 int cap;
199 int feature;
200} para_features[] = {
201 { KVM_CAP_CLOCKSOURCE, KVM_FEATURE_CLOCKSOURCE },
202 { KVM_CAP_NOP_IO_DELAY, KVM_FEATURE_NOP_IO_DELAY },
203 { KVM_CAP_PV_MMU, KVM_FEATURE_MMU_OP },
Glauber Costa0c31b742011-03-17 19:42:05 -0300204 { KVM_CAP_ASYNC_PF, KVM_FEATURE_ASYNC_PF },
Glauber Costa0c31b742011-03-17 19:42:05 -0300205};
206
Jan Kiszkaba9bc592011-06-08 16:11:05 +0200207static int get_para_features(KVMState *s)
Glauber Costa0c31b742011-03-17 19:42:05 -0300208{
209 int i, features = 0;
210
Stefan Weil8e03c102014-03-20 22:30:32 +0100211 for (i = 0; i < ARRAY_SIZE(para_features); i++) {
Jan Kiszkaba9bc592011-06-08 16:11:05 +0200212 if (kvm_check_extension(s, para_features[i].cap)) {
Glauber Costa0c31b742011-03-17 19:42:05 -0300213 features |= (1 << para_features[i].feature);
214 }
215 }
216
217 return features;
218}
Glauber Costa0c31b742011-03-17 19:42:05 -0300219
220
Eduardo Habkost829ae2f2012-10-04 17:48:56 -0300221/* Returns the value for a specific register on the cpuid entry
222 */
223static uint32_t cpuid_entry_get_reg(struct kvm_cpuid_entry2 *entry, int reg)
224{
225 uint32_t ret = 0;
226 switch (reg) {
227 case R_EAX:
228 ret = entry->eax;
229 break;
230 case R_EBX:
231 ret = entry->ebx;
232 break;
233 case R_ECX:
234 ret = entry->ecx;
235 break;
236 case R_EDX:
237 ret = entry->edx;
238 break;
239 }
240 return ret;
241}
242
Eduardo Habkost4fb73f12012-10-04 17:48:57 -0300243/* Find matching entry for function/index on kvm_cpuid2 struct
244 */
245static struct kvm_cpuid_entry2 *cpuid_find_entry(struct kvm_cpuid2 *cpuid,
246 uint32_t function,
247 uint32_t index)
248{
249 int i;
250 for (i = 0; i < cpuid->nent; ++i) {
251 if (cpuid->entries[i].function == function &&
252 cpuid->entries[i].index == index) {
253 return &cpuid->entries[i];
254 }
255 }
256 /* not found: */
257 return NULL;
258}
259
Jan Kiszkaba9bc592011-06-08 16:11:05 +0200260uint32_t kvm_arch_get_supported_cpuid(KVMState *s, uint32_t function,
Sheng Yangc958a8b2010-06-17 15:18:13 +0800261 uint32_t index, int reg)
Avi Kivityb827df52009-05-03 17:04:01 +0300262{
263 struct kvm_cpuid2 *cpuid;
Avi Kivityb827df52009-05-03 17:04:01 +0300264 uint32_t ret = 0;
265 uint32_t cpuid_1_edx;
Eduardo Habkost8c723b72012-10-04 17:48:54 -0300266 bool found = false;
Avi Kivityb827df52009-05-03 17:04:01 +0300267
Eduardo Habkostdd87f8a2012-10-04 17:48:58 -0300268 cpuid = get_supported_cpuid(s);
Avi Kivityb827df52009-05-03 17:04:01 +0300269
Eduardo Habkost4fb73f12012-10-04 17:48:57 -0300270 struct kvm_cpuid_entry2 *entry = cpuid_find_entry(cpuid, function, index);
271 if (entry) {
272 found = true;
273 ret = cpuid_entry_get_reg(entry, reg);
Avi Kivityb827df52009-05-03 17:04:01 +0300274 }
275
Eduardo Habkost7b46e5c2012-10-04 17:48:53 -0300276 /* Fixups for the data returned by KVM, below */
277
Eduardo Habkostc2acb022012-10-04 17:48:59 -0300278 if (function == 1 && reg == R_EDX) {
279 /* KVM before 2.6.30 misreports the following features */
280 ret |= CPUID_MTRR | CPUID_PAT | CPUID_MCE | CPUID_MCA;
Eduardo Habkost84bd9452012-10-04 17:49:00 -0300281 } else if (function == 1 && reg == R_ECX) {
282 /* We can set the hypervisor flag, even if KVM does not return it on
283 * GET_SUPPORTED_CPUID
284 */
285 ret |= CPUID_EXT_HYPERVISOR;
Eduardo Habkostac67ee22012-10-04 17:49:01 -0300286 /* tsc-deadline flag is not returned by GET_SUPPORTED_CPUID, but it
287 * can be enabled if the kernel has KVM_CAP_TSC_DEADLINE_TIMER,
288 * and the irqchip is in the kernel.
289 */
290 if (kvm_irqchip_in_kernel() &&
291 kvm_check_extension(s, KVM_CAP_TSC_DEADLINE_TIMER)) {
292 ret |= CPUID_EXT_TSC_DEADLINE_TIMER;
Avi Kivityb827df52009-05-03 17:04:01 +0300293 }
Eduardo Habkost41e5e762012-10-04 17:49:02 -0300294
295 /* x2apic is reported by GET_SUPPORTED_CPUID, but it can't be enabled
296 * without the in-kernel irqchip
297 */
298 if (!kvm_irqchip_in_kernel()) {
299 ret &= ~CPUID_EXT_X2APIC;
300 }
Jan Kiszka28b8e4d2015-06-07 11:15:08 +0200301 } else if (function == 6 && reg == R_EAX) {
302 ret |= CPUID_6_EAX_ARAT; /* safe to allow because of emulated APIC */
Eduardo Habkostc2acb022012-10-04 17:48:59 -0300303 } else if (function == 0x80000001 && reg == R_EDX) {
304 /* On Intel, kvm returns cpuid according to the Intel spec,
305 * so add missing bits according to the AMD spec:
306 */
307 cpuid_1_edx = kvm_arch_get_supported_cpuid(s, 1, 0, R_EDX);
308 ret |= cpuid_1_edx & CPUID_EXT2_AMD_ALIASES;
Avi Kivityb827df52009-05-03 17:04:01 +0300309 }
310
Anthony Liguori7267c092011-08-20 22:09:37 -0500311 g_free(cpuid);
Avi Kivityb827df52009-05-03 17:04:01 +0300312
Glauber Costa0c31b742011-03-17 19:42:05 -0300313 /* fallback for older kernels */
Eduardo Habkost8c723b72012-10-04 17:48:54 -0300314 if ((function == KVM_CPUID_FEATURES) && !found) {
Jan Kiszkaba9bc592011-06-08 16:11:05 +0200315 ret = get_para_features(s);
Glauber Costa0c31b742011-03-17 19:42:05 -0300316 }
Glauber Costa0c31b742011-03-17 19:42:05 -0300317
Avi Kivityb827df52009-05-03 17:04:01 +0300318 return ret;
319}
320
Huang Ying3c85e742011-03-02 08:56:20 +0100321typedef struct HWPoisonPage {
322 ram_addr_t ram_addr;
323 QLIST_ENTRY(HWPoisonPage) list;
324} HWPoisonPage;
325
326static QLIST_HEAD(, HWPoisonPage) hwpoison_page_list =
327 QLIST_HEAD_INITIALIZER(hwpoison_page_list);
328
329static void kvm_unpoison_all(void *param)
330{
331 HWPoisonPage *page, *next_page;
332
333 QLIST_FOREACH_SAFE(page, &hwpoison_page_list, list, next_page) {
334 QLIST_REMOVE(page, list);
335 qemu_ram_remap(page->ram_addr, TARGET_PAGE_SIZE);
Anthony Liguori7267c092011-08-20 22:09:37 -0500336 g_free(page);
Huang Ying3c85e742011-03-02 08:56:20 +0100337 }
338}
339
Huang Ying3c85e742011-03-02 08:56:20 +0100340static void kvm_hwpoison_page_add(ram_addr_t ram_addr)
341{
342 HWPoisonPage *page;
343
344 QLIST_FOREACH(page, &hwpoison_page_list, list) {
345 if (page->ram_addr == ram_addr) {
346 return;
347 }
348 }
Markus Armbrusterab3ad072014-12-04 14:46:45 +0100349 page = g_new(HWPoisonPage, 1);
Huang Ying3c85e742011-03-02 08:56:20 +0100350 page->ram_addr = ram_addr;
351 QLIST_INSERT_HEAD(&hwpoison_page_list, page, list);
352}
353
Marcelo Tosattie7701822010-10-11 15:31:18 -0300354static int kvm_get_mce_cap_supported(KVMState *s, uint64_t *mce_cap,
355 int *max_banks)
356{
357 int r;
358
Lai Jiangshan14a09512010-12-10 15:52:36 +0800359 r = kvm_check_extension(s, KVM_CAP_MCE);
Marcelo Tosattie7701822010-10-11 15:31:18 -0300360 if (r > 0) {
361 *max_banks = r;
362 return kvm_ioctl(s, KVM_X86_GET_MCE_CAP_SUPPORTED, mce_cap);
363 }
364 return -ENOSYS;
365}
366
Andreas Färberbee615d2012-05-03 15:13:58 +0200367static void kvm_mce_inject(X86CPU *cpu, hwaddr paddr, int code)
Marcelo Tosattie7701822010-10-11 15:31:18 -0300368{
Andreas Färberbee615d2012-05-03 15:13:58 +0200369 CPUX86State *env = &cpu->env;
Jan Kiszkac34d4402011-03-02 08:56:16 +0100370 uint64_t status = MCI_STATUS_VAL | MCI_STATUS_UC | MCI_STATUS_EN |
371 MCI_STATUS_MISCV | MCI_STATUS_ADDRV | MCI_STATUS_S;
372 uint64_t mcg_status = MCG_STATUS_MCIP;
Marcelo Tosattie7701822010-10-11 15:31:18 -0300373
Jan Kiszkac34d4402011-03-02 08:56:16 +0100374 if (code == BUS_MCEERR_AR) {
375 status |= MCI_STATUS_AR | 0x134;
376 mcg_status |= MCG_STATUS_EIPV;
377 } else {
378 status |= 0xc0;
379 mcg_status |= MCG_STATUS_RIPV;
Marcelo Tosattic0532a72010-10-11 15:31:21 -0300380 }
Andreas Färber8c5cf3b2012-05-03 15:22:54 +0200381 cpu_x86_inject_mce(NULL, cpu, 9, status, mcg_status, paddr,
Jan Kiszkac34d4402011-03-02 08:56:16 +0100382 (MCM_ADDR_PHYS << 6) | 0xc,
383 cpu_x86_support_mca_broadcast(env) ?
384 MCE_INJECT_BROADCAST : 0);
Jan Kiszka419fb202011-03-02 08:56:12 +0100385}
Jan Kiszka419fb202011-03-02 08:56:12 +0100386
387static void hardware_memory_error(void)
388{
389 fprintf(stderr, "Hardware memory error!\n");
390 exit(1);
391}
392
Andreas Färber20d695a2012-10-31 06:57:49 +0100393int kvm_arch_on_sigbus_vcpu(CPUState *c, int code, void *addr)
Jan Kiszka419fb202011-03-02 08:56:12 +0100394{
Andreas Färber20d695a2012-10-31 06:57:49 +0100395 X86CPU *cpu = X86_CPU(c);
396 CPUX86State *env = &cpu->env;
Jan Kiszka419fb202011-03-02 08:56:12 +0100397 ram_addr_t ram_addr;
Avi Kivitya8170e52012-10-23 12:30:10 +0200398 hwaddr paddr;
Jan Kiszka419fb202011-03-02 08:56:12 +0100399
400 if ((env->mcg_cap & MCG_SER_P) && addr
Jan Kiszkac34d4402011-03-02 08:56:16 +0100401 && (code == BUS_MCEERR_AR || code == BUS_MCEERR_AO)) {
Paolo Bonzini1b5ec232013-05-06 14:36:15 +0200402 if (qemu_ram_addr_from_host(addr, &ram_addr) == NULL ||
Andreas Färbera60f24b2012-12-01 05:35:08 +0100403 !kvm_physical_memory_addr_from_host(c->kvm_state, addr, &paddr)) {
Jan Kiszka419fb202011-03-02 08:56:12 +0100404 fprintf(stderr, "Hardware memory error for memory used by "
405 "QEMU itself instead of guest system!\n");
406 /* Hope we are lucky for AO MCE */
407 if (code == BUS_MCEERR_AO) {
408 return 0;
409 } else {
410 hardware_memory_error();
411 }
412 }
Huang Ying3c85e742011-03-02 08:56:20 +0100413 kvm_hwpoison_page_add(ram_addr);
Andreas Färberbee615d2012-05-03 15:13:58 +0200414 kvm_mce_inject(cpu, paddr, code);
Jan Kiszkae56ff192011-06-08 16:11:02 +0200415 } else {
Jan Kiszka419fb202011-03-02 08:56:12 +0100416 if (code == BUS_MCEERR_AO) {
417 return 0;
418 } else if (code == BUS_MCEERR_AR) {
419 hardware_memory_error();
420 } else {
421 return 1;
422 }
423 }
424 return 0;
425}
426
427int kvm_arch_on_sigbus(int code, void *addr)
428{
Andreas Färber182735e2013-05-29 22:29:20 +0200429 X86CPU *cpu = X86_CPU(first_cpu);
430
431 if ((cpu->env.mcg_cap & MCG_SER_P) && addr && code == BUS_MCEERR_AO) {
Jan Kiszka419fb202011-03-02 08:56:12 +0100432 ram_addr_t ram_addr;
Avi Kivitya8170e52012-10-23 12:30:10 +0200433 hwaddr paddr;
Jan Kiszka419fb202011-03-02 08:56:12 +0100434
435 /* Hope we are lucky for AO MCE */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +0200436 if (qemu_ram_addr_from_host(addr, &ram_addr) == NULL ||
Andreas Färber182735e2013-05-29 22:29:20 +0200437 !kvm_physical_memory_addr_from_host(first_cpu->kvm_state,
Andreas Färbera60f24b2012-12-01 05:35:08 +0100438 addr, &paddr)) {
Jan Kiszka419fb202011-03-02 08:56:12 +0100439 fprintf(stderr, "Hardware memory error for memory used by "
440 "QEMU itself instead of guest system!: %p\n", addr);
441 return 0;
442 }
Huang Ying3c85e742011-03-02 08:56:20 +0100443 kvm_hwpoison_page_add(ram_addr);
Andreas Färber182735e2013-05-29 22:29:20 +0200444 kvm_mce_inject(X86_CPU(first_cpu), paddr, code);
Jan Kiszkae56ff192011-06-08 16:11:02 +0200445 } else {
Jan Kiszka419fb202011-03-02 08:56:12 +0100446 if (code == BUS_MCEERR_AO) {
447 return 0;
448 } else if (code == BUS_MCEERR_AR) {
449 hardware_memory_error();
450 } else {
451 return 1;
452 }
453 }
454 return 0;
455}
Marcelo Tosattie7701822010-10-11 15:31:18 -0300456
Andreas Färber1bc22652012-10-31 06:06:49 +0100457static int kvm_inject_mce_oldstyle(X86CPU *cpu)
Jan Kiszkaab443472011-03-02 08:56:14 +0100458{
Andreas Färber1bc22652012-10-31 06:06:49 +0100459 CPUX86State *env = &cpu->env;
460
Jan Kiszkaab443472011-03-02 08:56:14 +0100461 if (!kvm_has_vcpu_events() && env->exception_injected == EXCP12_MCHK) {
462 unsigned int bank, bank_num = env->mcg_cap & 0xff;
463 struct kvm_x86_mce mce;
464
465 env->exception_injected = -1;
466
467 /*
468 * There must be at least one bank in use if an MCE is pending.
469 * Find it and use its values for the event injection.
470 */
471 for (bank = 0; bank < bank_num; bank++) {
472 if (env->mce_banks[bank * 4 + 1] & MCI_STATUS_VAL) {
473 break;
474 }
475 }
476 assert(bank < bank_num);
477
478 mce.bank = bank;
479 mce.status = env->mce_banks[bank * 4 + 1];
480 mce.mcg_status = env->mcg_status;
481 mce.addr = env->mce_banks[bank * 4 + 2];
482 mce.misc = env->mce_banks[bank * 4 + 3];
483
Andreas Färber1bc22652012-10-31 06:06:49 +0100484 return kvm_vcpu_ioctl(CPU(cpu), KVM_X86_SET_MCE, &mce);
Jan Kiszkaab443472011-03-02 08:56:14 +0100485 }
Jan Kiszkaab443472011-03-02 08:56:14 +0100486 return 0;
487}
488
Luiz Capitulino1dfb4dd2011-07-29 14:26:33 -0300489static void cpu_update_state(void *opaque, int running, RunState state)
Glauber Costab8cc45d2011-02-03 14:19:53 -0500490{
Andreas Färber317ac622012-03-14 01:38:21 +0100491 CPUX86State *env = opaque;
Glauber Costab8cc45d2011-02-03 14:19:53 -0500492
493 if (running) {
494 env->tsc_valid = false;
495 }
496}
497
Eduardo Habkost83b17af2013-01-22 18:25:02 -0200498unsigned long kvm_arch_vcpu_id(CPUState *cs)
Eduardo Habkostb164e482013-01-22 18:25:01 -0200499{
Eduardo Habkost83b17af2013-01-22 18:25:02 -0200500 X86CPU *cpu = X86_CPU(cs);
Eduardo Habkost7e72a452014-12-18 23:20:10 -0200501 return cpu->apic_id;
Eduardo Habkostb164e482013-01-22 18:25:01 -0200502}
503
Igor Mammedov92067bf2013-06-05 15:18:40 +0200504#ifndef KVM_CPUID_SIGNATURE_NEXT
505#define KVM_CPUID_SIGNATURE_NEXT 0x40000100
506#endif
507
508static bool hyperv_hypercall_available(X86CPU *cpu)
509{
510 return cpu->hyperv_vapic ||
511 (cpu->hyperv_spinlock_attempts != HYPERV_SPINLOCK_NEVER_RETRY);
512}
513
514static bool hyperv_enabled(X86CPU *cpu)
515{
Paolo Bonzini7bc3d712014-01-23 19:16:12 +0100516 CPUState *cs = CPU(cpu);
517 return kvm_check_extension(cs->kvm_state, KVM_CAP_HYPERV) > 0 &&
518 (hyperv_hypercall_available(cpu) ||
Vadim Rozenfeld48a5f3b2014-01-24 00:40:49 +1100519 cpu->hyperv_time ||
Andrey Smetaninf2a53c92015-09-09 14:41:30 +0200520 cpu->hyperv_relaxed_timing ||
Andrey Smetanin744b8a92015-09-16 12:59:42 +0300521 cpu->hyperv_crash ||
Andrey Smetanin8c145d72015-09-16 12:59:43 +0300522 cpu->hyperv_reset ||
Andrey Smetanin46eb8f92015-09-16 12:59:44 +0300523 cpu->hyperv_vpindex ||
524 cpu->hyperv_runtime);
Igor Mammedov92067bf2013-06-05 15:18:40 +0200525}
526
Marcelo Tosatti68bfd0a2014-05-14 16:30:09 -0300527static Error *invtsc_mig_blocker;
528
Igor Mammedovf8bb0562013-01-28 12:49:26 +0100529#define KVM_MAX_CPUID_ENTRIES 100
Anthony Liguori0893d462013-01-29 16:57:41 -0600530
Andreas Färber20d695a2012-10-31 06:57:49 +0100531int kvm_arch_init_vcpu(CPUState *cs)
aliguori05330442008-11-05 16:29:27 +0000532{
533 struct {
aliguori486bd5a2009-02-09 15:50:31 +0000534 struct kvm_cpuid2 cpuid;
Igor Mammedovf8bb0562013-01-28 12:49:26 +0100535 struct kvm_cpuid_entry2 entries[KVM_MAX_CPUID_ENTRIES];
Stefan Weil541dc0d2011-08-31 12:38:01 +0200536 } QEMU_PACKED cpuid_data;
Andreas Färber20d695a2012-10-31 06:57:49 +0100537 X86CPU *cpu = X86_CPU(cs);
538 CPUX86State *env = &cpu->env;
aliguori486bd5a2009-02-09 15:50:31 +0000539 uint32_t limit, i, j, cpuid_i;
aliguoria33609c2009-04-17 20:50:54 +0000540 uint32_t unused;
Gleb Natapovbb0300d2010-01-13 15:25:06 +0200541 struct kvm_cpuid_entry2 *c;
Gleb Natapovbb0300d2010-01-13 15:25:06 +0200542 uint32_t signature[3];
Paolo Bonzini234cc642014-01-23 19:27:24 +0100543 int kvm_base = KVM_CPUID_SIGNATURE;
Joerg Roedele7429072011-07-07 16:13:13 +0200544 int r;
aliguori05330442008-11-05 16:29:27 +0000545
Stefan Weilef4cbe12013-11-06 22:35:27 +0100546 memset(&cpuid_data, 0, sizeof(cpuid_data));
547
aliguori05330442008-11-05 16:29:27 +0000548 cpuid_i = 0;
549
Gleb Natapovbb0300d2010-01-13 15:25:06 +0200550 /* Paravirtualization CPUIDs */
Paolo Bonzini234cc642014-01-23 19:27:24 +0100551 if (hyperv_enabled(cpu)) {
552 c = &cpuid_data.entries[cpuid_i++];
553 c->function = HYPERV_CPUID_VENDOR_AND_MAX_FUNCTIONS;
Alex Williamson1c4a55d2015-10-16 09:38:22 -0600554 if (!cpu->hyperv_vendor_id) {
555 memcpy(signature, "Microsoft Hv", 12);
556 } else {
557 size_t len = strlen(cpu->hyperv_vendor_id);
558
559 if (len > 12) {
560 error_report("hv-vendor-id truncated to 12 characters");
561 len = 12;
562 }
563 memset(signature, 0, 12);
564 memcpy(signature, cpu->hyperv_vendor_id, len);
565 }
Vadim Rozenfeldeab70132011-12-18 22:48:14 +0200566 c->eax = HYPERV_CPUID_MIN;
Paolo Bonzini234cc642014-01-23 19:27:24 +0100567 c->ebx = signature[0];
568 c->ecx = signature[1];
569 c->edx = signature[2];
Gleb Natapovbb0300d2010-01-13 15:25:06 +0200570
Paolo Bonzini234cc642014-01-23 19:27:24 +0100571 c = &cpuid_data.entries[cpuid_i++];
572 c->function = HYPERV_CPUID_INTERFACE;
Vadim Rozenfeldeab70132011-12-18 22:48:14 +0200573 memcpy(signature, "Hv#1\0\0\0\0\0\0\0\0", 12);
574 c->eax = signature[0];
Paolo Bonzini234cc642014-01-23 19:27:24 +0100575 c->ebx = 0;
576 c->ecx = 0;
577 c->edx = 0;
Vadim Rozenfeldeab70132011-12-18 22:48:14 +0200578
579 c = &cpuid_data.entries[cpuid_i++];
Vadim Rozenfeldeab70132011-12-18 22:48:14 +0200580 c->function = HYPERV_CPUID_VERSION;
581 c->eax = 0x00001bbc;
582 c->ebx = 0x00060001;
583
584 c = &cpuid_data.entries[cpuid_i++];
Vadim Rozenfeldeab70132011-12-18 22:48:14 +0200585 c->function = HYPERV_CPUID_FEATURES;
Igor Mammedov92067bf2013-06-05 15:18:40 +0200586 if (cpu->hyperv_relaxed_timing) {
Vadim Rozenfeldeab70132011-12-18 22:48:14 +0200587 c->eax |= HV_X64_MSR_HYPERCALL_AVAILABLE;
588 }
Igor Mammedov92067bf2013-06-05 15:18:40 +0200589 if (cpu->hyperv_vapic) {
Vadim Rozenfeldeab70132011-12-18 22:48:14 +0200590 c->eax |= HV_X64_MSR_HYPERCALL_AVAILABLE;
591 c->eax |= HV_X64_MSR_APIC_ACCESS_AVAILABLE;
Paolo Bonzini7bc3d712014-01-23 19:16:12 +0100592 has_msr_hv_vapic = true;
Vadim Rozenfeldeab70132011-12-18 22:48:14 +0200593 }
Vadim Rozenfeld48a5f3b2014-01-24 00:40:49 +1100594 if (cpu->hyperv_time &&
595 kvm_check_extension(cs->kvm_state, KVM_CAP_HYPERV_TIME) > 0) {
596 c->eax |= HV_X64_MSR_HYPERCALL_AVAILABLE;
597 c->eax |= HV_X64_MSR_TIME_REF_COUNT_AVAILABLE;
598 c->eax |= 0x200;
599 has_msr_hv_tsc = true;
600 }
Andrey Smetaninf2a53c92015-09-09 14:41:30 +0200601 if (cpu->hyperv_crash && has_msr_hv_crash) {
602 c->edx |= HV_X64_GUEST_CRASH_MSR_AVAILABLE;
603 }
Andrey Smetanin744b8a92015-09-16 12:59:42 +0300604 if (cpu->hyperv_reset && has_msr_hv_reset) {
605 c->eax |= HV_X64_MSR_RESET_AVAILABLE;
606 }
Andrey Smetanin8c145d72015-09-16 12:59:43 +0300607 if (cpu->hyperv_vpindex && has_msr_hv_vpindex) {
608 c->eax |= HV_X64_MSR_VP_INDEX_AVAILABLE;
609 }
Andrey Smetanin46eb8f92015-09-16 12:59:44 +0300610 if (cpu->hyperv_runtime && has_msr_hv_runtime) {
611 c->eax |= HV_X64_MSR_VP_RUNTIME_AVAILABLE;
612 }
Vadim Rozenfeldeab70132011-12-18 22:48:14 +0200613 c = &cpuid_data.entries[cpuid_i++];
Vadim Rozenfeldeab70132011-12-18 22:48:14 +0200614 c->function = HYPERV_CPUID_ENLIGHTMENT_INFO;
Igor Mammedov92067bf2013-06-05 15:18:40 +0200615 if (cpu->hyperv_relaxed_timing) {
Vadim Rozenfeldeab70132011-12-18 22:48:14 +0200616 c->eax |= HV_X64_RELAXED_TIMING_RECOMMENDED;
617 }
Paolo Bonzini7bc3d712014-01-23 19:16:12 +0100618 if (has_msr_hv_vapic) {
Vadim Rozenfeldeab70132011-12-18 22:48:14 +0200619 c->eax |= HV_X64_APIC_ACCESS_RECOMMENDED;
620 }
Igor Mammedov92067bf2013-06-05 15:18:40 +0200621 c->ebx = cpu->hyperv_spinlock_attempts;
Vadim Rozenfeldeab70132011-12-18 22:48:14 +0200622
623 c = &cpuid_data.entries[cpuid_i++];
Vadim Rozenfeldeab70132011-12-18 22:48:14 +0200624 c->function = HYPERV_CPUID_IMPLEMENT_LIMITS;
625 c->eax = 0x40;
626 c->ebx = 0x40;
627
Paolo Bonzini234cc642014-01-23 19:27:24 +0100628 kvm_base = KVM_CPUID_SIGNATURE_NEXT;
Paolo Bonzini7bc3d712014-01-23 19:16:12 +0100629 has_msr_hv_hypercall = true;
Vadim Rozenfeldeab70132011-12-18 22:48:14 +0200630 }
631
Alex Williamsonf522d2a2014-06-02 11:28:50 -0600632 if (cpu->expose_kvm) {
633 memcpy(signature, "KVMKVMKVM\0\0\0", 12);
634 c = &cpuid_data.entries[cpuid_i++];
635 c->function = KVM_CPUID_SIGNATURE | kvm_base;
Jidong Xiao79b6f2f2014-06-03 21:10:06 -0400636 c->eax = KVM_CPUID_FEATURES | kvm_base;
Alex Williamsonf522d2a2014-06-02 11:28:50 -0600637 c->ebx = signature[0];
638 c->ecx = signature[1];
639 c->edx = signature[2];
Paolo Bonzini234cc642014-01-23 19:27:24 +0100640
Alex Williamsonf522d2a2014-06-02 11:28:50 -0600641 c = &cpuid_data.entries[cpuid_i++];
642 c->function = KVM_CPUID_FEATURES | kvm_base;
643 c->eax = env->features[FEAT_KVM];
Paolo Bonzini234cc642014-01-23 19:27:24 +0100644
Alex Williamsonf522d2a2014-06-02 11:28:50 -0600645 has_msr_async_pf_en = c->eax & (1 << KVM_FEATURE_ASYNC_PF);
Glauber Costa0c31b742011-03-17 19:42:05 -0300646
Alex Williamsonf522d2a2014-06-02 11:28:50 -0600647 has_msr_pv_eoi_en = c->eax & (1 << KVM_FEATURE_PV_EOI);
Michael S. Tsirkinbc9a8392012-08-28 20:43:56 +0300648
Alex Williamsonf522d2a2014-06-02 11:28:50 -0600649 has_msr_kvm_steal_time = c->eax & (1 << KVM_FEATURE_STEAL_TIME);
650 }
Marcelo Tosatti917367a2013-02-19 23:27:20 -0300651
aliguoria33609c2009-04-17 20:50:54 +0000652 cpu_x86_cpuid(env, 0, 0, &limit, &unused, &unused, &unused);
aliguori05330442008-11-05 16:29:27 +0000653
654 for (i = 0; i <= limit; i++) {
Igor Mammedovf8bb0562013-01-28 12:49:26 +0100655 if (cpuid_i == KVM_MAX_CPUID_ENTRIES) {
656 fprintf(stderr, "unsupported level value: 0x%x\n", limit);
657 abort();
658 }
Gleb Natapovbb0300d2010-01-13 15:25:06 +0200659 c = &cpuid_data.entries[cpuid_i++];
aliguori05330442008-11-05 16:29:27 +0000660
aliguori486bd5a2009-02-09 15:50:31 +0000661 switch (i) {
aliguoria36b1022009-02-09 15:50:36 +0000662 case 2: {
663 /* Keep reading function 2 till all the input is received */
664 int times;
665
aliguoria36b1022009-02-09 15:50:36 +0000666 c->function = i;
aliguoria33609c2009-04-17 20:50:54 +0000667 c->flags = KVM_CPUID_FLAG_STATEFUL_FUNC |
668 KVM_CPUID_FLAG_STATE_READ_NEXT;
669 cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
670 times = c->eax & 0xff;
aliguoria36b1022009-02-09 15:50:36 +0000671
672 for (j = 1; j < times; ++j) {
Igor Mammedovf8bb0562013-01-28 12:49:26 +0100673 if (cpuid_i == KVM_MAX_CPUID_ENTRIES) {
674 fprintf(stderr, "cpuid_data is full, no space for "
675 "cpuid(eax:2):eax & 0xf = 0x%x\n", times);
676 abort();
677 }
aliguoria33609c2009-04-17 20:50:54 +0000678 c = &cpuid_data.entries[cpuid_i++];
aliguoria36b1022009-02-09 15:50:36 +0000679 c->function = i;
aliguoria33609c2009-04-17 20:50:54 +0000680 c->flags = KVM_CPUID_FLAG_STATEFUL_FUNC;
681 cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
aliguoria36b1022009-02-09 15:50:36 +0000682 }
683 break;
684 }
aliguori486bd5a2009-02-09 15:50:31 +0000685 case 4:
686 case 0xb:
687 case 0xd:
688 for (j = 0; ; j++) {
Andre Przywara31e8c692011-06-10 15:56:28 +0200689 if (i == 0xd && j == 64) {
690 break;
691 }
aliguori486bd5a2009-02-09 15:50:31 +0000692 c->function = i;
693 c->flags = KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
694 c->index = j;
aliguoria33609c2009-04-17 20:50:54 +0000695 cpu_x86_cpuid(env, i, j, &c->eax, &c->ebx, &c->ecx, &c->edx);
aliguori486bd5a2009-02-09 15:50:31 +0000696
Jan Kiszkab9bec742010-12-27 16:19:29 +0100697 if (i == 4 && c->eax == 0) {
aliguori486bd5a2009-02-09 15:50:31 +0000698 break;
Jan Kiszkab9bec742010-12-27 16:19:29 +0100699 }
700 if (i == 0xb && !(c->ecx & 0xff00)) {
aliguori486bd5a2009-02-09 15:50:31 +0000701 break;
Jan Kiszkab9bec742010-12-27 16:19:29 +0100702 }
703 if (i == 0xd && c->eax == 0) {
Andre Przywara31e8c692011-06-10 15:56:28 +0200704 continue;
Jan Kiszkab9bec742010-12-27 16:19:29 +0100705 }
Igor Mammedovf8bb0562013-01-28 12:49:26 +0100706 if (cpuid_i == KVM_MAX_CPUID_ENTRIES) {
707 fprintf(stderr, "cpuid_data is full, no space for "
708 "cpuid(eax:0x%x,ecx:0x%x)\n", i, j);
709 abort();
710 }
aliguoria33609c2009-04-17 20:50:54 +0000711 c = &cpuid_data.entries[cpuid_i++];
aliguori486bd5a2009-02-09 15:50:31 +0000712 }
713 break;
714 default:
aliguori486bd5a2009-02-09 15:50:31 +0000715 c->function = i;
aliguoria33609c2009-04-17 20:50:54 +0000716 c->flags = 0;
717 cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
aliguori486bd5a2009-02-09 15:50:31 +0000718 break;
719 }
aliguori05330442008-11-05 16:29:27 +0000720 }
Paolo Bonzini0d894362013-07-25 17:05:22 +0200721
722 if (limit >= 0x0a) {
723 uint32_t ver;
724
725 cpu_x86_cpuid(env, 0x0a, 0, &ver, &unused, &unused, &unused);
726 if ((ver & 0xff) > 0) {
727 has_msr_architectural_pmu = true;
728 num_architectural_pmu_counters = (ver & 0xff00) >> 8;
729
730 /* Shouldn't be more than 32, since that's the number of bits
731 * available in EBX to tell us _which_ counters are available.
732 * Play it safe.
733 */
734 if (num_architectural_pmu_counters > MAX_GP_COUNTERS) {
735 num_architectural_pmu_counters = MAX_GP_COUNTERS;
736 }
737 }
738 }
739
aliguoria33609c2009-04-17 20:50:54 +0000740 cpu_x86_cpuid(env, 0x80000000, 0, &limit, &unused, &unused, &unused);
aliguori05330442008-11-05 16:29:27 +0000741
742 for (i = 0x80000000; i <= limit; i++) {
Igor Mammedovf8bb0562013-01-28 12:49:26 +0100743 if (cpuid_i == KVM_MAX_CPUID_ENTRIES) {
744 fprintf(stderr, "unsupported xlevel value: 0x%x\n", limit);
745 abort();
746 }
Gleb Natapovbb0300d2010-01-13 15:25:06 +0200747 c = &cpuid_data.entries[cpuid_i++];
aliguori05330442008-11-05 16:29:27 +0000748
aliguori05330442008-11-05 16:29:27 +0000749 c->function = i;
aliguoria33609c2009-04-17 20:50:54 +0000750 c->flags = 0;
751 cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
aliguori05330442008-11-05 16:29:27 +0000752 }
753
brillywu@viatech.com.cnb3baa152011-06-01 09:59:52 +0800754 /* Call Centaur's CPUID instructions they are supported. */
755 if (env->cpuid_xlevel2 > 0) {
brillywu@viatech.com.cnb3baa152011-06-01 09:59:52 +0800756 cpu_x86_cpuid(env, 0xC0000000, 0, &limit, &unused, &unused, &unused);
757
758 for (i = 0xC0000000; i <= limit; i++) {
Igor Mammedovf8bb0562013-01-28 12:49:26 +0100759 if (cpuid_i == KVM_MAX_CPUID_ENTRIES) {
760 fprintf(stderr, "unsupported xlevel2 value: 0x%x\n", limit);
761 abort();
762 }
brillywu@viatech.com.cnb3baa152011-06-01 09:59:52 +0800763 c = &cpuid_data.entries[cpuid_i++];
764
765 c->function = i;
766 c->flags = 0;
767 cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx);
768 }
769 }
770
aliguori05330442008-11-05 16:29:27 +0000771 cpuid_data.cpuid.nent = cpuid_i;
772
Marcelo Tosattie7701822010-10-11 15:31:18 -0300773 if (((env->cpuid_version >> 8)&0xF) >= 6
Eduardo Habkost0514ef22013-04-22 16:00:15 -0300774 && (env->features[FEAT_1_EDX] & (CPUID_MCE | CPUID_MCA)) ==
Eduardo Habkostfc7a5042013-04-22 16:00:13 -0300775 (CPUID_MCE | CPUID_MCA)
Andreas Färbera60f24b2012-12-01 05:35:08 +0100776 && kvm_check_extension(cs->kvm_state, KVM_CAP_MCE) > 0) {
Marcelo Tosattie7701822010-10-11 15:31:18 -0300777 uint64_t mcg_cap;
778 int banks;
Jan Kiszka32a42022011-03-02 08:56:17 +0100779 int ret;
Marcelo Tosattie7701822010-10-11 15:31:18 -0300780
Andreas Färbera60f24b2012-12-01 05:35:08 +0100781 ret = kvm_get_mce_cap_supported(cs->kvm_state, &mcg_cap, &banks);
Jan Kiszka75d49492011-03-02 08:56:18 +0100782 if (ret < 0) {
783 fprintf(stderr, "kvm_get_mce_cap_supported: %s", strerror(-ret));
784 return ret;
Marcelo Tosattie7701822010-10-11 15:31:18 -0300785 }
Jan Kiszka75d49492011-03-02 08:56:18 +0100786
787 if (banks > MCE_BANKS_DEF) {
788 banks = MCE_BANKS_DEF;
789 }
790 mcg_cap &= MCE_CAP_DEF;
791 mcg_cap |= banks;
Andreas Färber1bc22652012-10-31 06:06:49 +0100792 ret = kvm_vcpu_ioctl(cs, KVM_X86_SETUP_MCE, &mcg_cap);
Jan Kiszka75d49492011-03-02 08:56:18 +0100793 if (ret < 0) {
794 fprintf(stderr, "KVM_X86_SETUP_MCE: %s", strerror(-ret));
795 return ret;
796 }
797
798 env->mcg_cap = mcg_cap;
Marcelo Tosattie7701822010-10-11 15:31:18 -0300799 }
Marcelo Tosattie7701822010-10-11 15:31:18 -0300800
Glauber Costab8cc45d2011-02-03 14:19:53 -0500801 qemu_add_vm_change_state_handler(cpu_update_state, env);
802
Liu Jinsongdf676962013-08-19 09:33:30 +0800803 c = cpuid_find_entry(&cpuid_data.cpuid, 1, 0);
804 if (c) {
805 has_msr_feature_control = !!(c->ecx & CPUID_EXT_VMX) ||
806 !!(c->ecx & CPUID_EXT_SMX);
807 }
808
Marcelo Tosatti68bfd0a2014-05-14 16:30:09 -0300809 c = cpuid_find_entry(&cpuid_data.cpuid, 0x80000007, 0);
810 if (c && (c->edx & 1<<8) && invtsc_mig_blocker == NULL) {
811 /* for migration */
812 error_setg(&invtsc_mig_blocker,
813 "State blocked by non-migratable CPU device"
814 " (invtsc flag)");
815 migrate_add_blocker(invtsc_mig_blocker);
816 /* for savevm */
817 vmstate_x86_cpu.unmigratable = 1;
818 }
819
Michael S. Tsirkin7e680752012-02-29 17:54:29 +0200820 cpuid_data.cpuid.padding = 0;
Andreas Färber1bc22652012-10-31 06:06:49 +0100821 r = kvm_vcpu_ioctl(cs, KVM_SET_CPUID2, &cpuid_data);
Jan Kiszkafdc9c412011-08-15 16:24:48 -0700822 if (r) {
823 return r;
824 }
Joerg Roedele7429072011-07-07 16:13:13 +0200825
Andreas Färbera60f24b2012-12-01 05:35:08 +0100826 r = kvm_check_extension(cs->kvm_state, KVM_CAP_TSC_CONTROL);
Joerg Roedele7429072011-07-07 16:13:13 +0200827 if (r && env->tsc_khz) {
Andreas Färber1bc22652012-10-31 06:06:49 +0100828 r = kvm_vcpu_ioctl(cs, KVM_SET_TSC_KHZ, env->tsc_khz);
Joerg Roedele7429072011-07-07 16:13:13 +0200829 if (r < 0) {
830 fprintf(stderr, "KVM_SET_TSC_KHZ failed\n");
831 return r;
832 }
833 }
Joerg Roedele7429072011-07-07 16:13:13 +0200834
Thomas Huth28143b42015-10-15 20:30:20 +0200835 if (has_xsave) {
Jan Kiszkafabacc02011-10-27 19:25:58 +0200836 env->kvm_xsave_buf = qemu_memalign(4096, sizeof(struct kvm_xsave));
837 }
838
Alex Williamsond1ae67f2014-08-14 15:39:33 -0600839 if (env->features[FEAT_1_EDX] & CPUID_MTRR) {
840 has_msr_mtrr = true;
841 }
842
Joerg Roedele7429072011-07-07 16:13:13 +0200843 return 0;
aliguori05330442008-11-05 16:29:27 +0000844}
845
Paolo Bonzini50a2c6e2013-03-20 13:11:56 +0100846void kvm_arch_reset_vcpu(X86CPU *cpu)
Jan Kiszkacaa5af02009-11-06 19:39:24 +0100847{
Andreas Färber20d695a2012-10-31 06:57:49 +0100848 CPUX86State *env = &cpu->env;
Igor Mammedovdd673282012-07-23 15:22:27 +0200849
Gleb Natapove73223a2010-01-06 16:30:10 +0200850 env->exception_injected = -1;
Jan Kiszka0e607a82009-11-06 19:39:24 +0100851 env->interrupt_injected = -1;
Jan Kiszka1a5e9d22011-01-21 21:48:12 +0100852 env->xcr0 = 1;
Marcelo Tosattiddced192010-03-23 13:37:14 -0300853 if (kvm_irqchip_in_kernel()) {
Igor Mammedovdd673282012-07-23 15:22:27 +0200854 env->mp_state = cpu_is_bsp(cpu) ? KVM_MP_STATE_RUNNABLE :
Marcelo Tosattiddced192010-03-23 13:37:14 -0300855 KVM_MP_STATE_UNINITIALIZED;
856 } else {
857 env->mp_state = KVM_MP_STATE_RUNNABLE;
858 }
Jan Kiszkacaa5af02009-11-06 19:39:24 +0100859}
860
Paolo Bonzinie0723c42013-03-08 19:21:50 +0100861void kvm_arch_do_init_vcpu(X86CPU *cpu)
862{
863 CPUX86State *env = &cpu->env;
864
865 /* APs get directly into wait-for-SIPI state. */
866 if (env->mp_state == KVM_MP_STATE_UNINITIALIZED) {
867 env->mp_state = KVM_MP_STATE_INIT_RECEIVED;
868 }
869}
870
Jan Kiszkac3a3a7d2011-01-21 21:48:13 +0100871static int kvm_get_supported_msrs(KVMState *s)
aliguori05330442008-11-05 16:29:27 +0000872{
Marcelo Tosatti75b10c42010-10-21 13:35:02 -0200873 static int kvm_supported_msrs;
Jan Kiszkac3a3a7d2011-01-21 21:48:13 +0100874 int ret = 0;
aliguori05330442008-11-05 16:29:27 +0000875
876 /* first time */
Marcelo Tosatti75b10c42010-10-21 13:35:02 -0200877 if (kvm_supported_msrs == 0) {
aliguori05330442008-11-05 16:29:27 +0000878 struct kvm_msr_list msr_list, *kvm_msr_list;
879
Marcelo Tosatti75b10c42010-10-21 13:35:02 -0200880 kvm_supported_msrs = -1;
aliguori05330442008-11-05 16:29:27 +0000881
882 /* Obtain MSR list from KVM. These are the MSRs that we must
883 * save/restore */
aliguori4c9f7372008-12-13 20:41:58 +0000884 msr_list.nmsrs = 0;
Jan Kiszkac3a3a7d2011-01-21 21:48:13 +0100885 ret = kvm_ioctl(s, KVM_GET_MSR_INDEX_LIST, &msr_list);
Jan Kiszka6fb6d242009-12-06 15:51:24 +0100886 if (ret < 0 && ret != -E2BIG) {
Jan Kiszkac3a3a7d2011-01-21 21:48:13 +0100887 return ret;
Jan Kiszka6fb6d242009-12-06 15:51:24 +0100888 }
Jan Kiszkad9db8892009-07-02 22:04:48 +0200889 /* Old kernel modules had a bug and could write beyond the provided
890 memory. Allocate at least a safe amount of 1K. */
Anthony Liguori7267c092011-08-20 22:09:37 -0500891 kvm_msr_list = g_malloc0(MAX(1024, sizeof(msr_list) +
Jan Kiszkad9db8892009-07-02 22:04:48 +0200892 msr_list.nmsrs *
893 sizeof(msr_list.indices[0])));
aliguori05330442008-11-05 16:29:27 +0000894
aliguori55308452008-12-13 20:49:31 +0000895 kvm_msr_list->nmsrs = msr_list.nmsrs;
Jan Kiszkac3a3a7d2011-01-21 21:48:13 +0100896 ret = kvm_ioctl(s, KVM_GET_MSR_INDEX_LIST, kvm_msr_list);
aliguori05330442008-11-05 16:29:27 +0000897 if (ret >= 0) {
898 int i;
899
900 for (i = 0; i < kvm_msr_list->nmsrs; i++) {
901 if (kvm_msr_list->indices[i] == MSR_STAR) {
Jan Kiszkac3a3a7d2011-01-21 21:48:13 +0100902 has_msr_star = true;
Marcelo Tosatti75b10c42010-10-21 13:35:02 -0200903 continue;
904 }
905 if (kvm_msr_list->indices[i] == MSR_VM_HSAVE_PA) {
Jan Kiszkac3a3a7d2011-01-21 21:48:13 +0100906 has_msr_hsave_pa = true;
Marcelo Tosatti75b10c42010-10-21 13:35:02 -0200907 continue;
aliguori05330442008-11-05 16:29:27 +0000908 }
Amit Shahc9b8f6b2015-09-23 11:57:33 +0530909 if (kvm_msr_list->indices[i] == MSR_TSC_AUX) {
910 has_msr_tsc_aux = true;
911 continue;
912 }
Will Auldf28558d2012-11-26 21:32:18 -0800913 if (kvm_msr_list->indices[i] == MSR_TSC_ADJUST) {
914 has_msr_tsc_adjust = true;
915 continue;
916 }
Liu, Jinsongaa82ba52011-10-05 16:52:32 -0300917 if (kvm_msr_list->indices[i] == MSR_IA32_TSCDEADLINE) {
918 has_msr_tsc_deadline = true;
919 continue;
920 }
Paolo Bonzinifc12d722015-06-18 18:28:42 +0200921 if (kvm_msr_list->indices[i] == MSR_IA32_SMBASE) {
922 has_msr_smbase = true;
923 continue;
924 }
Avi Kivity21e87c42011-10-04 16:26:35 +0200925 if (kvm_msr_list->indices[i] == MSR_IA32_MISC_ENABLE) {
926 has_msr_misc_enable = true;
927 continue;
928 }
Liu Jinsong79e9ebe2013-12-05 08:32:12 +0800929 if (kvm_msr_list->indices[i] == MSR_IA32_BNDCFGS) {
930 has_msr_bndcfgs = true;
931 continue;
932 }
Wanpeng Li18cd2c12014-12-03 10:36:23 +0800933 if (kvm_msr_list->indices[i] == MSR_IA32_XSS) {
934 has_msr_xss = true;
935 continue;
936 }
Andrey Smetaninf2a53c92015-09-09 14:41:30 +0200937 if (kvm_msr_list->indices[i] == HV_X64_MSR_CRASH_CTL) {
938 has_msr_hv_crash = true;
939 continue;
940 }
Andrey Smetanin744b8a92015-09-16 12:59:42 +0300941 if (kvm_msr_list->indices[i] == HV_X64_MSR_RESET) {
942 has_msr_hv_reset = true;
943 continue;
944 }
Andrey Smetanin8c145d72015-09-16 12:59:43 +0300945 if (kvm_msr_list->indices[i] == HV_X64_MSR_VP_INDEX) {
946 has_msr_hv_vpindex = true;
947 continue;
948 }
Andrey Smetanin46eb8f92015-09-16 12:59:44 +0300949 if (kvm_msr_list->indices[i] == HV_X64_MSR_VP_RUNTIME) {
950 has_msr_hv_runtime = true;
951 continue;
952 }
aliguori05330442008-11-05 16:29:27 +0000953 }
954 }
955
Anthony Liguori7267c092011-08-20 22:09:37 -0500956 g_free(kvm_msr_list);
aliguori05330442008-11-05 16:29:27 +0000957 }
958
Jan Kiszkac3a3a7d2011-01-21 21:48:13 +0100959 return ret;
Marcelo Tosatti75b10c42010-10-21 13:35:02 -0200960}
961
Paolo Bonzini64108482015-06-18 18:30:16 +0200962static Notifier smram_machine_done;
963static KVMMemoryListener smram_listener;
964static AddressSpace smram_address_space;
965static MemoryRegion smram_as_root;
966static MemoryRegion smram_as_mem;
967
968static void register_smram_listener(Notifier *n, void *unused)
969{
970 MemoryRegion *smram =
971 (MemoryRegion *) object_resolve_path("/machine/smram", NULL);
972
973 /* Outer container... */
974 memory_region_init(&smram_as_root, OBJECT(kvm_state), "mem-container-smram", ~0ull);
975 memory_region_set_enabled(&smram_as_root, true);
976
977 /* ... with two regions inside: normal system memory with low
978 * priority, and...
979 */
980 memory_region_init_alias(&smram_as_mem, OBJECT(kvm_state), "mem-smram",
981 get_system_memory(), 0, ~0ull);
982 memory_region_add_subregion_overlap(&smram_as_root, 0, &smram_as_mem, 0);
983 memory_region_set_enabled(&smram_as_mem, true);
984
985 if (smram) {
986 /* ... SMRAM with higher priority */
987 memory_region_add_subregion_overlap(&smram_as_root, 0, smram, 10);
988 memory_region_set_enabled(smram, true);
989 }
990
991 address_space_init(&smram_address_space, &smram_as_root, "KVM-SMRAM");
992 kvm_memory_listener_register(kvm_state, &smram_listener,
993 &smram_address_space, 1);
994}
995
Marcel Apfelbaumb16565b2015-02-04 17:43:51 +0200996int kvm_arch_init(MachineState *ms, KVMState *s)
Marcelo Tosatti75b10c42010-10-21 13:35:02 -0200997{
Jan Kiszka110761982011-01-21 21:48:18 +0100998 uint64_t identity_base = 0xfffbc000;
Jan Kiszka39d69602012-01-25 18:14:15 +0100999 uint64_t shadow_mem;
Sheng Yang20420432010-03-23 13:37:12 -03001000 int ret;
Marcelo Tosatti25d2e362010-10-21 13:35:04 -02001001 struct utsname utsname;
Sheng Yang20420432010-03-23 13:37:12 -03001002
Thomas Huth28143b42015-10-15 20:30:20 +02001003#ifdef KVM_CAP_XSAVE
1004 has_xsave = kvm_check_extension(s, KVM_CAP_XSAVE);
1005#endif
1006
1007#ifdef KVM_CAP_XCRS
1008 has_xcrs = kvm_check_extension(s, KVM_CAP_XCRS);
1009#endif
1010
1011#ifdef KVM_CAP_PIT_STATE2
1012 has_pit_state2 = kvm_check_extension(s, KVM_CAP_PIT_STATE2);
1013#endif
1014
Jan Kiszkac3a3a7d2011-01-21 21:48:13 +01001015 ret = kvm_get_supported_msrs(s);
Sheng Yang20420432010-03-23 13:37:12 -03001016 if (ret < 0) {
Sheng Yang20420432010-03-23 13:37:12 -03001017 return ret;
1018 }
Marcelo Tosatti25d2e362010-10-21 13:35:04 -02001019
1020 uname(&utsname);
1021 lm_capable_kernel = strcmp(utsname.machine, "x86_64") == 0;
1022
Jes Sorensen4c5b10b2010-02-15 18:33:46 +01001023 /*
Jan Kiszka110761982011-01-21 21:48:18 +01001024 * On older Intel CPUs, KVM uses vm86 mode to emulate 16-bit code directly.
1025 * In order to use vm86 mode, an EPT identity map and a TSS are needed.
1026 * Since these must be part of guest physical memory, we need to allocate
1027 * them, both by setting their start addresses in the kernel and by
1028 * creating a corresponding e820 entry. We need 4 pages before the BIOS.
1029 *
1030 * Older KVM versions may not support setting the identity map base. In
1031 * that case we need to stick with the default, i.e. a 256K maximum BIOS
1032 * size.
Jes Sorensen4c5b10b2010-02-15 18:33:46 +01001033 */
Jan Kiszka110761982011-01-21 21:48:18 +01001034 if (kvm_check_extension(s, KVM_CAP_SET_IDENTITY_MAP_ADDR)) {
1035 /* Allows up to 16M BIOSes. */
1036 identity_base = 0xfeffc000;
1037
1038 ret = kvm_vm_ioctl(s, KVM_SET_IDENTITY_MAP_ADDR, &identity_base);
1039 if (ret < 0) {
1040 return ret;
1041 }
Jes Sorensen4c5b10b2010-02-15 18:33:46 +01001042 }
Jan Kiszkae56ff192011-06-08 16:11:02 +02001043
Jan Kiszka110761982011-01-21 21:48:18 +01001044 /* Set TSS base one page after EPT identity map. */
1045 ret = kvm_vm_ioctl(s, KVM_SET_TSS_ADDR, identity_base + 0x1000);
Sheng Yang20420432010-03-23 13:37:12 -03001046 if (ret < 0) {
1047 return ret;
1048 }
1049
Jan Kiszka110761982011-01-21 21:48:18 +01001050 /* Tell fw_cfg to notify the BIOS to reserve the range. */
1051 ret = e820_add_entry(identity_base, 0x4000, E820_RESERVED);
1052 if (ret < 0) {
1053 fprintf(stderr, "e820_add_entry() table is full\n");
1054 return ret;
1055 }
Huang Ying3c85e742011-03-02 08:56:20 +01001056 qemu_register_reset(kvm_unpoison_all, NULL);
Jan Kiszka110761982011-01-21 21:48:18 +01001057
Marcel Apfelbaum4689b772015-02-04 17:43:52 +02001058 shadow_mem = machine_kvm_shadow_mem(ms);
Markus Armbruster36ad0e92013-07-04 15:09:20 +02001059 if (shadow_mem != -1) {
1060 shadow_mem /= 4096;
1061 ret = kvm_vm_ioctl(s, KVM_SET_NR_MMU_PAGES, shadow_mem);
1062 if (ret < 0) {
1063 return ret;
Jan Kiszka39d69602012-01-25 18:14:15 +01001064 }
1065 }
Paolo Bonzini64108482015-06-18 18:30:16 +02001066
1067 if (kvm_check_extension(s, KVM_CAP_X86_SMM)) {
1068 smram_machine_done.notify = register_smram_listener;
1069 qemu_add_machine_init_done_notifier(&smram_machine_done);
1070 }
Jan Kiszka110761982011-01-21 21:48:18 +01001071 return 0;
aliguori05330442008-11-05 16:29:27 +00001072}
Jan Kiszkab9bec742010-12-27 16:19:29 +01001073
aliguori05330442008-11-05 16:29:27 +00001074static void set_v8086_seg(struct kvm_segment *lhs, const SegmentCache *rhs)
1075{
1076 lhs->selector = rhs->selector;
1077 lhs->base = rhs->base;
1078 lhs->limit = rhs->limit;
1079 lhs->type = 3;
1080 lhs->present = 1;
1081 lhs->dpl = 3;
1082 lhs->db = 0;
1083 lhs->s = 1;
1084 lhs->l = 0;
1085 lhs->g = 0;
1086 lhs->avl = 0;
1087 lhs->unusable = 0;
1088}
1089
1090static void set_seg(struct kvm_segment *lhs, const SegmentCache *rhs)
1091{
1092 unsigned flags = rhs->flags;
1093 lhs->selector = rhs->selector;
1094 lhs->base = rhs->base;
1095 lhs->limit = rhs->limit;
1096 lhs->type = (flags >> DESC_TYPE_SHIFT) & 15;
1097 lhs->present = (flags & DESC_P_MASK) != 0;
Jan Kiszkaacaa7552010-12-27 15:56:44 +01001098 lhs->dpl = (flags >> DESC_DPL_SHIFT) & 3;
aliguori05330442008-11-05 16:29:27 +00001099 lhs->db = (flags >> DESC_B_SHIFT) & 1;
1100 lhs->s = (flags & DESC_S_MASK) != 0;
1101 lhs->l = (flags >> DESC_L_SHIFT) & 1;
1102 lhs->g = (flags & DESC_G_MASK) != 0;
1103 lhs->avl = (flags & DESC_AVL_MASK) != 0;
1104 lhs->unusable = 0;
Michael S. Tsirkin7e680752012-02-29 17:54:29 +02001105 lhs->padding = 0;
aliguori05330442008-11-05 16:29:27 +00001106}
1107
1108static void get_seg(SegmentCache *lhs, const struct kvm_segment *rhs)
1109{
1110 lhs->selector = rhs->selector;
1111 lhs->base = rhs->base;
1112 lhs->limit = rhs->limit;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001113 lhs->flags = (rhs->type << DESC_TYPE_SHIFT) |
1114 (rhs->present * DESC_P_MASK) |
1115 (rhs->dpl << DESC_DPL_SHIFT) |
1116 (rhs->db << DESC_B_SHIFT) |
1117 (rhs->s * DESC_S_MASK) |
1118 (rhs->l << DESC_L_SHIFT) |
1119 (rhs->g * DESC_G_MASK) |
1120 (rhs->avl * DESC_AVL_MASK);
aliguori05330442008-11-05 16:29:27 +00001121}
1122
1123static void kvm_getput_reg(__u64 *kvm_reg, target_ulong *qemu_reg, int set)
1124{
Jan Kiszkab9bec742010-12-27 16:19:29 +01001125 if (set) {
aliguori05330442008-11-05 16:29:27 +00001126 *kvm_reg = *qemu_reg;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001127 } else {
aliguori05330442008-11-05 16:29:27 +00001128 *qemu_reg = *kvm_reg;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001129 }
aliguori05330442008-11-05 16:29:27 +00001130}
1131
Andreas Färber1bc22652012-10-31 06:06:49 +01001132static int kvm_getput_regs(X86CPU *cpu, int set)
aliguori05330442008-11-05 16:29:27 +00001133{
Andreas Färber1bc22652012-10-31 06:06:49 +01001134 CPUX86State *env = &cpu->env;
aliguori05330442008-11-05 16:29:27 +00001135 struct kvm_regs regs;
1136 int ret = 0;
1137
1138 if (!set) {
Andreas Färber1bc22652012-10-31 06:06:49 +01001139 ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_REGS, &regs);
Jan Kiszkab9bec742010-12-27 16:19:29 +01001140 if (ret < 0) {
aliguori05330442008-11-05 16:29:27 +00001141 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001142 }
aliguori05330442008-11-05 16:29:27 +00001143 }
1144
1145 kvm_getput_reg(&regs.rax, &env->regs[R_EAX], set);
1146 kvm_getput_reg(&regs.rbx, &env->regs[R_EBX], set);
1147 kvm_getput_reg(&regs.rcx, &env->regs[R_ECX], set);
1148 kvm_getput_reg(&regs.rdx, &env->regs[R_EDX], set);
1149 kvm_getput_reg(&regs.rsi, &env->regs[R_ESI], set);
1150 kvm_getput_reg(&regs.rdi, &env->regs[R_EDI], set);
1151 kvm_getput_reg(&regs.rsp, &env->regs[R_ESP], set);
1152 kvm_getput_reg(&regs.rbp, &env->regs[R_EBP], set);
1153#ifdef TARGET_X86_64
1154 kvm_getput_reg(&regs.r8, &env->regs[8], set);
1155 kvm_getput_reg(&regs.r9, &env->regs[9], set);
1156 kvm_getput_reg(&regs.r10, &env->regs[10], set);
1157 kvm_getput_reg(&regs.r11, &env->regs[11], set);
1158 kvm_getput_reg(&regs.r12, &env->regs[12], set);
1159 kvm_getput_reg(&regs.r13, &env->regs[13], set);
1160 kvm_getput_reg(&regs.r14, &env->regs[14], set);
1161 kvm_getput_reg(&regs.r15, &env->regs[15], set);
1162#endif
1163
1164 kvm_getput_reg(&regs.rflags, &env->eflags, set);
1165 kvm_getput_reg(&regs.rip, &env->eip, set);
1166
Jan Kiszkab9bec742010-12-27 16:19:29 +01001167 if (set) {
Andreas Färber1bc22652012-10-31 06:06:49 +01001168 ret = kvm_vcpu_ioctl(CPU(cpu), KVM_SET_REGS, &regs);
Jan Kiszkab9bec742010-12-27 16:19:29 +01001169 }
aliguori05330442008-11-05 16:29:27 +00001170
1171 return ret;
1172}
1173
Andreas Färber1bc22652012-10-31 06:06:49 +01001174static int kvm_put_fpu(X86CPU *cpu)
aliguori05330442008-11-05 16:29:27 +00001175{
Andreas Färber1bc22652012-10-31 06:06:49 +01001176 CPUX86State *env = &cpu->env;
aliguori05330442008-11-05 16:29:27 +00001177 struct kvm_fpu fpu;
1178 int i;
1179
1180 memset(&fpu, 0, sizeof fpu);
1181 fpu.fsw = env->fpus & ~(7 << 11);
1182 fpu.fsw |= (env->fpstt & 7) << 11;
1183 fpu.fcw = env->fpuc;
Jan Kiszka42cc8fa2011-06-15 15:17:26 +02001184 fpu.last_opcode = env->fpop;
1185 fpu.last_ip = env->fpip;
1186 fpu.last_dp = env->fpdp;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001187 for (i = 0; i < 8; ++i) {
1188 fpu.ftwx |= (!env->fptags[i]) << i;
1189 }
aliguori05330442008-11-05 16:29:27 +00001190 memcpy(fpu.fpr, env->fpregs, sizeof env->fpregs);
Paolo Bonzinibee81882014-10-24 09:44:38 +02001191 for (i = 0; i < CPU_NB_REGS; i++) {
1192 stq_p(&fpu.xmm[i][0], env->xmm_regs[i].XMM_Q(0));
1193 stq_p(&fpu.xmm[i][8], env->xmm_regs[i].XMM_Q(1));
1194 }
aliguori05330442008-11-05 16:29:27 +00001195 fpu.mxcsr = env->mxcsr;
1196
Andreas Färber1bc22652012-10-31 06:06:49 +01001197 return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_FPU, &fpu);
aliguori05330442008-11-05 16:29:27 +00001198}
1199
Jan Kiszka6b424942011-10-27 19:26:02 +02001200#define XSAVE_FCW_FSW 0
1201#define XSAVE_FTW_FOP 1
Sheng Yangf1665b22010-06-17 17:53:07 +08001202#define XSAVE_CWD_RIP 2
1203#define XSAVE_CWD_RDP 4
1204#define XSAVE_MXCSR 6
1205#define XSAVE_ST_SPACE 8
1206#define XSAVE_XMM_SPACE 40
1207#define XSAVE_XSTATE_BV 128
1208#define XSAVE_YMMH_SPACE 144
Liu Jinsong79e9ebe2013-12-05 08:32:12 +08001209#define XSAVE_BNDREGS 240
1210#define XSAVE_BNDCSR 256
Chao Peng9aecd6f2014-10-23 11:02:43 +08001211#define XSAVE_OPMASK 272
1212#define XSAVE_ZMM_Hi256 288
1213#define XSAVE_Hi16_ZMM 416
Sheng Yangf1665b22010-06-17 17:53:07 +08001214
Andreas Färber1bc22652012-10-31 06:06:49 +01001215static int kvm_put_xsave(X86CPU *cpu)
Sheng Yangf1665b22010-06-17 17:53:07 +08001216{
Andreas Färber1bc22652012-10-31 06:06:49 +01001217 CPUX86State *env = &cpu->env;
Jan Kiszkafabacc02011-10-27 19:25:58 +02001218 struct kvm_xsave* xsave = env->kvm_xsave_buf;
Jan Kiszka42cc8fa2011-06-15 15:17:26 +02001219 uint16_t cwd, swd, twd;
Paolo Bonzinib7711472014-10-24 09:50:21 +02001220 uint8_t *xmm, *ymmh, *zmmh;
Jan Kiszkafabacc02011-10-27 19:25:58 +02001221 int i, r;
Sheng Yangf1665b22010-06-17 17:53:07 +08001222
Thomas Huth28143b42015-10-15 20:30:20 +02001223 if (!has_xsave) {
Andreas Färber1bc22652012-10-31 06:06:49 +01001224 return kvm_put_fpu(cpu);
Jan Kiszkab9bec742010-12-27 16:19:29 +01001225 }
Sheng Yangf1665b22010-06-17 17:53:07 +08001226
Sheng Yangf1665b22010-06-17 17:53:07 +08001227 memset(xsave, 0, sizeof(struct kvm_xsave));
Blue Swirl6115c0a2011-09-04 11:03:52 +00001228 twd = 0;
Sheng Yangf1665b22010-06-17 17:53:07 +08001229 swd = env->fpus & ~(7 << 11);
1230 swd |= (env->fpstt & 7) << 11;
1231 cwd = env->fpuc;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001232 for (i = 0; i < 8; ++i) {
Sheng Yangf1665b22010-06-17 17:53:07 +08001233 twd |= (!env->fptags[i]) << i;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001234 }
Jan Kiszka6b424942011-10-27 19:26:02 +02001235 xsave->region[XSAVE_FCW_FSW] = (uint32_t)(swd << 16) + cwd;
1236 xsave->region[XSAVE_FTW_FOP] = (uint32_t)(env->fpop << 16) + twd;
Jan Kiszka42cc8fa2011-06-15 15:17:26 +02001237 memcpy(&xsave->region[XSAVE_CWD_RIP], &env->fpip, sizeof(env->fpip));
1238 memcpy(&xsave->region[XSAVE_CWD_RDP], &env->fpdp, sizeof(env->fpdp));
Sheng Yangf1665b22010-06-17 17:53:07 +08001239 memcpy(&xsave->region[XSAVE_ST_SPACE], env->fpregs,
1240 sizeof env->fpregs);
Sheng Yangf1665b22010-06-17 17:53:07 +08001241 xsave->region[XSAVE_MXCSR] = env->mxcsr;
1242 *(uint64_t *)&xsave->region[XSAVE_XSTATE_BV] = env->xstate_bv;
Liu Jinsong79e9ebe2013-12-05 08:32:12 +08001243 memcpy(&xsave->region[XSAVE_BNDREGS], env->bnd_regs,
1244 sizeof env->bnd_regs);
1245 memcpy(&xsave->region[XSAVE_BNDCSR], &env->bndcs_regs,
1246 sizeof(env->bndcs_regs));
Chao Peng9aecd6f2014-10-23 11:02:43 +08001247 memcpy(&xsave->region[XSAVE_OPMASK], env->opmask_regs,
1248 sizeof env->opmask_regs);
Paolo Bonzinibee81882014-10-24 09:44:38 +02001249
1250 xmm = (uint8_t *)&xsave->region[XSAVE_XMM_SPACE];
Paolo Bonzinib7711472014-10-24 09:50:21 +02001251 ymmh = (uint8_t *)&xsave->region[XSAVE_YMMH_SPACE];
1252 zmmh = (uint8_t *)&xsave->region[XSAVE_ZMM_Hi256];
1253 for (i = 0; i < CPU_NB_REGS; i++, xmm += 16, ymmh += 16, zmmh += 32) {
Paolo Bonzinibee81882014-10-24 09:44:38 +02001254 stq_p(xmm, env->xmm_regs[i].XMM_Q(0));
1255 stq_p(xmm+8, env->xmm_regs[i].XMM_Q(1));
Paolo Bonzinib7711472014-10-24 09:50:21 +02001256 stq_p(ymmh, env->xmm_regs[i].XMM_Q(2));
1257 stq_p(ymmh+8, env->xmm_regs[i].XMM_Q(3));
1258 stq_p(zmmh, env->xmm_regs[i].XMM_Q(4));
1259 stq_p(zmmh+8, env->xmm_regs[i].XMM_Q(5));
1260 stq_p(zmmh+16, env->xmm_regs[i].XMM_Q(6));
1261 stq_p(zmmh+24, env->xmm_regs[i].XMM_Q(7));
Paolo Bonzinibee81882014-10-24 09:44:38 +02001262 }
1263
Chao Peng9aecd6f2014-10-23 11:02:43 +08001264#ifdef TARGET_X86_64
Paolo Bonzinib7711472014-10-24 09:50:21 +02001265 memcpy(&xsave->region[XSAVE_Hi16_ZMM], &env->xmm_regs[16],
1266 16 * sizeof env->xmm_regs[16]);
Chao Peng9aecd6f2014-10-23 11:02:43 +08001267#endif
Andreas Färber1bc22652012-10-31 06:06:49 +01001268 r = kvm_vcpu_ioctl(CPU(cpu), KVM_SET_XSAVE, xsave);
Marcelo Tosatti0f539942010-10-19 09:00:34 -02001269 return r;
Sheng Yangf1665b22010-06-17 17:53:07 +08001270}
1271
Andreas Färber1bc22652012-10-31 06:06:49 +01001272static int kvm_put_xcrs(X86CPU *cpu)
Sheng Yangf1665b22010-06-17 17:53:07 +08001273{
Andreas Färber1bc22652012-10-31 06:06:49 +01001274 CPUX86State *env = &cpu->env;
Christian Borntraegerbdfc8482014-10-30 09:23:41 +01001275 struct kvm_xcrs xcrs = {};
Sheng Yangf1665b22010-06-17 17:53:07 +08001276
Thomas Huth28143b42015-10-15 20:30:20 +02001277 if (!has_xcrs) {
Sheng Yangf1665b22010-06-17 17:53:07 +08001278 return 0;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001279 }
Sheng Yangf1665b22010-06-17 17:53:07 +08001280
1281 xcrs.nr_xcrs = 1;
1282 xcrs.flags = 0;
1283 xcrs.xcrs[0].xcr = 0;
1284 xcrs.xcrs[0].value = env->xcr0;
Andreas Färber1bc22652012-10-31 06:06:49 +01001285 return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_XCRS, &xcrs);
Sheng Yangf1665b22010-06-17 17:53:07 +08001286}
1287
Andreas Färber1bc22652012-10-31 06:06:49 +01001288static int kvm_put_sregs(X86CPU *cpu)
aliguori05330442008-11-05 16:29:27 +00001289{
Andreas Färber1bc22652012-10-31 06:06:49 +01001290 CPUX86State *env = &cpu->env;
aliguori05330442008-11-05 16:29:27 +00001291 struct kvm_sregs sregs;
1292
Jan Kiszka0e607a82009-11-06 19:39:24 +01001293 memset(sregs.interrupt_bitmap, 0, sizeof(sregs.interrupt_bitmap));
1294 if (env->interrupt_injected >= 0) {
1295 sregs.interrupt_bitmap[env->interrupt_injected / 64] |=
1296 (uint64_t)1 << (env->interrupt_injected % 64);
1297 }
aliguori05330442008-11-05 16:29:27 +00001298
1299 if ((env->eflags & VM_MASK)) {
Jan Kiszkab9bec742010-12-27 16:19:29 +01001300 set_v8086_seg(&sregs.cs, &env->segs[R_CS]);
1301 set_v8086_seg(&sregs.ds, &env->segs[R_DS]);
1302 set_v8086_seg(&sregs.es, &env->segs[R_ES]);
1303 set_v8086_seg(&sregs.fs, &env->segs[R_FS]);
1304 set_v8086_seg(&sregs.gs, &env->segs[R_GS]);
1305 set_v8086_seg(&sregs.ss, &env->segs[R_SS]);
aliguori05330442008-11-05 16:29:27 +00001306 } else {
Jan Kiszkab9bec742010-12-27 16:19:29 +01001307 set_seg(&sregs.cs, &env->segs[R_CS]);
1308 set_seg(&sregs.ds, &env->segs[R_DS]);
1309 set_seg(&sregs.es, &env->segs[R_ES]);
1310 set_seg(&sregs.fs, &env->segs[R_FS]);
1311 set_seg(&sregs.gs, &env->segs[R_GS]);
1312 set_seg(&sregs.ss, &env->segs[R_SS]);
aliguori05330442008-11-05 16:29:27 +00001313 }
1314
1315 set_seg(&sregs.tr, &env->tr);
1316 set_seg(&sregs.ldt, &env->ldt);
1317
1318 sregs.idt.limit = env->idt.limit;
1319 sregs.idt.base = env->idt.base;
Michael S. Tsirkin7e680752012-02-29 17:54:29 +02001320 memset(sregs.idt.padding, 0, sizeof sregs.idt.padding);
aliguori05330442008-11-05 16:29:27 +00001321 sregs.gdt.limit = env->gdt.limit;
1322 sregs.gdt.base = env->gdt.base;
Michael S. Tsirkin7e680752012-02-29 17:54:29 +02001323 memset(sregs.gdt.padding, 0, sizeof sregs.gdt.padding);
aliguori05330442008-11-05 16:29:27 +00001324
1325 sregs.cr0 = env->cr[0];
1326 sregs.cr2 = env->cr[2];
1327 sregs.cr3 = env->cr[3];
1328 sregs.cr4 = env->cr[4];
1329
Chen Fan02e51482013-12-23 17:04:02 +08001330 sregs.cr8 = cpu_get_apic_tpr(cpu->apic_state);
1331 sregs.apic_base = cpu_get_apic_base(cpu->apic_state);
aliguori05330442008-11-05 16:29:27 +00001332
1333 sregs.efer = env->efer;
1334
Andreas Färber1bc22652012-10-31 06:06:49 +01001335 return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_SREGS, &sregs);
aliguori05330442008-11-05 16:29:27 +00001336}
1337
1338static void kvm_msr_entry_set(struct kvm_msr_entry *entry,
1339 uint32_t index, uint64_t value)
1340{
1341 entry->index = index;
Christian Borntraegerc7fe4b12014-10-30 09:27:34 +01001342 entry->reserved = 0;
aliguori05330442008-11-05 16:29:27 +00001343 entry->data = value;
1344}
1345
Marcelo Tosatti7477cd32013-08-19 14:13:42 -03001346static int kvm_put_tscdeadline_msr(X86CPU *cpu)
1347{
1348 CPUX86State *env = &cpu->env;
1349 struct {
1350 struct kvm_msrs info;
1351 struct kvm_msr_entry entries[1];
1352 } msr_data;
1353 struct kvm_msr_entry *msrs = msr_data.entries;
1354
1355 if (!has_msr_tsc_deadline) {
1356 return 0;
1357 }
1358
1359 kvm_msr_entry_set(&msrs[0], MSR_IA32_TSCDEADLINE, env->tsc_deadline);
1360
Christian Borntraegerc7fe4b12014-10-30 09:27:34 +01001361 msr_data.info = (struct kvm_msrs) {
1362 .nmsrs = 1,
1363 };
Marcelo Tosatti7477cd32013-08-19 14:13:42 -03001364
1365 return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_MSRS, &msr_data);
1366}
1367
Jan Kiszka6bdf8632013-12-17 20:05:13 +01001368/*
1369 * Provide a separate write service for the feature control MSR in order to
1370 * kick the VCPU out of VMXON or even guest mode on reset. This has to be done
1371 * before writing any other state because forcibly leaving nested mode
1372 * invalidates the VCPU state.
1373 */
1374static int kvm_put_msr_feature_control(X86CPU *cpu)
1375{
1376 struct {
1377 struct kvm_msrs info;
1378 struct kvm_msr_entry entry;
1379 } msr_data;
1380
1381 kvm_msr_entry_set(&msr_data.entry, MSR_IA32_FEATURE_CONTROL,
1382 cpu->env.msr_ia32_feature_control);
Christian Borntraegerc7fe4b12014-10-30 09:27:34 +01001383
1384 msr_data.info = (struct kvm_msrs) {
1385 .nmsrs = 1,
1386 };
1387
Jan Kiszka6bdf8632013-12-17 20:05:13 +01001388 return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_MSRS, &msr_data);
1389}
1390
Andreas Färber1bc22652012-10-31 06:06:49 +01001391static int kvm_put_msrs(X86CPU *cpu, int level)
aliguori05330442008-11-05 16:29:27 +00001392{
Andreas Färber1bc22652012-10-31 06:06:49 +01001393 CPUX86State *env = &cpu->env;
aliguori05330442008-11-05 16:29:27 +00001394 struct {
1395 struct kvm_msrs info;
Alex Williamsond1ae67f2014-08-14 15:39:33 -06001396 struct kvm_msr_entry entries[150];
aliguori05330442008-11-05 16:29:27 +00001397 } msr_data;
1398 struct kvm_msr_entry *msrs = msr_data.entries;
Paolo Bonzini0d894362013-07-25 17:05:22 +02001399 int n = 0, i;
aliguori05330442008-11-05 16:29:27 +00001400
1401 kvm_msr_entry_set(&msrs[n++], MSR_IA32_SYSENTER_CS, env->sysenter_cs);
1402 kvm_msr_entry_set(&msrs[n++], MSR_IA32_SYSENTER_ESP, env->sysenter_esp);
1403 kvm_msr_entry_set(&msrs[n++], MSR_IA32_SYSENTER_EIP, env->sysenter_eip);
Jan Kiszka0c032662011-03-15 12:26:23 +01001404 kvm_msr_entry_set(&msrs[n++], MSR_PAT, env->pat);
Jan Kiszkac3a3a7d2011-01-21 21:48:13 +01001405 if (has_msr_star) {
Jan Kiszkab9bec742010-12-27 16:19:29 +01001406 kvm_msr_entry_set(&msrs[n++], MSR_STAR, env->star);
1407 }
Jan Kiszkac3a3a7d2011-01-21 21:48:13 +01001408 if (has_msr_hsave_pa) {
Marcelo Tosatti75b10c42010-10-21 13:35:02 -02001409 kvm_msr_entry_set(&msrs[n++], MSR_VM_HSAVE_PA, env->vm_hsave);
Jan Kiszkab9bec742010-12-27 16:19:29 +01001410 }
Amit Shahc9b8f6b2015-09-23 11:57:33 +05301411 if (has_msr_tsc_aux) {
1412 kvm_msr_entry_set(&msrs[n++], MSR_TSC_AUX, env->tsc_aux);
1413 }
Will Auldf28558d2012-11-26 21:32:18 -08001414 if (has_msr_tsc_adjust) {
1415 kvm_msr_entry_set(&msrs[n++], MSR_TSC_ADJUST, env->tsc_adjust);
1416 }
Avi Kivity21e87c42011-10-04 16:26:35 +02001417 if (has_msr_misc_enable) {
1418 kvm_msr_entry_set(&msrs[n++], MSR_IA32_MISC_ENABLE,
1419 env->msr_ia32_misc_enable);
1420 }
Paolo Bonzinifc12d722015-06-18 18:28:42 +02001421 if (has_msr_smbase) {
1422 kvm_msr_entry_set(&msrs[n++], MSR_IA32_SMBASE, env->smbase);
1423 }
Paolo Bonzini439d19f2014-01-20 14:22:25 +01001424 if (has_msr_bndcfgs) {
1425 kvm_msr_entry_set(&msrs[n++], MSR_IA32_BNDCFGS, env->msr_bndcfgs);
1426 }
Wanpeng Li18cd2c12014-12-03 10:36:23 +08001427 if (has_msr_xss) {
1428 kvm_msr_entry_set(&msrs[n++], MSR_IA32_XSS, env->xss);
1429 }
aliguori05330442008-11-05 16:29:27 +00001430#ifdef TARGET_X86_64
Marcelo Tosatti25d2e362010-10-21 13:35:04 -02001431 if (lm_capable_kernel) {
1432 kvm_msr_entry_set(&msrs[n++], MSR_CSTAR, env->cstar);
1433 kvm_msr_entry_set(&msrs[n++], MSR_KERNELGSBASE, env->kernelgsbase);
1434 kvm_msr_entry_set(&msrs[n++], MSR_FMASK, env->fmask);
1435 kvm_msr_entry_set(&msrs[n++], MSR_LSTAR, env->lstar);
1436 }
aliguori05330442008-11-05 16:29:27 +00001437#endif
Jan Kiszkaff5c1862011-01-21 21:48:14 +01001438 /*
Paolo Bonzini0d894362013-07-25 17:05:22 +02001439 * The following MSRs have side effects on the guest or are too heavy
1440 * for normal writeback. Limit them to reset or full state updates.
Jan Kiszkaff5c1862011-01-21 21:48:14 +01001441 */
1442 if (level >= KVM_PUT_RESET_STATE) {
Fernando Luis Vázquez Cao05226042013-12-06 17:33:01 +09001443 kvm_msr_entry_set(&msrs[n++], MSR_IA32_TSC, env->tsc);
Jan Kiszkaea643052010-03-01 19:10:31 +01001444 kvm_msr_entry_set(&msrs[n++], MSR_KVM_SYSTEM_TIME,
1445 env->system_time_msr);
1446 kvm_msr_entry_set(&msrs[n++], MSR_KVM_WALL_CLOCK, env->wall_clock_msr);
Jan Kiszkac5999bf2011-01-21 21:48:22 +01001447 if (has_msr_async_pf_en) {
1448 kvm_msr_entry_set(&msrs[n++], MSR_KVM_ASYNC_PF_EN,
1449 env->async_pf_en_msr);
1450 }
Michael S. Tsirkinbc9a8392012-08-28 20:43:56 +03001451 if (has_msr_pv_eoi_en) {
1452 kvm_msr_entry_set(&msrs[n++], MSR_KVM_PV_EOI_EN,
1453 env->pv_eoi_en_msr);
1454 }
Marcelo Tosatti917367a2013-02-19 23:27:20 -03001455 if (has_msr_kvm_steal_time) {
1456 kvm_msr_entry_set(&msrs[n++], MSR_KVM_STEAL_TIME,
1457 env->steal_time_msr);
1458 }
Paolo Bonzini0d894362013-07-25 17:05:22 +02001459 if (has_msr_architectural_pmu) {
1460 /* Stop the counter. */
1461 kvm_msr_entry_set(&msrs[n++], MSR_CORE_PERF_FIXED_CTR_CTRL, 0);
1462 kvm_msr_entry_set(&msrs[n++], MSR_CORE_PERF_GLOBAL_CTRL, 0);
1463
1464 /* Set the counter values. */
1465 for (i = 0; i < MAX_FIXED_COUNTERS; i++) {
1466 kvm_msr_entry_set(&msrs[n++], MSR_CORE_PERF_FIXED_CTR0 + i,
1467 env->msr_fixed_counters[i]);
1468 }
1469 for (i = 0; i < num_architectural_pmu_counters; i++) {
1470 kvm_msr_entry_set(&msrs[n++], MSR_P6_PERFCTR0 + i,
1471 env->msr_gp_counters[i]);
1472 kvm_msr_entry_set(&msrs[n++], MSR_P6_EVNTSEL0 + i,
1473 env->msr_gp_evtsel[i]);
1474 }
1475 kvm_msr_entry_set(&msrs[n++], MSR_CORE_PERF_GLOBAL_STATUS,
1476 env->msr_global_status);
1477 kvm_msr_entry_set(&msrs[n++], MSR_CORE_PERF_GLOBAL_OVF_CTRL,
1478 env->msr_global_ovf_ctrl);
1479
1480 /* Now start the PMU. */
1481 kvm_msr_entry_set(&msrs[n++], MSR_CORE_PERF_FIXED_CTR_CTRL,
1482 env->msr_fixed_ctr_ctrl);
1483 kvm_msr_entry_set(&msrs[n++], MSR_CORE_PERF_GLOBAL_CTRL,
1484 env->msr_global_ctrl);
1485 }
Paolo Bonzini7bc3d712014-01-23 19:16:12 +01001486 if (has_msr_hv_hypercall) {
Vadim Rozenfeld1c90ef22014-01-24 00:40:47 +11001487 kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_GUEST_OS_ID,
1488 env->msr_hv_guest_os_id);
1489 kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_HYPERCALL,
1490 env->msr_hv_hypercall);
Vadim Rozenfeldeab70132011-12-18 22:48:14 +02001491 }
Paolo Bonzini7bc3d712014-01-23 19:16:12 +01001492 if (has_msr_hv_vapic) {
Vadim Rozenfeld5ef68982014-01-24 00:40:48 +11001493 kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_APIC_ASSIST_PAGE,
1494 env->msr_hv_vapic);
Vadim Rozenfeldeab70132011-12-18 22:48:14 +02001495 }
Vadim Rozenfeld48a5f3b2014-01-24 00:40:49 +11001496 if (has_msr_hv_tsc) {
1497 kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_REFERENCE_TSC,
1498 env->msr_hv_tsc);
1499 }
Andrey Smetaninf2a53c92015-09-09 14:41:30 +02001500 if (has_msr_hv_crash) {
1501 int j;
1502
1503 for (j = 0; j < HV_X64_MSR_CRASH_PARAMS; j++)
1504 kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_CRASH_P0 + j,
1505 env->msr_hv_crash_params[j]);
1506
1507 kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_CRASH_CTL,
1508 HV_X64_MSR_CRASH_CTL_NOTIFY);
1509 }
Andrey Smetanin46eb8f92015-09-16 12:59:44 +03001510 if (has_msr_hv_runtime) {
1511 kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_VP_RUNTIME,
1512 env->msr_hv_runtime);
1513 }
Alex Williamsond1ae67f2014-08-14 15:39:33 -06001514 if (has_msr_mtrr) {
1515 kvm_msr_entry_set(&msrs[n++], MSR_MTRRdefType, env->mtrr_deftype);
1516 kvm_msr_entry_set(&msrs[n++],
1517 MSR_MTRRfix64K_00000, env->mtrr_fixed[0]);
1518 kvm_msr_entry_set(&msrs[n++],
1519 MSR_MTRRfix16K_80000, env->mtrr_fixed[1]);
1520 kvm_msr_entry_set(&msrs[n++],
1521 MSR_MTRRfix16K_A0000, env->mtrr_fixed[2]);
1522 kvm_msr_entry_set(&msrs[n++],
1523 MSR_MTRRfix4K_C0000, env->mtrr_fixed[3]);
1524 kvm_msr_entry_set(&msrs[n++],
1525 MSR_MTRRfix4K_C8000, env->mtrr_fixed[4]);
1526 kvm_msr_entry_set(&msrs[n++],
1527 MSR_MTRRfix4K_D0000, env->mtrr_fixed[5]);
1528 kvm_msr_entry_set(&msrs[n++],
1529 MSR_MTRRfix4K_D8000, env->mtrr_fixed[6]);
1530 kvm_msr_entry_set(&msrs[n++],
1531 MSR_MTRRfix4K_E0000, env->mtrr_fixed[7]);
1532 kvm_msr_entry_set(&msrs[n++],
1533 MSR_MTRRfix4K_E8000, env->mtrr_fixed[8]);
1534 kvm_msr_entry_set(&msrs[n++],
1535 MSR_MTRRfix4K_F0000, env->mtrr_fixed[9]);
1536 kvm_msr_entry_set(&msrs[n++],
1537 MSR_MTRRfix4K_F8000, env->mtrr_fixed[10]);
1538 for (i = 0; i < MSR_MTRRcap_VCNT; i++) {
1539 kvm_msr_entry_set(&msrs[n++],
1540 MSR_MTRRphysBase(i), env->mtrr_var[i].base);
1541 kvm_msr_entry_set(&msrs[n++],
1542 MSR_MTRRphysMask(i), env->mtrr_var[i].mask);
1543 }
1544 }
Jan Kiszka6bdf8632013-12-17 20:05:13 +01001545
1546 /* Note: MSR_IA32_FEATURE_CONTROL is written separately, see
1547 * kvm_put_msr_feature_control. */
Jan Kiszkaea643052010-03-01 19:10:31 +01001548 }
Marcelo Tosatti57780492010-10-11 15:31:22 -03001549 if (env->mcg_cap) {
Hidetoshi Setod8da8572010-10-21 17:23:14 +09001550 int i;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001551
Jan Kiszkac34d4402011-03-02 08:56:16 +01001552 kvm_msr_entry_set(&msrs[n++], MSR_MCG_STATUS, env->mcg_status);
1553 kvm_msr_entry_set(&msrs[n++], MSR_MCG_CTL, env->mcg_ctl);
1554 for (i = 0; i < (env->mcg_cap & 0xff) * 4; i++) {
1555 kvm_msr_entry_set(&msrs[n++], MSR_MC0_CTL + i, env->mce_banks[i]);
Marcelo Tosatti57780492010-10-11 15:31:22 -03001556 }
1557 }
Glauber Costa1a036752009-10-22 10:26:56 -02001558
Christian Borntraegerc7fe4b12014-10-30 09:27:34 +01001559 msr_data.info = (struct kvm_msrs) {
1560 .nmsrs = n,
1561 };
aliguori05330442008-11-05 16:29:27 +00001562
Andreas Färber1bc22652012-10-31 06:06:49 +01001563 return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_MSRS, &msr_data);
aliguori05330442008-11-05 16:29:27 +00001564
1565}
1566
1567
Andreas Färber1bc22652012-10-31 06:06:49 +01001568static int kvm_get_fpu(X86CPU *cpu)
aliguori05330442008-11-05 16:29:27 +00001569{
Andreas Färber1bc22652012-10-31 06:06:49 +01001570 CPUX86State *env = &cpu->env;
aliguori05330442008-11-05 16:29:27 +00001571 struct kvm_fpu fpu;
1572 int i, ret;
1573
Andreas Färber1bc22652012-10-31 06:06:49 +01001574 ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_FPU, &fpu);
Jan Kiszkab9bec742010-12-27 16:19:29 +01001575 if (ret < 0) {
aliguori05330442008-11-05 16:29:27 +00001576 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001577 }
aliguori05330442008-11-05 16:29:27 +00001578
1579 env->fpstt = (fpu.fsw >> 11) & 7;
1580 env->fpus = fpu.fsw;
1581 env->fpuc = fpu.fcw;
Jan Kiszka42cc8fa2011-06-15 15:17:26 +02001582 env->fpop = fpu.last_opcode;
1583 env->fpip = fpu.last_ip;
1584 env->fpdp = fpu.last_dp;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001585 for (i = 0; i < 8; ++i) {
1586 env->fptags[i] = !((fpu.ftwx >> i) & 1);
1587 }
aliguori05330442008-11-05 16:29:27 +00001588 memcpy(env->fpregs, fpu.fpr, sizeof env->fpregs);
Paolo Bonzinibee81882014-10-24 09:44:38 +02001589 for (i = 0; i < CPU_NB_REGS; i++) {
1590 env->xmm_regs[i].XMM_Q(0) = ldq_p(&fpu.xmm[i][0]);
1591 env->xmm_regs[i].XMM_Q(1) = ldq_p(&fpu.xmm[i][8]);
1592 }
aliguori05330442008-11-05 16:29:27 +00001593 env->mxcsr = fpu.mxcsr;
1594
1595 return 0;
1596}
1597
Andreas Färber1bc22652012-10-31 06:06:49 +01001598static int kvm_get_xsave(X86CPU *cpu)
Sheng Yangf1665b22010-06-17 17:53:07 +08001599{
Andreas Färber1bc22652012-10-31 06:06:49 +01001600 CPUX86State *env = &cpu->env;
Jan Kiszkafabacc02011-10-27 19:25:58 +02001601 struct kvm_xsave* xsave = env->kvm_xsave_buf;
Sheng Yangf1665b22010-06-17 17:53:07 +08001602 int ret, i;
Paolo Bonzinib7711472014-10-24 09:50:21 +02001603 const uint8_t *xmm, *ymmh, *zmmh;
Jan Kiszka42cc8fa2011-06-15 15:17:26 +02001604 uint16_t cwd, swd, twd;
Sheng Yangf1665b22010-06-17 17:53:07 +08001605
Thomas Huth28143b42015-10-15 20:30:20 +02001606 if (!has_xsave) {
Andreas Färber1bc22652012-10-31 06:06:49 +01001607 return kvm_get_fpu(cpu);
Jan Kiszkab9bec742010-12-27 16:19:29 +01001608 }
Sheng Yangf1665b22010-06-17 17:53:07 +08001609
Andreas Färber1bc22652012-10-31 06:06:49 +01001610 ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_XSAVE, xsave);
Marcelo Tosatti0f539942010-10-19 09:00:34 -02001611 if (ret < 0) {
Sheng Yangf1665b22010-06-17 17:53:07 +08001612 return ret;
Marcelo Tosatti0f539942010-10-19 09:00:34 -02001613 }
Sheng Yangf1665b22010-06-17 17:53:07 +08001614
Jan Kiszka6b424942011-10-27 19:26:02 +02001615 cwd = (uint16_t)xsave->region[XSAVE_FCW_FSW];
1616 swd = (uint16_t)(xsave->region[XSAVE_FCW_FSW] >> 16);
1617 twd = (uint16_t)xsave->region[XSAVE_FTW_FOP];
1618 env->fpop = (uint16_t)(xsave->region[XSAVE_FTW_FOP] >> 16);
Sheng Yangf1665b22010-06-17 17:53:07 +08001619 env->fpstt = (swd >> 11) & 7;
1620 env->fpus = swd;
1621 env->fpuc = cwd;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001622 for (i = 0; i < 8; ++i) {
Sheng Yangf1665b22010-06-17 17:53:07 +08001623 env->fptags[i] = !((twd >> i) & 1);
Jan Kiszkab9bec742010-12-27 16:19:29 +01001624 }
Jan Kiszka42cc8fa2011-06-15 15:17:26 +02001625 memcpy(&env->fpip, &xsave->region[XSAVE_CWD_RIP], sizeof(env->fpip));
1626 memcpy(&env->fpdp, &xsave->region[XSAVE_CWD_RDP], sizeof(env->fpdp));
Sheng Yangf1665b22010-06-17 17:53:07 +08001627 env->mxcsr = xsave->region[XSAVE_MXCSR];
1628 memcpy(env->fpregs, &xsave->region[XSAVE_ST_SPACE],
1629 sizeof env->fpregs);
Sheng Yangf1665b22010-06-17 17:53:07 +08001630 env->xstate_bv = *(uint64_t *)&xsave->region[XSAVE_XSTATE_BV];
Liu Jinsong79e9ebe2013-12-05 08:32:12 +08001631 memcpy(env->bnd_regs, &xsave->region[XSAVE_BNDREGS],
1632 sizeof env->bnd_regs);
1633 memcpy(&env->bndcs_regs, &xsave->region[XSAVE_BNDCSR],
1634 sizeof(env->bndcs_regs));
Chao Peng9aecd6f2014-10-23 11:02:43 +08001635 memcpy(env->opmask_regs, &xsave->region[XSAVE_OPMASK],
1636 sizeof env->opmask_regs);
Paolo Bonzinibee81882014-10-24 09:44:38 +02001637
1638 xmm = (const uint8_t *)&xsave->region[XSAVE_XMM_SPACE];
Paolo Bonzinib7711472014-10-24 09:50:21 +02001639 ymmh = (const uint8_t *)&xsave->region[XSAVE_YMMH_SPACE];
1640 zmmh = (const uint8_t *)&xsave->region[XSAVE_ZMM_Hi256];
1641 for (i = 0; i < CPU_NB_REGS; i++, xmm += 16, ymmh += 16, zmmh += 32) {
Paolo Bonzinibee81882014-10-24 09:44:38 +02001642 env->xmm_regs[i].XMM_Q(0) = ldq_p(xmm);
1643 env->xmm_regs[i].XMM_Q(1) = ldq_p(xmm+8);
Paolo Bonzinib7711472014-10-24 09:50:21 +02001644 env->xmm_regs[i].XMM_Q(2) = ldq_p(ymmh);
1645 env->xmm_regs[i].XMM_Q(3) = ldq_p(ymmh+8);
1646 env->xmm_regs[i].XMM_Q(4) = ldq_p(zmmh);
1647 env->xmm_regs[i].XMM_Q(5) = ldq_p(zmmh+8);
1648 env->xmm_regs[i].XMM_Q(6) = ldq_p(zmmh+16);
1649 env->xmm_regs[i].XMM_Q(7) = ldq_p(zmmh+24);
Paolo Bonzinibee81882014-10-24 09:44:38 +02001650 }
1651
Chao Peng9aecd6f2014-10-23 11:02:43 +08001652#ifdef TARGET_X86_64
Paolo Bonzinib7711472014-10-24 09:50:21 +02001653 memcpy(&env->xmm_regs[16], &xsave->region[XSAVE_Hi16_ZMM],
1654 16 * sizeof env->xmm_regs[16]);
Chao Peng9aecd6f2014-10-23 11:02:43 +08001655#endif
Sheng Yangf1665b22010-06-17 17:53:07 +08001656 return 0;
Sheng Yangf1665b22010-06-17 17:53:07 +08001657}
1658
Andreas Färber1bc22652012-10-31 06:06:49 +01001659static int kvm_get_xcrs(X86CPU *cpu)
Sheng Yangf1665b22010-06-17 17:53:07 +08001660{
Andreas Färber1bc22652012-10-31 06:06:49 +01001661 CPUX86State *env = &cpu->env;
Sheng Yangf1665b22010-06-17 17:53:07 +08001662 int i, ret;
1663 struct kvm_xcrs xcrs;
1664
Thomas Huth28143b42015-10-15 20:30:20 +02001665 if (!has_xcrs) {
Sheng Yangf1665b22010-06-17 17:53:07 +08001666 return 0;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001667 }
Sheng Yangf1665b22010-06-17 17:53:07 +08001668
Andreas Färber1bc22652012-10-31 06:06:49 +01001669 ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_XCRS, &xcrs);
Jan Kiszkab9bec742010-12-27 16:19:29 +01001670 if (ret < 0) {
Sheng Yangf1665b22010-06-17 17:53:07 +08001671 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001672 }
Sheng Yangf1665b22010-06-17 17:53:07 +08001673
Jan Kiszkab9bec742010-12-27 16:19:29 +01001674 for (i = 0; i < xcrs.nr_xcrs; i++) {
Sheng Yangf1665b22010-06-17 17:53:07 +08001675 /* Only support xcr0 now */
Paolo Bonzini0fd53fe2013-10-17 16:47:52 +02001676 if (xcrs.xcrs[i].xcr == 0) {
1677 env->xcr0 = xcrs.xcrs[i].value;
Sheng Yangf1665b22010-06-17 17:53:07 +08001678 break;
1679 }
Jan Kiszkab9bec742010-12-27 16:19:29 +01001680 }
Sheng Yangf1665b22010-06-17 17:53:07 +08001681 return 0;
Sheng Yangf1665b22010-06-17 17:53:07 +08001682}
1683
Andreas Färber1bc22652012-10-31 06:06:49 +01001684static int kvm_get_sregs(X86CPU *cpu)
aliguori05330442008-11-05 16:29:27 +00001685{
Andreas Färber1bc22652012-10-31 06:06:49 +01001686 CPUX86State *env = &cpu->env;
aliguori05330442008-11-05 16:29:27 +00001687 struct kvm_sregs sregs;
1688 uint32_t hflags;
Jan Kiszka0e607a82009-11-06 19:39:24 +01001689 int bit, i, ret;
aliguori05330442008-11-05 16:29:27 +00001690
Andreas Färber1bc22652012-10-31 06:06:49 +01001691 ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_SREGS, &sregs);
Jan Kiszkab9bec742010-12-27 16:19:29 +01001692 if (ret < 0) {
aliguori05330442008-11-05 16:29:27 +00001693 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001694 }
aliguori05330442008-11-05 16:29:27 +00001695
Jan Kiszka0e607a82009-11-06 19:39:24 +01001696 /* There can only be one pending IRQ set in the bitmap at a time, so try
1697 to find it and save its number instead (-1 for none). */
1698 env->interrupt_injected = -1;
1699 for (i = 0; i < ARRAY_SIZE(sregs.interrupt_bitmap); i++) {
1700 if (sregs.interrupt_bitmap[i]) {
1701 bit = ctz64(sregs.interrupt_bitmap[i]);
1702 env->interrupt_injected = i * 64 + bit;
1703 break;
1704 }
1705 }
aliguori05330442008-11-05 16:29:27 +00001706
1707 get_seg(&env->segs[R_CS], &sregs.cs);
1708 get_seg(&env->segs[R_DS], &sregs.ds);
1709 get_seg(&env->segs[R_ES], &sregs.es);
1710 get_seg(&env->segs[R_FS], &sregs.fs);
1711 get_seg(&env->segs[R_GS], &sregs.gs);
1712 get_seg(&env->segs[R_SS], &sregs.ss);
1713
1714 get_seg(&env->tr, &sregs.tr);
1715 get_seg(&env->ldt, &sregs.ldt);
1716
1717 env->idt.limit = sregs.idt.limit;
1718 env->idt.base = sregs.idt.base;
1719 env->gdt.limit = sregs.gdt.limit;
1720 env->gdt.base = sregs.gdt.base;
1721
1722 env->cr[0] = sregs.cr0;
1723 env->cr[2] = sregs.cr2;
1724 env->cr[3] = sregs.cr3;
1725 env->cr[4] = sregs.cr4;
1726
aliguori05330442008-11-05 16:29:27 +00001727 env->efer = sregs.efer;
Jan Kiszkacce47512011-10-26 13:09:45 +02001728
1729 /* changes to apic base and cr8/tpr are read back via kvm_arch_post_run */
aliguori05330442008-11-05 16:29:27 +00001730
Jan Kiszkab9bec742010-12-27 16:19:29 +01001731#define HFLAG_COPY_MASK \
1732 ~( HF_CPL_MASK | HF_PE_MASK | HF_MP_MASK | HF_EM_MASK | \
1733 HF_TS_MASK | HF_TF_MASK | HF_VM_MASK | HF_IOPL_MASK | \
1734 HF_OSFXSR_MASK | HF_LMA_MASK | HF_CS32_MASK | \
1735 HF_SS32_MASK | HF_CS64_MASK | HF_ADDSEG_MASK)
aliguori05330442008-11-05 16:29:27 +00001736
Paolo Bonzini7125c932014-05-14 10:38:18 +02001737 hflags = (env->segs[R_SS].flags >> DESC_DPL_SHIFT) & HF_CPL_MASK;
aliguori05330442008-11-05 16:29:27 +00001738 hflags |= (env->cr[0] & CR0_PE_MASK) << (HF_PE_SHIFT - CR0_PE_SHIFT);
1739 hflags |= (env->cr[0] << (HF_MP_SHIFT - CR0_MP_SHIFT)) &
Jan Kiszkab9bec742010-12-27 16:19:29 +01001740 (HF_MP_MASK | HF_EM_MASK | HF_TS_MASK);
aliguori05330442008-11-05 16:29:27 +00001741 hflags |= (env->eflags & (HF_TF_MASK | HF_VM_MASK | HF_IOPL_MASK));
1742 hflags |= (env->cr[4] & CR4_OSFXSR_MASK) <<
Jan Kiszkab9bec742010-12-27 16:19:29 +01001743 (HF_OSFXSR_SHIFT - CR4_OSFXSR_SHIFT);
aliguori05330442008-11-05 16:29:27 +00001744
1745 if (env->efer & MSR_EFER_LMA) {
1746 hflags |= HF_LMA_MASK;
1747 }
1748
1749 if ((hflags & HF_LMA_MASK) && (env->segs[R_CS].flags & DESC_L_MASK)) {
1750 hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
1751 } else {
1752 hflags |= (env->segs[R_CS].flags & DESC_B_MASK) >>
Jan Kiszkab9bec742010-12-27 16:19:29 +01001753 (DESC_B_SHIFT - HF_CS32_SHIFT);
aliguori05330442008-11-05 16:29:27 +00001754 hflags |= (env->segs[R_SS].flags & DESC_B_MASK) >>
Jan Kiszkab9bec742010-12-27 16:19:29 +01001755 (DESC_B_SHIFT - HF_SS32_SHIFT);
1756 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK) ||
1757 !(hflags & HF_CS32_MASK)) {
1758 hflags |= HF_ADDSEG_MASK;
1759 } else {
1760 hflags |= ((env->segs[R_DS].base | env->segs[R_ES].base |
1761 env->segs[R_SS].base) != 0) << HF_ADDSEG_SHIFT;
1762 }
aliguori05330442008-11-05 16:29:27 +00001763 }
1764 env->hflags = (env->hflags & HFLAG_COPY_MASK) | hflags;
aliguori05330442008-11-05 16:29:27 +00001765
1766 return 0;
1767}
1768
Andreas Färber1bc22652012-10-31 06:06:49 +01001769static int kvm_get_msrs(X86CPU *cpu)
aliguori05330442008-11-05 16:29:27 +00001770{
Andreas Färber1bc22652012-10-31 06:06:49 +01001771 CPUX86State *env = &cpu->env;
aliguori05330442008-11-05 16:29:27 +00001772 struct {
1773 struct kvm_msrs info;
Alex Williamsond1ae67f2014-08-14 15:39:33 -06001774 struct kvm_msr_entry entries[150];
aliguori05330442008-11-05 16:29:27 +00001775 } msr_data;
1776 struct kvm_msr_entry *msrs = msr_data.entries;
1777 int ret, i, n;
1778
1779 n = 0;
1780 msrs[n++].index = MSR_IA32_SYSENTER_CS;
1781 msrs[n++].index = MSR_IA32_SYSENTER_ESP;
1782 msrs[n++].index = MSR_IA32_SYSENTER_EIP;
Jan Kiszka0c032662011-03-15 12:26:23 +01001783 msrs[n++].index = MSR_PAT;
Jan Kiszkac3a3a7d2011-01-21 21:48:13 +01001784 if (has_msr_star) {
Jan Kiszkab9bec742010-12-27 16:19:29 +01001785 msrs[n++].index = MSR_STAR;
1786 }
Jan Kiszkac3a3a7d2011-01-21 21:48:13 +01001787 if (has_msr_hsave_pa) {
Marcelo Tosatti75b10c42010-10-21 13:35:02 -02001788 msrs[n++].index = MSR_VM_HSAVE_PA;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001789 }
Amit Shahc9b8f6b2015-09-23 11:57:33 +05301790 if (has_msr_tsc_aux) {
1791 msrs[n++].index = MSR_TSC_AUX;
1792 }
Will Auldf28558d2012-11-26 21:32:18 -08001793 if (has_msr_tsc_adjust) {
1794 msrs[n++].index = MSR_TSC_ADJUST;
1795 }
Liu, Jinsongaa82ba52011-10-05 16:52:32 -03001796 if (has_msr_tsc_deadline) {
1797 msrs[n++].index = MSR_IA32_TSCDEADLINE;
1798 }
Avi Kivity21e87c42011-10-04 16:26:35 +02001799 if (has_msr_misc_enable) {
1800 msrs[n++].index = MSR_IA32_MISC_ENABLE;
1801 }
Paolo Bonzinifc12d722015-06-18 18:28:42 +02001802 if (has_msr_smbase) {
1803 msrs[n++].index = MSR_IA32_SMBASE;
1804 }
Liu Jinsongdf676962013-08-19 09:33:30 +08001805 if (has_msr_feature_control) {
1806 msrs[n++].index = MSR_IA32_FEATURE_CONTROL;
1807 }
Liu Jinsong79e9ebe2013-12-05 08:32:12 +08001808 if (has_msr_bndcfgs) {
1809 msrs[n++].index = MSR_IA32_BNDCFGS;
1810 }
Wanpeng Li18cd2c12014-12-03 10:36:23 +08001811 if (has_msr_xss) {
1812 msrs[n++].index = MSR_IA32_XSS;
1813 }
1814
Glauber Costab8cc45d2011-02-03 14:19:53 -05001815
1816 if (!env->tsc_valid) {
1817 msrs[n++].index = MSR_IA32_TSC;
Luiz Capitulino13548692011-07-29 15:36:43 -03001818 env->tsc_valid = !runstate_is_running();
Glauber Costab8cc45d2011-02-03 14:19:53 -05001819 }
1820
aliguori05330442008-11-05 16:29:27 +00001821#ifdef TARGET_X86_64
Marcelo Tosatti25d2e362010-10-21 13:35:04 -02001822 if (lm_capable_kernel) {
1823 msrs[n++].index = MSR_CSTAR;
1824 msrs[n++].index = MSR_KERNELGSBASE;
1825 msrs[n++].index = MSR_FMASK;
1826 msrs[n++].index = MSR_LSTAR;
1827 }
aliguori05330442008-11-05 16:29:27 +00001828#endif
Glauber Costa1a036752009-10-22 10:26:56 -02001829 msrs[n++].index = MSR_KVM_SYSTEM_TIME;
1830 msrs[n++].index = MSR_KVM_WALL_CLOCK;
Jan Kiszkac5999bf2011-01-21 21:48:22 +01001831 if (has_msr_async_pf_en) {
1832 msrs[n++].index = MSR_KVM_ASYNC_PF_EN;
1833 }
Michael S. Tsirkinbc9a8392012-08-28 20:43:56 +03001834 if (has_msr_pv_eoi_en) {
1835 msrs[n++].index = MSR_KVM_PV_EOI_EN;
1836 }
Marcelo Tosatti917367a2013-02-19 23:27:20 -03001837 if (has_msr_kvm_steal_time) {
1838 msrs[n++].index = MSR_KVM_STEAL_TIME;
1839 }
Paolo Bonzini0d894362013-07-25 17:05:22 +02001840 if (has_msr_architectural_pmu) {
1841 msrs[n++].index = MSR_CORE_PERF_FIXED_CTR_CTRL;
1842 msrs[n++].index = MSR_CORE_PERF_GLOBAL_CTRL;
1843 msrs[n++].index = MSR_CORE_PERF_GLOBAL_STATUS;
1844 msrs[n++].index = MSR_CORE_PERF_GLOBAL_OVF_CTRL;
1845 for (i = 0; i < MAX_FIXED_COUNTERS; i++) {
1846 msrs[n++].index = MSR_CORE_PERF_FIXED_CTR0 + i;
1847 }
1848 for (i = 0; i < num_architectural_pmu_counters; i++) {
1849 msrs[n++].index = MSR_P6_PERFCTR0 + i;
1850 msrs[n++].index = MSR_P6_EVNTSEL0 + i;
1851 }
1852 }
Glauber Costa1a036752009-10-22 10:26:56 -02001853
Marcelo Tosatti57780492010-10-11 15:31:22 -03001854 if (env->mcg_cap) {
1855 msrs[n++].index = MSR_MCG_STATUS;
1856 msrs[n++].index = MSR_MCG_CTL;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001857 for (i = 0; i < (env->mcg_cap & 0xff) * 4; i++) {
Marcelo Tosatti57780492010-10-11 15:31:22 -03001858 msrs[n++].index = MSR_MC0_CTL + i;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001859 }
Marcelo Tosatti57780492010-10-11 15:31:22 -03001860 }
Marcelo Tosatti57780492010-10-11 15:31:22 -03001861
Vadim Rozenfeld1c90ef22014-01-24 00:40:47 +11001862 if (has_msr_hv_hypercall) {
1863 msrs[n++].index = HV_X64_MSR_HYPERCALL;
1864 msrs[n++].index = HV_X64_MSR_GUEST_OS_ID;
1865 }
Vadim Rozenfeld5ef68982014-01-24 00:40:48 +11001866 if (has_msr_hv_vapic) {
1867 msrs[n++].index = HV_X64_MSR_APIC_ASSIST_PAGE;
1868 }
Vadim Rozenfeld48a5f3b2014-01-24 00:40:49 +11001869 if (has_msr_hv_tsc) {
1870 msrs[n++].index = HV_X64_MSR_REFERENCE_TSC;
1871 }
Andrey Smetaninf2a53c92015-09-09 14:41:30 +02001872 if (has_msr_hv_crash) {
1873 int j;
1874
1875 for (j = 0; j < HV_X64_MSR_CRASH_PARAMS; j++) {
1876 msrs[n++].index = HV_X64_MSR_CRASH_P0 + j;
1877 }
1878 }
Andrey Smetanin46eb8f92015-09-16 12:59:44 +03001879 if (has_msr_hv_runtime) {
1880 msrs[n++].index = HV_X64_MSR_VP_RUNTIME;
1881 }
Alex Williamsond1ae67f2014-08-14 15:39:33 -06001882 if (has_msr_mtrr) {
1883 msrs[n++].index = MSR_MTRRdefType;
1884 msrs[n++].index = MSR_MTRRfix64K_00000;
1885 msrs[n++].index = MSR_MTRRfix16K_80000;
1886 msrs[n++].index = MSR_MTRRfix16K_A0000;
1887 msrs[n++].index = MSR_MTRRfix4K_C0000;
1888 msrs[n++].index = MSR_MTRRfix4K_C8000;
1889 msrs[n++].index = MSR_MTRRfix4K_D0000;
1890 msrs[n++].index = MSR_MTRRfix4K_D8000;
1891 msrs[n++].index = MSR_MTRRfix4K_E0000;
1892 msrs[n++].index = MSR_MTRRfix4K_E8000;
1893 msrs[n++].index = MSR_MTRRfix4K_F0000;
1894 msrs[n++].index = MSR_MTRRfix4K_F8000;
1895 for (i = 0; i < MSR_MTRRcap_VCNT; i++) {
1896 msrs[n++].index = MSR_MTRRphysBase(i);
1897 msrs[n++].index = MSR_MTRRphysMask(i);
1898 }
1899 }
Vadim Rozenfeld5ef68982014-01-24 00:40:48 +11001900
Christian Borntraegerd19ae732014-10-30 09:33:23 +01001901 msr_data.info = (struct kvm_msrs) {
1902 .nmsrs = n,
1903 };
1904
Andreas Färber1bc22652012-10-31 06:06:49 +01001905 ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_MSRS, &msr_data);
Jan Kiszkab9bec742010-12-27 16:19:29 +01001906 if (ret < 0) {
aliguori05330442008-11-05 16:29:27 +00001907 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01001908 }
aliguori05330442008-11-05 16:29:27 +00001909
1910 for (i = 0; i < ret; i++) {
Paolo Bonzini0d894362013-07-25 17:05:22 +02001911 uint32_t index = msrs[i].index;
1912 switch (index) {
aliguori05330442008-11-05 16:29:27 +00001913 case MSR_IA32_SYSENTER_CS:
1914 env->sysenter_cs = msrs[i].data;
1915 break;
1916 case MSR_IA32_SYSENTER_ESP:
1917 env->sysenter_esp = msrs[i].data;
1918 break;
1919 case MSR_IA32_SYSENTER_EIP:
1920 env->sysenter_eip = msrs[i].data;
1921 break;
Jan Kiszka0c032662011-03-15 12:26:23 +01001922 case MSR_PAT:
1923 env->pat = msrs[i].data;
1924 break;
aliguori05330442008-11-05 16:29:27 +00001925 case MSR_STAR:
1926 env->star = msrs[i].data;
1927 break;
1928#ifdef TARGET_X86_64
1929 case MSR_CSTAR:
1930 env->cstar = msrs[i].data;
1931 break;
1932 case MSR_KERNELGSBASE:
1933 env->kernelgsbase = msrs[i].data;
1934 break;
1935 case MSR_FMASK:
1936 env->fmask = msrs[i].data;
1937 break;
1938 case MSR_LSTAR:
1939 env->lstar = msrs[i].data;
1940 break;
1941#endif
1942 case MSR_IA32_TSC:
1943 env->tsc = msrs[i].data;
1944 break;
Amit Shahc9b8f6b2015-09-23 11:57:33 +05301945 case MSR_TSC_AUX:
1946 env->tsc_aux = msrs[i].data;
1947 break;
Will Auldf28558d2012-11-26 21:32:18 -08001948 case MSR_TSC_ADJUST:
1949 env->tsc_adjust = msrs[i].data;
1950 break;
Liu, Jinsongaa82ba52011-10-05 16:52:32 -03001951 case MSR_IA32_TSCDEADLINE:
1952 env->tsc_deadline = msrs[i].data;
1953 break;
Marcelo Tosattiaa851e32010-10-21 13:35:01 -02001954 case MSR_VM_HSAVE_PA:
1955 env->vm_hsave = msrs[i].data;
1956 break;
Glauber Costa1a036752009-10-22 10:26:56 -02001957 case MSR_KVM_SYSTEM_TIME:
1958 env->system_time_msr = msrs[i].data;
1959 break;
1960 case MSR_KVM_WALL_CLOCK:
1961 env->wall_clock_msr = msrs[i].data;
1962 break;
Marcelo Tosatti57780492010-10-11 15:31:22 -03001963 case MSR_MCG_STATUS:
1964 env->mcg_status = msrs[i].data;
1965 break;
1966 case MSR_MCG_CTL:
1967 env->mcg_ctl = msrs[i].data;
1968 break;
Avi Kivity21e87c42011-10-04 16:26:35 +02001969 case MSR_IA32_MISC_ENABLE:
1970 env->msr_ia32_misc_enable = msrs[i].data;
1971 break;
Paolo Bonzinifc12d722015-06-18 18:28:42 +02001972 case MSR_IA32_SMBASE:
1973 env->smbase = msrs[i].data;
1974 break;
Arthur Chunqi Li0779cae2013-07-07 23:13:37 +08001975 case MSR_IA32_FEATURE_CONTROL:
1976 env->msr_ia32_feature_control = msrs[i].data;
Liu Jinsongdf676962013-08-19 09:33:30 +08001977 break;
Liu Jinsong79e9ebe2013-12-05 08:32:12 +08001978 case MSR_IA32_BNDCFGS:
1979 env->msr_bndcfgs = msrs[i].data;
1980 break;
Wanpeng Li18cd2c12014-12-03 10:36:23 +08001981 case MSR_IA32_XSS:
1982 env->xss = msrs[i].data;
1983 break;
Marcelo Tosatti57780492010-10-11 15:31:22 -03001984 default:
Marcelo Tosatti57780492010-10-11 15:31:22 -03001985 if (msrs[i].index >= MSR_MC0_CTL &&
1986 msrs[i].index < MSR_MC0_CTL + (env->mcg_cap & 0xff) * 4) {
1987 env->mce_banks[msrs[i].index - MSR_MC0_CTL] = msrs[i].data;
Marcelo Tosatti57780492010-10-11 15:31:22 -03001988 }
Hidetoshi Setod8da8572010-10-21 17:23:14 +09001989 break;
Gleb Natapovf6584ee2010-10-24 14:27:55 +02001990 case MSR_KVM_ASYNC_PF_EN:
1991 env->async_pf_en_msr = msrs[i].data;
1992 break;
Michael S. Tsirkinbc9a8392012-08-28 20:43:56 +03001993 case MSR_KVM_PV_EOI_EN:
1994 env->pv_eoi_en_msr = msrs[i].data;
1995 break;
Marcelo Tosatti917367a2013-02-19 23:27:20 -03001996 case MSR_KVM_STEAL_TIME:
1997 env->steal_time_msr = msrs[i].data;
1998 break;
Paolo Bonzini0d894362013-07-25 17:05:22 +02001999 case MSR_CORE_PERF_FIXED_CTR_CTRL:
2000 env->msr_fixed_ctr_ctrl = msrs[i].data;
2001 break;
2002 case MSR_CORE_PERF_GLOBAL_CTRL:
2003 env->msr_global_ctrl = msrs[i].data;
2004 break;
2005 case MSR_CORE_PERF_GLOBAL_STATUS:
2006 env->msr_global_status = msrs[i].data;
2007 break;
2008 case MSR_CORE_PERF_GLOBAL_OVF_CTRL:
2009 env->msr_global_ovf_ctrl = msrs[i].data;
2010 break;
2011 case MSR_CORE_PERF_FIXED_CTR0 ... MSR_CORE_PERF_FIXED_CTR0 + MAX_FIXED_COUNTERS - 1:
2012 env->msr_fixed_counters[index - MSR_CORE_PERF_FIXED_CTR0] = msrs[i].data;
2013 break;
2014 case MSR_P6_PERFCTR0 ... MSR_P6_PERFCTR0 + MAX_GP_COUNTERS - 1:
2015 env->msr_gp_counters[index - MSR_P6_PERFCTR0] = msrs[i].data;
2016 break;
2017 case MSR_P6_EVNTSEL0 ... MSR_P6_EVNTSEL0 + MAX_GP_COUNTERS - 1:
2018 env->msr_gp_evtsel[index - MSR_P6_EVNTSEL0] = msrs[i].data;
2019 break;
Vadim Rozenfeld1c90ef22014-01-24 00:40:47 +11002020 case HV_X64_MSR_HYPERCALL:
2021 env->msr_hv_hypercall = msrs[i].data;
2022 break;
2023 case HV_X64_MSR_GUEST_OS_ID:
2024 env->msr_hv_guest_os_id = msrs[i].data;
2025 break;
Vadim Rozenfeld5ef68982014-01-24 00:40:48 +11002026 case HV_X64_MSR_APIC_ASSIST_PAGE:
2027 env->msr_hv_vapic = msrs[i].data;
2028 break;
Vadim Rozenfeld48a5f3b2014-01-24 00:40:49 +11002029 case HV_X64_MSR_REFERENCE_TSC:
2030 env->msr_hv_tsc = msrs[i].data;
2031 break;
Andrey Smetaninf2a53c92015-09-09 14:41:30 +02002032 case HV_X64_MSR_CRASH_P0 ... HV_X64_MSR_CRASH_P4:
2033 env->msr_hv_crash_params[index - HV_X64_MSR_CRASH_P0] = msrs[i].data;
2034 break;
Andrey Smetanin46eb8f92015-09-16 12:59:44 +03002035 case HV_X64_MSR_VP_RUNTIME:
2036 env->msr_hv_runtime = msrs[i].data;
2037 break;
Alex Williamsond1ae67f2014-08-14 15:39:33 -06002038 case MSR_MTRRdefType:
2039 env->mtrr_deftype = msrs[i].data;
2040 break;
2041 case MSR_MTRRfix64K_00000:
2042 env->mtrr_fixed[0] = msrs[i].data;
2043 break;
2044 case MSR_MTRRfix16K_80000:
2045 env->mtrr_fixed[1] = msrs[i].data;
2046 break;
2047 case MSR_MTRRfix16K_A0000:
2048 env->mtrr_fixed[2] = msrs[i].data;
2049 break;
2050 case MSR_MTRRfix4K_C0000:
2051 env->mtrr_fixed[3] = msrs[i].data;
2052 break;
2053 case MSR_MTRRfix4K_C8000:
2054 env->mtrr_fixed[4] = msrs[i].data;
2055 break;
2056 case MSR_MTRRfix4K_D0000:
2057 env->mtrr_fixed[5] = msrs[i].data;
2058 break;
2059 case MSR_MTRRfix4K_D8000:
2060 env->mtrr_fixed[6] = msrs[i].data;
2061 break;
2062 case MSR_MTRRfix4K_E0000:
2063 env->mtrr_fixed[7] = msrs[i].data;
2064 break;
2065 case MSR_MTRRfix4K_E8000:
2066 env->mtrr_fixed[8] = msrs[i].data;
2067 break;
2068 case MSR_MTRRfix4K_F0000:
2069 env->mtrr_fixed[9] = msrs[i].data;
2070 break;
2071 case MSR_MTRRfix4K_F8000:
2072 env->mtrr_fixed[10] = msrs[i].data;
2073 break;
2074 case MSR_MTRRphysBase(0) ... MSR_MTRRphysMask(MSR_MTRRcap_VCNT - 1):
2075 if (index & 1) {
2076 env->mtrr_var[MSR_MTRRphysIndex(index)].mask = msrs[i].data;
2077 } else {
2078 env->mtrr_var[MSR_MTRRphysIndex(index)].base = msrs[i].data;
2079 }
2080 break;
aliguori05330442008-11-05 16:29:27 +00002081 }
2082 }
2083
2084 return 0;
2085}
2086
Andreas Färber1bc22652012-10-31 06:06:49 +01002087static int kvm_put_mp_state(X86CPU *cpu)
Hollis Blanchard9bdbe552009-11-09 21:05:37 +00002088{
Andreas Färber1bc22652012-10-31 06:06:49 +01002089 struct kvm_mp_state mp_state = { .mp_state = cpu->env.mp_state };
Hollis Blanchard9bdbe552009-11-09 21:05:37 +00002090
Andreas Färber1bc22652012-10-31 06:06:49 +01002091 return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_MP_STATE, &mp_state);
Hollis Blanchard9bdbe552009-11-09 21:05:37 +00002092}
2093
Andreas Färber23d02d92012-05-03 16:56:46 +02002094static int kvm_get_mp_state(X86CPU *cpu)
Hollis Blanchard9bdbe552009-11-09 21:05:37 +00002095{
Andreas Färber259186a2013-01-17 18:51:17 +01002096 CPUState *cs = CPU(cpu);
Andreas Färber23d02d92012-05-03 16:56:46 +02002097 CPUX86State *env = &cpu->env;
Hollis Blanchard9bdbe552009-11-09 21:05:37 +00002098 struct kvm_mp_state mp_state;
2099 int ret;
2100
Andreas Färber259186a2013-01-17 18:51:17 +01002101 ret = kvm_vcpu_ioctl(cs, KVM_GET_MP_STATE, &mp_state);
Hollis Blanchard9bdbe552009-11-09 21:05:37 +00002102 if (ret < 0) {
2103 return ret;
2104 }
2105 env->mp_state = mp_state.mp_state;
Jan Kiszkac14750e2011-01-21 21:48:10 +01002106 if (kvm_irqchip_in_kernel()) {
Andreas Färber259186a2013-01-17 18:51:17 +01002107 cs->halted = (mp_state.mp_state == KVM_MP_STATE_HALTED);
Jan Kiszkac14750e2011-01-21 21:48:10 +01002108 }
Hollis Blanchard9bdbe552009-11-09 21:05:37 +00002109 return 0;
2110}
2111
Andreas Färber1bc22652012-10-31 06:06:49 +01002112static int kvm_get_apic(X86CPU *cpu)
Jan Kiszka680c1c62011-10-16 13:23:26 +02002113{
Chen Fan02e51482013-12-23 17:04:02 +08002114 DeviceState *apic = cpu->apic_state;
Jan Kiszka680c1c62011-10-16 13:23:26 +02002115 struct kvm_lapic_state kapic;
2116 int ret;
2117
Jan Kiszka3d4b2642012-01-31 19:17:52 +01002118 if (apic && kvm_irqchip_in_kernel()) {
Andreas Färber1bc22652012-10-31 06:06:49 +01002119 ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_LAPIC, &kapic);
Jan Kiszka680c1c62011-10-16 13:23:26 +02002120 if (ret < 0) {
2121 return ret;
2122 }
2123
2124 kvm_get_apic_state(apic, &kapic);
2125 }
2126 return 0;
2127}
2128
Andreas Färber1bc22652012-10-31 06:06:49 +01002129static int kvm_put_apic(X86CPU *cpu)
Jan Kiszka680c1c62011-10-16 13:23:26 +02002130{
Chen Fan02e51482013-12-23 17:04:02 +08002131 DeviceState *apic = cpu->apic_state;
Jan Kiszka680c1c62011-10-16 13:23:26 +02002132 struct kvm_lapic_state kapic;
2133
Jan Kiszka3d4b2642012-01-31 19:17:52 +01002134 if (apic && kvm_irqchip_in_kernel()) {
Jan Kiszka680c1c62011-10-16 13:23:26 +02002135 kvm_put_apic_state(apic, &kapic);
2136
Andreas Färber1bc22652012-10-31 06:06:49 +01002137 return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_LAPIC, &kapic);
Jan Kiszka680c1c62011-10-16 13:23:26 +02002138 }
2139 return 0;
2140}
2141
Andreas Färber1bc22652012-10-31 06:06:49 +01002142static int kvm_put_vcpu_events(X86CPU *cpu, int level)
Jan Kiszkaa0fb0022009-11-25 00:33:03 +01002143{
Paolo Bonzinifc12d722015-06-18 18:28:42 +02002144 CPUState *cs = CPU(cpu);
Andreas Färber1bc22652012-10-31 06:06:49 +01002145 CPUX86State *env = &cpu->env;
Christian Borntraeger076796f82014-10-30 09:33:43 +01002146 struct kvm_vcpu_events events = {};
Jan Kiszkaa0fb0022009-11-25 00:33:03 +01002147
2148 if (!kvm_has_vcpu_events()) {
2149 return 0;
2150 }
2151
Jan Kiszka31827372009-12-14 12:26:17 +01002152 events.exception.injected = (env->exception_injected >= 0);
2153 events.exception.nr = env->exception_injected;
Jan Kiszkaa0fb0022009-11-25 00:33:03 +01002154 events.exception.has_error_code = env->has_error_code;
2155 events.exception.error_code = env->error_code;
Michael S. Tsirkin7e680752012-02-29 17:54:29 +02002156 events.exception.pad = 0;
Jan Kiszkaa0fb0022009-11-25 00:33:03 +01002157
2158 events.interrupt.injected = (env->interrupt_injected >= 0);
2159 events.interrupt.nr = env->interrupt_injected;
2160 events.interrupt.soft = env->soft_interrupt;
2161
2162 events.nmi.injected = env->nmi_injected;
2163 events.nmi.pending = env->nmi_pending;
2164 events.nmi.masked = !!(env->hflags2 & HF2_NMI_MASK);
Michael S. Tsirkin7e680752012-02-29 17:54:29 +02002165 events.nmi.pad = 0;
Jan Kiszkaa0fb0022009-11-25 00:33:03 +01002166
2167 events.sipi_vector = env->sipi_vector;
2168
Paolo Bonzinifc12d722015-06-18 18:28:42 +02002169 if (has_msr_smbase) {
2170 events.smi.smm = !!(env->hflags & HF_SMM_MASK);
2171 events.smi.smm_inside_nmi = !!(env->hflags2 & HF2_SMM_INSIDE_NMI_MASK);
2172 if (kvm_irqchip_in_kernel()) {
2173 /* As soon as these are moved to the kernel, remove them
2174 * from cs->interrupt_request.
2175 */
2176 events.smi.pending = cs->interrupt_request & CPU_INTERRUPT_SMI;
2177 events.smi.latched_init = cs->interrupt_request & CPU_INTERRUPT_INIT;
2178 cs->interrupt_request &= ~(CPU_INTERRUPT_INIT | CPU_INTERRUPT_SMI);
2179 } else {
2180 /* Keep these in cs->interrupt_request. */
2181 events.smi.pending = 0;
2182 events.smi.latched_init = 0;
2183 }
2184 events.flags |= KVM_VCPUEVENT_VALID_SMM;
2185 }
2186
Jan Kiszkaea643052010-03-01 19:10:31 +01002187 events.flags = 0;
2188 if (level >= KVM_PUT_RESET_STATE) {
2189 events.flags |=
2190 KVM_VCPUEVENT_VALID_NMI_PENDING | KVM_VCPUEVENT_VALID_SIPI_VECTOR;
2191 }
Jan Kiszkaaee028b2010-01-28 09:30:51 +01002192
Andreas Färber1bc22652012-10-31 06:06:49 +01002193 return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_VCPU_EVENTS, &events);
Jan Kiszkaa0fb0022009-11-25 00:33:03 +01002194}
2195
Andreas Färber1bc22652012-10-31 06:06:49 +01002196static int kvm_get_vcpu_events(X86CPU *cpu)
Jan Kiszkaa0fb0022009-11-25 00:33:03 +01002197{
Andreas Färber1bc22652012-10-31 06:06:49 +01002198 CPUX86State *env = &cpu->env;
Jan Kiszkaa0fb0022009-11-25 00:33:03 +01002199 struct kvm_vcpu_events events;
2200 int ret;
2201
2202 if (!kvm_has_vcpu_events()) {
2203 return 0;
2204 }
2205
Paolo Bonzinifc12d722015-06-18 18:28:42 +02002206 memset(&events, 0, sizeof(events));
Andreas Färber1bc22652012-10-31 06:06:49 +01002207 ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_VCPU_EVENTS, &events);
Jan Kiszkaa0fb0022009-11-25 00:33:03 +01002208 if (ret < 0) {
2209 return ret;
2210 }
Jan Kiszka31827372009-12-14 12:26:17 +01002211 env->exception_injected =
Jan Kiszkaa0fb0022009-11-25 00:33:03 +01002212 events.exception.injected ? events.exception.nr : -1;
2213 env->has_error_code = events.exception.has_error_code;
2214 env->error_code = events.exception.error_code;
2215
2216 env->interrupt_injected =
2217 events.interrupt.injected ? events.interrupt.nr : -1;
2218 env->soft_interrupt = events.interrupt.soft;
2219
2220 env->nmi_injected = events.nmi.injected;
2221 env->nmi_pending = events.nmi.pending;
2222 if (events.nmi.masked) {
2223 env->hflags2 |= HF2_NMI_MASK;
2224 } else {
2225 env->hflags2 &= ~HF2_NMI_MASK;
2226 }
2227
Paolo Bonzinifc12d722015-06-18 18:28:42 +02002228 if (events.flags & KVM_VCPUEVENT_VALID_SMM) {
2229 if (events.smi.smm) {
2230 env->hflags |= HF_SMM_MASK;
2231 } else {
2232 env->hflags &= ~HF_SMM_MASK;
2233 }
2234 if (events.smi.pending) {
2235 cpu_interrupt(CPU(cpu), CPU_INTERRUPT_SMI);
2236 } else {
2237 cpu_reset_interrupt(CPU(cpu), CPU_INTERRUPT_SMI);
2238 }
2239 if (events.smi.smm_inside_nmi) {
2240 env->hflags2 |= HF2_SMM_INSIDE_NMI_MASK;
2241 } else {
2242 env->hflags2 &= ~HF2_SMM_INSIDE_NMI_MASK;
2243 }
2244 if (events.smi.latched_init) {
2245 cpu_interrupt(CPU(cpu), CPU_INTERRUPT_INIT);
2246 } else {
2247 cpu_reset_interrupt(CPU(cpu), CPU_INTERRUPT_INIT);
2248 }
2249 }
2250
Jan Kiszkaa0fb0022009-11-25 00:33:03 +01002251 env->sipi_vector = events.sipi_vector;
Jan Kiszkaa0fb0022009-11-25 00:33:03 +01002252
2253 return 0;
2254}
2255
Andreas Färber1bc22652012-10-31 06:06:49 +01002256static int kvm_guest_debug_workarounds(X86CPU *cpu)
Jan Kiszkab0b1d692010-03-01 19:10:29 +01002257{
Andreas Färbered2803d2013-06-21 20:20:45 +02002258 CPUState *cs = CPU(cpu);
Andreas Färber1bc22652012-10-31 06:06:49 +01002259 CPUX86State *env = &cpu->env;
Jan Kiszkab0b1d692010-03-01 19:10:29 +01002260 int ret = 0;
Jan Kiszkab0b1d692010-03-01 19:10:29 +01002261 unsigned long reinject_trap = 0;
2262
2263 if (!kvm_has_vcpu_events()) {
2264 if (env->exception_injected == 1) {
2265 reinject_trap = KVM_GUESTDBG_INJECT_DB;
2266 } else if (env->exception_injected == 3) {
2267 reinject_trap = KVM_GUESTDBG_INJECT_BP;
2268 }
2269 env->exception_injected = -1;
2270 }
2271
2272 /*
2273 * Kernels before KVM_CAP_X86_ROBUST_SINGLESTEP overwrote flags.TF
2274 * injected via SET_GUEST_DEBUG while updating GP regs. Work around this
2275 * by updating the debug state once again if single-stepping is on.
2276 * Another reason to call kvm_update_guest_debug here is a pending debug
2277 * trap raise by the guest. On kernels without SET_VCPU_EVENTS we have to
2278 * reinject them via SET_GUEST_DEBUG.
2279 */
2280 if (reinject_trap ||
Andreas Färbered2803d2013-06-21 20:20:45 +02002281 (!kvm_has_robust_singlestep() && cs->singlestep_enabled)) {
Stefan Weil38e478e2013-07-25 20:50:21 +02002282 ret = kvm_update_guest_debug(cs, reinject_trap);
Jan Kiszkab0b1d692010-03-01 19:10:29 +01002283 }
Jan Kiszkab0b1d692010-03-01 19:10:29 +01002284 return ret;
2285}
2286
Andreas Färber1bc22652012-10-31 06:06:49 +01002287static int kvm_put_debugregs(X86CPU *cpu)
Jan Kiszkaff44f1a2010-03-12 15:20:49 +01002288{
Andreas Färber1bc22652012-10-31 06:06:49 +01002289 CPUX86State *env = &cpu->env;
Jan Kiszkaff44f1a2010-03-12 15:20:49 +01002290 struct kvm_debugregs dbgregs;
2291 int i;
2292
2293 if (!kvm_has_debugregs()) {
2294 return 0;
2295 }
2296
2297 for (i = 0; i < 4; i++) {
2298 dbgregs.db[i] = env->dr[i];
2299 }
2300 dbgregs.dr6 = env->dr[6];
2301 dbgregs.dr7 = env->dr[7];
2302 dbgregs.flags = 0;
2303
Andreas Färber1bc22652012-10-31 06:06:49 +01002304 return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_DEBUGREGS, &dbgregs);
Jan Kiszkaff44f1a2010-03-12 15:20:49 +01002305}
2306
Andreas Färber1bc22652012-10-31 06:06:49 +01002307static int kvm_get_debugregs(X86CPU *cpu)
Jan Kiszkaff44f1a2010-03-12 15:20:49 +01002308{
Andreas Färber1bc22652012-10-31 06:06:49 +01002309 CPUX86State *env = &cpu->env;
Jan Kiszkaff44f1a2010-03-12 15:20:49 +01002310 struct kvm_debugregs dbgregs;
2311 int i, ret;
2312
2313 if (!kvm_has_debugregs()) {
2314 return 0;
2315 }
2316
Andreas Färber1bc22652012-10-31 06:06:49 +01002317 ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_DEBUGREGS, &dbgregs);
Jan Kiszkaff44f1a2010-03-12 15:20:49 +01002318 if (ret < 0) {
Jan Kiszkab9bec742010-12-27 16:19:29 +01002319 return ret;
Jan Kiszkaff44f1a2010-03-12 15:20:49 +01002320 }
2321 for (i = 0; i < 4; i++) {
2322 env->dr[i] = dbgregs.db[i];
2323 }
2324 env->dr[4] = env->dr[6] = dbgregs.dr6;
2325 env->dr[5] = env->dr[7] = dbgregs.dr7;
Jan Kiszkaff44f1a2010-03-12 15:20:49 +01002326
2327 return 0;
2328}
2329
Andreas Färber20d695a2012-10-31 06:57:49 +01002330int kvm_arch_put_registers(CPUState *cpu, int level)
aliguori05330442008-11-05 16:29:27 +00002331{
Andreas Färber20d695a2012-10-31 06:57:49 +01002332 X86CPU *x86_cpu = X86_CPU(cpu);
aliguori05330442008-11-05 16:29:27 +00002333 int ret;
2334
Andreas Färber2fa45342012-05-02 23:38:39 +02002335 assert(cpu_is_stopped(cpu) || qemu_cpu_is_self(cpu));
Jan Kiszkadbaa07c2010-05-04 09:45:26 -03002336
Jan Kiszka6bdf8632013-12-17 20:05:13 +01002337 if (level >= KVM_PUT_RESET_STATE && has_msr_feature_control) {
2338 ret = kvm_put_msr_feature_control(x86_cpu);
2339 if (ret < 0) {
2340 return ret;
2341 }
2342 }
2343
Andreas Färber1bc22652012-10-31 06:06:49 +01002344 ret = kvm_getput_regs(x86_cpu, 1);
Jan Kiszkab9bec742010-12-27 16:19:29 +01002345 if (ret < 0) {
aliguori05330442008-11-05 16:29:27 +00002346 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002347 }
Andreas Färber1bc22652012-10-31 06:06:49 +01002348 ret = kvm_put_xsave(x86_cpu);
Jan Kiszkab9bec742010-12-27 16:19:29 +01002349 if (ret < 0) {
Sheng Yangf1665b22010-06-17 17:53:07 +08002350 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002351 }
Andreas Färber1bc22652012-10-31 06:06:49 +01002352 ret = kvm_put_xcrs(x86_cpu);
Jan Kiszkab9bec742010-12-27 16:19:29 +01002353 if (ret < 0) {
aliguori05330442008-11-05 16:29:27 +00002354 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002355 }
Andreas Färber1bc22652012-10-31 06:06:49 +01002356 ret = kvm_put_sregs(x86_cpu);
Jan Kiszkab9bec742010-12-27 16:19:29 +01002357 if (ret < 0) {
aliguori05330442008-11-05 16:29:27 +00002358 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002359 }
Jan Kiszkaab443472011-03-02 08:56:14 +01002360 /* must be before kvm_put_msrs */
Andreas Färber1bc22652012-10-31 06:06:49 +01002361 ret = kvm_inject_mce_oldstyle(x86_cpu);
Jan Kiszkaab443472011-03-02 08:56:14 +01002362 if (ret < 0) {
2363 return ret;
2364 }
Andreas Färber1bc22652012-10-31 06:06:49 +01002365 ret = kvm_put_msrs(x86_cpu, level);
Jan Kiszkab9bec742010-12-27 16:19:29 +01002366 if (ret < 0) {
aliguori05330442008-11-05 16:29:27 +00002367 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002368 }
Jan Kiszkaea643052010-03-01 19:10:31 +01002369 if (level >= KVM_PUT_RESET_STATE) {
Andreas Färber1bc22652012-10-31 06:06:49 +01002370 ret = kvm_put_mp_state(x86_cpu);
Jan Kiszkab9bec742010-12-27 16:19:29 +01002371 if (ret < 0) {
Jan Kiszkaea643052010-03-01 19:10:31 +01002372 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002373 }
Andreas Färber1bc22652012-10-31 06:06:49 +01002374 ret = kvm_put_apic(x86_cpu);
Jan Kiszka680c1c62011-10-16 13:23:26 +02002375 if (ret < 0) {
2376 return ret;
2377 }
Jan Kiszkaea643052010-03-01 19:10:31 +01002378 }
Marcelo Tosatti7477cd32013-08-19 14:13:42 -03002379
2380 ret = kvm_put_tscdeadline_msr(x86_cpu);
2381 if (ret < 0) {
2382 return ret;
2383 }
2384
Andreas Färber1bc22652012-10-31 06:06:49 +01002385 ret = kvm_put_vcpu_events(x86_cpu, level);
Jan Kiszkab9bec742010-12-27 16:19:29 +01002386 if (ret < 0) {
Jan Kiszkaa0fb0022009-11-25 00:33:03 +01002387 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002388 }
Andreas Färber1bc22652012-10-31 06:06:49 +01002389 ret = kvm_put_debugregs(x86_cpu);
Jan Kiszkab9bec742010-12-27 16:19:29 +01002390 if (ret < 0) {
Jan Kiszkab0b1d692010-03-01 19:10:29 +01002391 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002392 }
Jan Kiszkab0b1d692010-03-01 19:10:29 +01002393 /* must be last */
Andreas Färber1bc22652012-10-31 06:06:49 +01002394 ret = kvm_guest_debug_workarounds(x86_cpu);
Jan Kiszkab9bec742010-12-27 16:19:29 +01002395 if (ret < 0) {
Jan Kiszkab0b1d692010-03-01 19:10:29 +01002396 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002397 }
aliguori05330442008-11-05 16:29:27 +00002398 return 0;
2399}
2400
Andreas Färber20d695a2012-10-31 06:57:49 +01002401int kvm_arch_get_registers(CPUState *cs)
aliguori05330442008-11-05 16:29:27 +00002402{
Andreas Färber20d695a2012-10-31 06:57:49 +01002403 X86CPU *cpu = X86_CPU(cs);
aliguori05330442008-11-05 16:29:27 +00002404 int ret;
2405
Andreas Färber20d695a2012-10-31 06:57:49 +01002406 assert(cpu_is_stopped(cs) || qemu_cpu_is_self(cs));
Jan Kiszkadbaa07c2010-05-04 09:45:26 -03002407
Andreas Färber1bc22652012-10-31 06:06:49 +01002408 ret = kvm_getput_regs(cpu, 0);
Jan Kiszkab9bec742010-12-27 16:19:29 +01002409 if (ret < 0) {
aliguori05330442008-11-05 16:29:27 +00002410 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002411 }
Andreas Färber1bc22652012-10-31 06:06:49 +01002412 ret = kvm_get_xsave(cpu);
Jan Kiszkab9bec742010-12-27 16:19:29 +01002413 if (ret < 0) {
Sheng Yangf1665b22010-06-17 17:53:07 +08002414 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002415 }
Andreas Färber1bc22652012-10-31 06:06:49 +01002416 ret = kvm_get_xcrs(cpu);
Jan Kiszkab9bec742010-12-27 16:19:29 +01002417 if (ret < 0) {
aliguori05330442008-11-05 16:29:27 +00002418 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002419 }
Andreas Färber1bc22652012-10-31 06:06:49 +01002420 ret = kvm_get_sregs(cpu);
Jan Kiszkab9bec742010-12-27 16:19:29 +01002421 if (ret < 0) {
aliguori05330442008-11-05 16:29:27 +00002422 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002423 }
Andreas Färber1bc22652012-10-31 06:06:49 +01002424 ret = kvm_get_msrs(cpu);
Jan Kiszkab9bec742010-12-27 16:19:29 +01002425 if (ret < 0) {
aliguori05330442008-11-05 16:29:27 +00002426 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002427 }
Andreas Färber23d02d92012-05-03 16:56:46 +02002428 ret = kvm_get_mp_state(cpu);
Jan Kiszkab9bec742010-12-27 16:19:29 +01002429 if (ret < 0) {
Jan Kiszka5a2e3c22009-11-25 00:31:03 +01002430 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002431 }
Andreas Färber1bc22652012-10-31 06:06:49 +01002432 ret = kvm_get_apic(cpu);
Jan Kiszka680c1c62011-10-16 13:23:26 +02002433 if (ret < 0) {
2434 return ret;
2435 }
Andreas Färber1bc22652012-10-31 06:06:49 +01002436 ret = kvm_get_vcpu_events(cpu);
Jan Kiszkab9bec742010-12-27 16:19:29 +01002437 if (ret < 0) {
Jan Kiszkaa0fb0022009-11-25 00:33:03 +01002438 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002439 }
Andreas Färber1bc22652012-10-31 06:06:49 +01002440 ret = kvm_get_debugregs(cpu);
Jan Kiszkab9bec742010-12-27 16:19:29 +01002441 if (ret < 0) {
Jan Kiszkaff44f1a2010-03-12 15:20:49 +01002442 return ret;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002443 }
aliguori05330442008-11-05 16:29:27 +00002444 return 0;
2445}
2446
Andreas Färber20d695a2012-10-31 06:57:49 +01002447void kvm_arch_pre_run(CPUState *cpu, struct kvm_run *run)
aliguori05330442008-11-05 16:29:27 +00002448{
Andreas Färber20d695a2012-10-31 06:57:49 +01002449 X86CPU *x86_cpu = X86_CPU(cpu);
2450 CPUX86State *env = &x86_cpu->env;
Jan Kiszkace377af2011-02-07 12:19:21 +01002451 int ret;
2452
Lai Jiangshan276ce812010-12-10 15:42:53 +08002453 /* Inject NMI */
Paolo Bonzinifc12d722015-06-18 18:28:42 +02002454 if (cpu->interrupt_request & (CPU_INTERRUPT_NMI | CPU_INTERRUPT_SMI)) {
2455 if (cpu->interrupt_request & CPU_INTERRUPT_NMI) {
2456 qemu_mutex_lock_iothread();
2457 cpu->interrupt_request &= ~CPU_INTERRUPT_NMI;
2458 qemu_mutex_unlock_iothread();
2459 DPRINTF("injected NMI\n");
2460 ret = kvm_vcpu_ioctl(cpu, KVM_NMI);
2461 if (ret < 0) {
2462 fprintf(stderr, "KVM: injection failed, NMI lost (%s)\n",
2463 strerror(-ret));
2464 }
2465 }
2466 if (cpu->interrupt_request & CPU_INTERRUPT_SMI) {
2467 qemu_mutex_lock_iothread();
2468 cpu->interrupt_request &= ~CPU_INTERRUPT_SMI;
2469 qemu_mutex_unlock_iothread();
2470 DPRINTF("injected SMI\n");
2471 ret = kvm_vcpu_ioctl(cpu, KVM_SMI);
2472 if (ret < 0) {
2473 fprintf(stderr, "KVM: injection failed, SMI lost (%s)\n",
2474 strerror(-ret));
2475 }
Jan Kiszkace377af2011-02-07 12:19:21 +01002476 }
Lai Jiangshan276ce812010-12-10 15:42:53 +08002477 }
2478
Jan Kiszka4b8523e2015-06-18 18:47:23 +02002479 if (!kvm_irqchip_in_kernel()) {
2480 qemu_mutex_lock_iothread();
2481 }
2482
Paolo Bonzinie0723c42013-03-08 19:21:50 +01002483 /* Force the VCPU out of its inner loop to process any INIT requests
2484 * or (for userspace APIC, but it is cheap to combine the checks here)
2485 * pending TPR access reports.
2486 */
2487 if (cpu->interrupt_request & (CPU_INTERRUPT_INIT | CPU_INTERRUPT_TPR)) {
Paolo Bonzinifc12d722015-06-18 18:28:42 +02002488 if ((cpu->interrupt_request & CPU_INTERRUPT_INIT) &&
2489 !(env->hflags & HF_SMM_MASK)) {
2490 cpu->exit_request = 1;
2491 }
2492 if (cpu->interrupt_request & CPU_INTERRUPT_TPR) {
2493 cpu->exit_request = 1;
2494 }
Paolo Bonzinie0723c42013-03-08 19:21:50 +01002495 }
aliguori05330442008-11-05 16:29:27 +00002496
Paolo Bonzinie0723c42013-03-08 19:21:50 +01002497 if (!kvm_irqchip_in_kernel()) {
Jan Kiszkadb1669b2011-02-07 12:19:19 +01002498 /* Try to inject an interrupt if the guest can accept it */
2499 if (run->ready_for_interrupt_injection &&
Andreas Färber259186a2013-01-17 18:51:17 +01002500 (cpu->interrupt_request & CPU_INTERRUPT_HARD) &&
Jan Kiszkadb1669b2011-02-07 12:19:19 +01002501 (env->eflags & IF_MASK)) {
2502 int irq;
aliguori05330442008-11-05 16:29:27 +00002503
Andreas Färber259186a2013-01-17 18:51:17 +01002504 cpu->interrupt_request &= ~CPU_INTERRUPT_HARD;
Jan Kiszkadb1669b2011-02-07 12:19:19 +01002505 irq = cpu_get_pic_interrupt(env);
2506 if (irq >= 0) {
2507 struct kvm_interrupt intr;
2508
2509 intr.irq = irq;
Jan Kiszkadb1669b2011-02-07 12:19:19 +01002510 DPRINTF("injected interrupt %d\n", irq);
Andreas Färber1bc22652012-10-31 06:06:49 +01002511 ret = kvm_vcpu_ioctl(cpu, KVM_INTERRUPT, &intr);
Jan Kiszkace377af2011-02-07 12:19:21 +01002512 if (ret < 0) {
2513 fprintf(stderr,
2514 "KVM: injection failed, interrupt lost (%s)\n",
2515 strerror(-ret));
2516 }
Jan Kiszkadb1669b2011-02-07 12:19:19 +01002517 }
2518 }
2519
2520 /* If we have an interrupt but the guest is not ready to receive an
2521 * interrupt, request an interrupt window exit. This will
2522 * cause a return to userspace as soon as the guest is ready to
2523 * receive interrupts. */
Andreas Färber259186a2013-01-17 18:51:17 +01002524 if ((cpu->interrupt_request & CPU_INTERRUPT_HARD)) {
Jan Kiszkadb1669b2011-02-07 12:19:19 +01002525 run->request_interrupt_window = 1;
2526 } else {
2527 run->request_interrupt_window = 0;
2528 }
2529
2530 DPRINTF("setting tpr\n");
Chen Fan02e51482013-12-23 17:04:02 +08002531 run->cr8 = cpu_get_apic_tpr(x86_cpu->apic_state);
Jan Kiszka4b8523e2015-06-18 18:47:23 +02002532
2533 qemu_mutex_unlock_iothread();
Jan Kiszkadb1669b2011-02-07 12:19:19 +01002534 }
aliguori05330442008-11-05 16:29:27 +00002535}
2536
Paolo Bonzini4c663752015-04-08 13:30:58 +02002537MemTxAttrs kvm_arch_post_run(CPUState *cpu, struct kvm_run *run)
aliguori05330442008-11-05 16:29:27 +00002538{
Andreas Färber20d695a2012-10-31 06:57:49 +01002539 X86CPU *x86_cpu = X86_CPU(cpu);
2540 CPUX86State *env = &x86_cpu->env;
2541
Paolo Bonzinifc12d722015-06-18 18:28:42 +02002542 if (run->flags & KVM_RUN_X86_SMM) {
2543 env->hflags |= HF_SMM_MASK;
2544 } else {
2545 env->hflags &= HF_SMM_MASK;
2546 }
Jan Kiszkab9bec742010-12-27 16:19:29 +01002547 if (run->if_flag) {
aliguori05330442008-11-05 16:29:27 +00002548 env->eflags |= IF_MASK;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002549 } else {
aliguori05330442008-11-05 16:29:27 +00002550 env->eflags &= ~IF_MASK;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002551 }
Jan Kiszka4b8523e2015-06-18 18:47:23 +02002552
2553 /* We need to protect the apic state against concurrent accesses from
2554 * different threads in case the userspace irqchip is used. */
2555 if (!kvm_irqchip_in_kernel()) {
2556 qemu_mutex_lock_iothread();
2557 }
Chen Fan02e51482013-12-23 17:04:02 +08002558 cpu_set_apic_tpr(x86_cpu->apic_state, run->cr8);
2559 cpu_set_apic_base(x86_cpu->apic_state, run->apic_base);
Jan Kiszka4b8523e2015-06-18 18:47:23 +02002560 if (!kvm_irqchip_in_kernel()) {
2561 qemu_mutex_unlock_iothread();
2562 }
Paolo Bonzinif794aa42015-04-08 14:52:04 +02002563 return cpu_get_mem_attrs(env);
aliguori05330442008-11-05 16:29:27 +00002564}
2565
Andreas Färber20d695a2012-10-31 06:57:49 +01002566int kvm_arch_process_async_events(CPUState *cs)
Marcelo Tosatti0af691d2010-05-04 09:45:27 -03002567{
Andreas Färber20d695a2012-10-31 06:57:49 +01002568 X86CPU *cpu = X86_CPU(cs);
2569 CPUX86State *env = &cpu->env;
Andreas Färber232fc232012-05-05 01:14:41 +02002570
Andreas Färber259186a2013-01-17 18:51:17 +01002571 if (cs->interrupt_request & CPU_INTERRUPT_MCE) {
Jan Kiszkaab443472011-03-02 08:56:14 +01002572 /* We must not raise CPU_INTERRUPT_MCE if it's not supported. */
2573 assert(env->mcg_cap);
2574
Andreas Färber259186a2013-01-17 18:51:17 +01002575 cs->interrupt_request &= ~CPU_INTERRUPT_MCE;
Jan Kiszkaab443472011-03-02 08:56:14 +01002576
Andreas Färberdd1750d2013-05-01 13:45:44 +02002577 kvm_cpu_synchronize_state(cs);
Jan Kiszkaab443472011-03-02 08:56:14 +01002578
2579 if (env->exception_injected == EXCP08_DBLE) {
2580 /* this means triple fault */
2581 qemu_system_reset_request();
Andreas Färberfcd7d002012-12-17 08:02:44 +01002582 cs->exit_request = 1;
Jan Kiszkaab443472011-03-02 08:56:14 +01002583 return 0;
2584 }
2585 env->exception_injected = EXCP12_MCHK;
2586 env->has_error_code = 0;
2587
Andreas Färber259186a2013-01-17 18:51:17 +01002588 cs->halted = 0;
Jan Kiszkaab443472011-03-02 08:56:14 +01002589 if (kvm_irqchip_in_kernel() && env->mp_state == KVM_MP_STATE_HALTED) {
2590 env->mp_state = KVM_MP_STATE_RUNNABLE;
2591 }
2592 }
2593
Paolo Bonzinifc12d722015-06-18 18:28:42 +02002594 if ((cs->interrupt_request & CPU_INTERRUPT_INIT) &&
2595 !(env->hflags & HF_SMM_MASK)) {
Paolo Bonzinie0723c42013-03-08 19:21:50 +01002596 kvm_cpu_synchronize_state(cs);
2597 do_cpu_init(cpu);
2598 }
2599
Jan Kiszkadb1669b2011-02-07 12:19:19 +01002600 if (kvm_irqchip_in_kernel()) {
2601 return 0;
2602 }
2603
Andreas Färber259186a2013-01-17 18:51:17 +01002604 if (cs->interrupt_request & CPU_INTERRUPT_POLL) {
2605 cs->interrupt_request &= ~CPU_INTERRUPT_POLL;
Chen Fan02e51482013-12-23 17:04:02 +08002606 apic_poll_irq(cpu->apic_state);
Jan Kiszka5d62c432012-07-09 16:42:32 +02002607 }
Andreas Färber259186a2013-01-17 18:51:17 +01002608 if (((cs->interrupt_request & CPU_INTERRUPT_HARD) &&
Jan Kiszka4601f7b2011-03-15 12:26:19 +01002609 (env->eflags & IF_MASK)) ||
Andreas Färber259186a2013-01-17 18:51:17 +01002610 (cs->interrupt_request & CPU_INTERRUPT_NMI)) {
2611 cs->halted = 0;
Jan Kiszka6792a572011-02-07 12:19:18 +01002612 }
Andreas Färber259186a2013-01-17 18:51:17 +01002613 if (cs->interrupt_request & CPU_INTERRUPT_SIPI) {
Andreas Färberdd1750d2013-05-01 13:45:44 +02002614 kvm_cpu_synchronize_state(cs);
Andreas Färber232fc232012-05-05 01:14:41 +02002615 do_cpu_sipi(cpu);
Marcelo Tosatti0af691d2010-05-04 09:45:27 -03002616 }
Andreas Färber259186a2013-01-17 18:51:17 +01002617 if (cs->interrupt_request & CPU_INTERRUPT_TPR) {
2618 cs->interrupt_request &= ~CPU_INTERRUPT_TPR;
Andreas Färberdd1750d2013-05-01 13:45:44 +02002619 kvm_cpu_synchronize_state(cs);
Chen Fan02e51482013-12-23 17:04:02 +08002620 apic_handle_tpr_access_report(cpu->apic_state, env->eip,
Jan Kiszkad362e752012-02-17 18:31:17 +01002621 env->tpr_access_type);
2622 }
Marcelo Tosatti0af691d2010-05-04 09:45:27 -03002623
Andreas Färber259186a2013-01-17 18:51:17 +01002624 return cs->halted;
Marcelo Tosatti0af691d2010-05-04 09:45:27 -03002625}
2626
Andreas Färber839b5632012-05-03 17:00:31 +02002627static int kvm_handle_halt(X86CPU *cpu)
aliguori05330442008-11-05 16:29:27 +00002628{
Andreas Färber259186a2013-01-17 18:51:17 +01002629 CPUState *cs = CPU(cpu);
Andreas Färber839b5632012-05-03 17:00:31 +02002630 CPUX86State *env = &cpu->env;
2631
Andreas Färber259186a2013-01-17 18:51:17 +01002632 if (!((cs->interrupt_request & CPU_INTERRUPT_HARD) &&
aliguori05330442008-11-05 16:29:27 +00002633 (env->eflags & IF_MASK)) &&
Andreas Färber259186a2013-01-17 18:51:17 +01002634 !(cs->interrupt_request & CPU_INTERRUPT_NMI)) {
2635 cs->halted = 1;
Jan Kiszkabb4ea392011-03-15 12:26:28 +01002636 return EXCP_HLT;
aliguori05330442008-11-05 16:29:27 +00002637 }
2638
Jan Kiszkabb4ea392011-03-15 12:26:28 +01002639 return 0;
aliguori05330442008-11-05 16:29:27 +00002640}
2641
Andreas Färberf7575c962012-12-01 06:18:14 +01002642static int kvm_handle_tpr_access(X86CPU *cpu)
Jan Kiszkad362e752012-02-17 18:31:17 +01002643{
Andreas Färberf7575c962012-12-01 06:18:14 +01002644 CPUState *cs = CPU(cpu);
2645 struct kvm_run *run = cs->kvm_run;
Jan Kiszkad362e752012-02-17 18:31:17 +01002646
Chen Fan02e51482013-12-23 17:04:02 +08002647 apic_handle_tpr_access_report(cpu->apic_state, run->tpr_access.rip,
Jan Kiszkad362e752012-02-17 18:31:17 +01002648 run->tpr_access.is_write ? TPR_ACCESS_WRITE
2649 : TPR_ACCESS_READ);
2650 return 1;
2651}
2652
Andreas Färberf17ec442013-06-29 19:40:58 +02002653int kvm_arch_insert_sw_breakpoint(CPUState *cs, struct kvm_sw_breakpoint *bp)
aliguorie22a25c2009-03-12 20:12:48 +00002654{
Juan Quintela38972932009-09-23 01:19:02 +02002655 static const uint8_t int3 = 0xcc;
aliguori64bf3f42009-03-28 17:51:40 +00002656
Andreas Färberf17ec442013-06-29 19:40:58 +02002657 if (cpu_memory_rw_debug(cs, bp->pc, (uint8_t *)&bp->saved_insn, 1, 0) ||
2658 cpu_memory_rw_debug(cs, bp->pc, (uint8_t *)&int3, 1, 1)) {
aliguorie22a25c2009-03-12 20:12:48 +00002659 return -EINVAL;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002660 }
aliguorie22a25c2009-03-12 20:12:48 +00002661 return 0;
2662}
2663
Andreas Färberf17ec442013-06-29 19:40:58 +02002664int kvm_arch_remove_sw_breakpoint(CPUState *cs, struct kvm_sw_breakpoint *bp)
aliguorie22a25c2009-03-12 20:12:48 +00002665{
2666 uint8_t int3;
2667
Andreas Färberf17ec442013-06-29 19:40:58 +02002668 if (cpu_memory_rw_debug(cs, bp->pc, &int3, 1, 0) || int3 != 0xcc ||
2669 cpu_memory_rw_debug(cs, bp->pc, (uint8_t *)&bp->saved_insn, 1, 1)) {
aliguorie22a25c2009-03-12 20:12:48 +00002670 return -EINVAL;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002671 }
aliguorie22a25c2009-03-12 20:12:48 +00002672 return 0;
2673}
2674
2675static struct {
2676 target_ulong addr;
2677 int len;
2678 int type;
2679} hw_breakpoint[4];
2680
2681static int nb_hw_breakpoint;
2682
2683static int find_hw_breakpoint(target_ulong addr, int len, int type)
2684{
2685 int n;
2686
Jan Kiszkab9bec742010-12-27 16:19:29 +01002687 for (n = 0; n < nb_hw_breakpoint; n++) {
aliguorie22a25c2009-03-12 20:12:48 +00002688 if (hw_breakpoint[n].addr == addr && hw_breakpoint[n].type == type &&
Jan Kiszkab9bec742010-12-27 16:19:29 +01002689 (hw_breakpoint[n].len == len || len == -1)) {
aliguorie22a25c2009-03-12 20:12:48 +00002690 return n;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002691 }
2692 }
aliguorie22a25c2009-03-12 20:12:48 +00002693 return -1;
2694}
2695
2696int kvm_arch_insert_hw_breakpoint(target_ulong addr,
2697 target_ulong len, int type)
2698{
2699 switch (type) {
2700 case GDB_BREAKPOINT_HW:
2701 len = 1;
2702 break;
2703 case GDB_WATCHPOINT_WRITE:
2704 case GDB_WATCHPOINT_ACCESS:
2705 switch (len) {
2706 case 1:
2707 break;
2708 case 2:
2709 case 4:
2710 case 8:
Jan Kiszkab9bec742010-12-27 16:19:29 +01002711 if (addr & (len - 1)) {
aliguorie22a25c2009-03-12 20:12:48 +00002712 return -EINVAL;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002713 }
aliguorie22a25c2009-03-12 20:12:48 +00002714 break;
2715 default:
2716 return -EINVAL;
2717 }
2718 break;
2719 default:
2720 return -ENOSYS;
2721 }
2722
Jan Kiszkab9bec742010-12-27 16:19:29 +01002723 if (nb_hw_breakpoint == 4) {
aliguorie22a25c2009-03-12 20:12:48 +00002724 return -ENOBUFS;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002725 }
2726 if (find_hw_breakpoint(addr, len, type) >= 0) {
aliguorie22a25c2009-03-12 20:12:48 +00002727 return -EEXIST;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002728 }
aliguorie22a25c2009-03-12 20:12:48 +00002729 hw_breakpoint[nb_hw_breakpoint].addr = addr;
2730 hw_breakpoint[nb_hw_breakpoint].len = len;
2731 hw_breakpoint[nb_hw_breakpoint].type = type;
2732 nb_hw_breakpoint++;
2733
2734 return 0;
2735}
2736
2737int kvm_arch_remove_hw_breakpoint(target_ulong addr,
2738 target_ulong len, int type)
2739{
2740 int n;
2741
2742 n = find_hw_breakpoint(addr, (type == GDB_BREAKPOINT_HW) ? 1 : len, type);
Jan Kiszkab9bec742010-12-27 16:19:29 +01002743 if (n < 0) {
aliguorie22a25c2009-03-12 20:12:48 +00002744 return -ENOENT;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002745 }
aliguorie22a25c2009-03-12 20:12:48 +00002746 nb_hw_breakpoint--;
2747 hw_breakpoint[n] = hw_breakpoint[nb_hw_breakpoint];
2748
2749 return 0;
2750}
2751
2752void kvm_arch_remove_all_hw_breakpoints(void)
2753{
2754 nb_hw_breakpoint = 0;
2755}
2756
2757static CPUWatchpoint hw_watchpoint;
2758
Andreas Färbera60f24b2012-12-01 05:35:08 +01002759static int kvm_handle_debug(X86CPU *cpu,
Blue Swirl48405522012-09-08 12:43:16 +00002760 struct kvm_debug_exit_arch *arch_info)
aliguorie22a25c2009-03-12 20:12:48 +00002761{
Andreas Färbered2803d2013-06-21 20:20:45 +02002762 CPUState *cs = CPU(cpu);
Andreas Färbera60f24b2012-12-01 05:35:08 +01002763 CPUX86State *env = &cpu->env;
Jan Kiszkaf2574732011-03-15 12:26:30 +01002764 int ret = 0;
aliguorie22a25c2009-03-12 20:12:48 +00002765 int n;
2766
2767 if (arch_info->exception == 1) {
2768 if (arch_info->dr6 & (1 << 14)) {
Andreas Färbered2803d2013-06-21 20:20:45 +02002769 if (cs->singlestep_enabled) {
Jan Kiszkaf2574732011-03-15 12:26:30 +01002770 ret = EXCP_DEBUG;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002771 }
aliguorie22a25c2009-03-12 20:12:48 +00002772 } else {
Jan Kiszkab9bec742010-12-27 16:19:29 +01002773 for (n = 0; n < 4; n++) {
2774 if (arch_info->dr6 & (1 << n)) {
aliguorie22a25c2009-03-12 20:12:48 +00002775 switch ((arch_info->dr7 >> (16 + n*4)) & 0x3) {
2776 case 0x0:
Jan Kiszkaf2574732011-03-15 12:26:30 +01002777 ret = EXCP_DEBUG;
aliguorie22a25c2009-03-12 20:12:48 +00002778 break;
2779 case 0x1:
Jan Kiszkaf2574732011-03-15 12:26:30 +01002780 ret = EXCP_DEBUG;
Andreas Färberff4700b2013-08-26 18:23:18 +02002781 cs->watchpoint_hit = &hw_watchpoint;
aliguorie22a25c2009-03-12 20:12:48 +00002782 hw_watchpoint.vaddr = hw_breakpoint[n].addr;
2783 hw_watchpoint.flags = BP_MEM_WRITE;
2784 break;
2785 case 0x3:
Jan Kiszkaf2574732011-03-15 12:26:30 +01002786 ret = EXCP_DEBUG;
Andreas Färberff4700b2013-08-26 18:23:18 +02002787 cs->watchpoint_hit = &hw_watchpoint;
aliguorie22a25c2009-03-12 20:12:48 +00002788 hw_watchpoint.vaddr = hw_breakpoint[n].addr;
2789 hw_watchpoint.flags = BP_MEM_ACCESS;
2790 break;
2791 }
Jan Kiszkab9bec742010-12-27 16:19:29 +01002792 }
2793 }
aliguorie22a25c2009-03-12 20:12:48 +00002794 }
Andreas Färberff4700b2013-08-26 18:23:18 +02002795 } else if (kvm_find_sw_breakpoint(cs, arch_info->pc)) {
Jan Kiszkaf2574732011-03-15 12:26:30 +01002796 ret = EXCP_DEBUG;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002797 }
Jan Kiszkaf2574732011-03-15 12:26:30 +01002798 if (ret == 0) {
Andreas Färberff4700b2013-08-26 18:23:18 +02002799 cpu_synchronize_state(cs);
Blue Swirl48405522012-09-08 12:43:16 +00002800 assert(env->exception_injected == -1);
Jan Kiszkab0b1d692010-03-01 19:10:29 +01002801
Jan Kiszkaf2574732011-03-15 12:26:30 +01002802 /* pass to guest */
Blue Swirl48405522012-09-08 12:43:16 +00002803 env->exception_injected = arch_info->exception;
2804 env->has_error_code = 0;
Jan Kiszkab0b1d692010-03-01 19:10:29 +01002805 }
aliguorie22a25c2009-03-12 20:12:48 +00002806
Jan Kiszkaf2574732011-03-15 12:26:30 +01002807 return ret;
aliguorie22a25c2009-03-12 20:12:48 +00002808}
2809
Andreas Färber20d695a2012-10-31 06:57:49 +01002810void kvm_arch_update_guest_debug(CPUState *cpu, struct kvm_guest_debug *dbg)
aliguorie22a25c2009-03-12 20:12:48 +00002811{
2812 const uint8_t type_code[] = {
2813 [GDB_BREAKPOINT_HW] = 0x0,
2814 [GDB_WATCHPOINT_WRITE] = 0x1,
2815 [GDB_WATCHPOINT_ACCESS] = 0x3
2816 };
2817 const uint8_t len_code[] = {
2818 [1] = 0x0, [2] = 0x1, [4] = 0x3, [8] = 0x2
2819 };
2820 int n;
2821
Andreas Färbera60f24b2012-12-01 05:35:08 +01002822 if (kvm_sw_breakpoints_active(cpu)) {
aliguorie22a25c2009-03-12 20:12:48 +00002823 dbg->control |= KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP;
Jan Kiszkab9bec742010-12-27 16:19:29 +01002824 }
aliguorie22a25c2009-03-12 20:12:48 +00002825 if (nb_hw_breakpoint > 0) {
2826 dbg->control |= KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_HW_BP;
2827 dbg->arch.debugreg[7] = 0x0600;
2828 for (n = 0; n < nb_hw_breakpoint; n++) {
2829 dbg->arch.debugreg[n] = hw_breakpoint[n].addr;
2830 dbg->arch.debugreg[7] |= (2 << (n * 2)) |
2831 (type_code[hw_breakpoint[n].type] << (16 + n*4)) |
Jan Kiszka95c077c2010-12-27 15:58:23 +01002832 ((uint32_t)len_code[hw_breakpoint[n].len] << (18 + n*4));
aliguorie22a25c2009-03-12 20:12:48 +00002833 }
2834 }
2835}
Gleb Natapov4513d922010-05-10 11:21:34 +03002836
Jan Kiszka2a4dac82011-03-15 12:26:29 +01002837static bool host_supports_vmx(void)
2838{
2839 uint32_t ecx, unused;
2840
2841 host_cpuid(1, 0, &unused, &unused, &ecx, &unused);
2842 return ecx & CPUID_EXT_VMX;
2843}
2844
2845#define VMX_INVALID_GUEST_STATE 0x80000021
2846
Andreas Färber20d695a2012-10-31 06:57:49 +01002847int kvm_arch_handle_exit(CPUState *cs, struct kvm_run *run)
Jan Kiszka2a4dac82011-03-15 12:26:29 +01002848{
Andreas Färber20d695a2012-10-31 06:57:49 +01002849 X86CPU *cpu = X86_CPU(cs);
Jan Kiszka2a4dac82011-03-15 12:26:29 +01002850 uint64_t code;
2851 int ret;
2852
2853 switch (run->exit_reason) {
2854 case KVM_EXIT_HLT:
2855 DPRINTF("handle_hlt\n");
Jan Kiszka4b8523e2015-06-18 18:47:23 +02002856 qemu_mutex_lock_iothread();
Andreas Färber839b5632012-05-03 17:00:31 +02002857 ret = kvm_handle_halt(cpu);
Jan Kiszka4b8523e2015-06-18 18:47:23 +02002858 qemu_mutex_unlock_iothread();
Jan Kiszka2a4dac82011-03-15 12:26:29 +01002859 break;
2860 case KVM_EXIT_SET_TPR:
2861 ret = 0;
2862 break;
Jan Kiszkad362e752012-02-17 18:31:17 +01002863 case KVM_EXIT_TPR_ACCESS:
Jan Kiszka4b8523e2015-06-18 18:47:23 +02002864 qemu_mutex_lock_iothread();
Andreas Färberf7575c962012-12-01 06:18:14 +01002865 ret = kvm_handle_tpr_access(cpu);
Jan Kiszka4b8523e2015-06-18 18:47:23 +02002866 qemu_mutex_unlock_iothread();
Jan Kiszkad362e752012-02-17 18:31:17 +01002867 break;
Jan Kiszka2a4dac82011-03-15 12:26:29 +01002868 case KVM_EXIT_FAIL_ENTRY:
2869 code = run->fail_entry.hardware_entry_failure_reason;
2870 fprintf(stderr, "KVM: entry failed, hardware error 0x%" PRIx64 "\n",
2871 code);
2872 if (host_supports_vmx() && code == VMX_INVALID_GUEST_STATE) {
2873 fprintf(stderr,
Vagrant Cascadian12619722011-11-14 14:06:23 -08002874 "\nIf you're running a guest on an Intel machine without "
Jan Kiszka2a4dac82011-03-15 12:26:29 +01002875 "unrestricted mode\n"
2876 "support, the failure can be most likely due to the guest "
2877 "entering an invalid\n"
2878 "state for Intel VT. For example, the guest maybe running "
2879 "in big real mode\n"
2880 "which is not supported on less recent Intel processors."
2881 "\n\n");
2882 }
2883 ret = -1;
2884 break;
2885 case KVM_EXIT_EXCEPTION:
2886 fprintf(stderr, "KVM: exception %d exit (error code 0x%x)\n",
2887 run->ex.exception, run->ex.error_code);
2888 ret = -1;
2889 break;
Jan Kiszkaf2574732011-03-15 12:26:30 +01002890 case KVM_EXIT_DEBUG:
2891 DPRINTF("kvm_exit_debug\n");
Jan Kiszka4b8523e2015-06-18 18:47:23 +02002892 qemu_mutex_lock_iothread();
Andreas Färbera60f24b2012-12-01 05:35:08 +01002893 ret = kvm_handle_debug(cpu, &run->debug.arch);
Jan Kiszka4b8523e2015-06-18 18:47:23 +02002894 qemu_mutex_unlock_iothread();
Jan Kiszkaf2574732011-03-15 12:26:30 +01002895 break;
Jan Kiszka2a4dac82011-03-15 12:26:29 +01002896 default:
2897 fprintf(stderr, "KVM: unknown exit reason %d\n", run->exit_reason);
2898 ret = -1;
2899 break;
2900 }
2901
2902 return ret;
2903}
2904
Andreas Färber20d695a2012-10-31 06:57:49 +01002905bool kvm_arch_stop_on_emulation_error(CPUState *cs)
Gleb Natapov4513d922010-05-10 11:21:34 +03002906{
Andreas Färber20d695a2012-10-31 06:57:49 +01002907 X86CPU *cpu = X86_CPU(cs);
2908 CPUX86State *env = &cpu->env;
2909
Andreas Färberdd1750d2013-05-01 13:45:44 +02002910 kvm_cpu_synchronize_state(cs);
Jan Kiszkab9bec742010-12-27 16:19:29 +01002911 return !(env->cr[0] & CR0_PE_MASK) ||
2912 ((env->segs[R_CS].selector & 3) != 3);
Gleb Natapov4513d922010-05-10 11:21:34 +03002913}
Jan Kiszka84b058d2011-10-15 11:49:47 +02002914
2915void kvm_arch_init_irq_routing(KVMState *s)
2916{
2917 if (!kvm_check_extension(s, KVM_CAP_IRQ_ROUTING)) {
2918 /* If kernel can't do irq routing, interrupt source
2919 * override 0->2 cannot be set up as required by HPET.
2920 * So we have to disable it.
2921 */
2922 no_hpet = 1;
2923 }
Peter Maydellcc7e0dd2012-07-26 15:35:14 +01002924 /* We know at this point that we're using the in-kernel
Peter Maydell614e41b2012-07-26 15:35:15 +01002925 * irqchip, so we can use irqfds, and on x86 we know
Peter Maydellf3e1bed2012-07-26 15:35:16 +01002926 * we can use msi via irqfd and GSI routing.
Peter Maydellcc7e0dd2012-07-26 15:35:14 +01002927 */
Peter Maydell614e41b2012-07-26 15:35:15 +01002928 kvm_msi_via_irqfd_allowed = true;
Peter Maydellf3e1bed2012-07-26 15:35:16 +01002929 kvm_gsi_routing_allowed = true;
Jan Kiszka84b058d2011-10-15 11:49:47 +02002930}
Jan Kiszkab139bd32012-08-27 08:28:40 +02002931
2932/* Classic KVM device assignment interface. Will remain x86 only. */
2933int kvm_device_pci_assign(KVMState *s, PCIHostDeviceAddress *dev_addr,
2934 uint32_t flags, uint32_t *dev_id)
2935{
2936 struct kvm_assigned_pci_dev dev_data = {
2937 .segnr = dev_addr->domain,
2938 .busnr = dev_addr->bus,
2939 .devfn = PCI_DEVFN(dev_addr->slot, dev_addr->function),
2940 .flags = flags,
2941 };
2942 int ret;
2943
2944 dev_data.assigned_dev_id =
2945 (dev_addr->domain << 16) | (dev_addr->bus << 8) | dev_data.devfn;
2946
2947 ret = kvm_vm_ioctl(s, KVM_ASSIGN_PCI_DEVICE, &dev_data);
2948 if (ret < 0) {
2949 return ret;
2950 }
2951
2952 *dev_id = dev_data.assigned_dev_id;
2953
2954 return 0;
2955}
2956
2957int kvm_device_pci_deassign(KVMState *s, uint32_t dev_id)
2958{
2959 struct kvm_assigned_pci_dev dev_data = {
2960 .assigned_dev_id = dev_id,
2961 };
2962
2963 return kvm_vm_ioctl(s, KVM_DEASSIGN_PCI_DEVICE, &dev_data);
2964}
2965
2966static int kvm_assign_irq_internal(KVMState *s, uint32_t dev_id,
2967 uint32_t irq_type, uint32_t guest_irq)
2968{
2969 struct kvm_assigned_irq assigned_irq = {
2970 .assigned_dev_id = dev_id,
2971 .guest_irq = guest_irq,
2972 .flags = irq_type,
2973 };
2974
2975 if (kvm_check_extension(s, KVM_CAP_ASSIGN_DEV_IRQ)) {
2976 return kvm_vm_ioctl(s, KVM_ASSIGN_DEV_IRQ, &assigned_irq);
2977 } else {
2978 return kvm_vm_ioctl(s, KVM_ASSIGN_IRQ, &assigned_irq);
2979 }
2980}
2981
2982int kvm_device_intx_assign(KVMState *s, uint32_t dev_id, bool use_host_msi,
2983 uint32_t guest_irq)
2984{
2985 uint32_t irq_type = KVM_DEV_IRQ_GUEST_INTX |
2986 (use_host_msi ? KVM_DEV_IRQ_HOST_MSI : KVM_DEV_IRQ_HOST_INTX);
2987
2988 return kvm_assign_irq_internal(s, dev_id, irq_type, guest_irq);
2989}
2990
2991int kvm_device_intx_set_mask(KVMState *s, uint32_t dev_id, bool masked)
2992{
2993 struct kvm_assigned_pci_dev dev_data = {
2994 .assigned_dev_id = dev_id,
2995 .flags = masked ? KVM_DEV_ASSIGN_MASK_INTX : 0,
2996 };
2997
2998 return kvm_vm_ioctl(s, KVM_ASSIGN_SET_INTX_MASK, &dev_data);
2999}
3000
3001static int kvm_deassign_irq_internal(KVMState *s, uint32_t dev_id,
3002 uint32_t type)
3003{
3004 struct kvm_assigned_irq assigned_irq = {
3005 .assigned_dev_id = dev_id,
3006 .flags = type,
3007 };
3008
3009 return kvm_vm_ioctl(s, KVM_DEASSIGN_DEV_IRQ, &assigned_irq);
3010}
3011
3012int kvm_device_intx_deassign(KVMState *s, uint32_t dev_id, bool use_host_msi)
3013{
3014 return kvm_deassign_irq_internal(s, dev_id, KVM_DEV_IRQ_GUEST_INTX |
3015 (use_host_msi ? KVM_DEV_IRQ_HOST_MSI : KVM_DEV_IRQ_HOST_INTX));
3016}
3017
3018int kvm_device_msi_assign(KVMState *s, uint32_t dev_id, int virq)
3019{
3020 return kvm_assign_irq_internal(s, dev_id, KVM_DEV_IRQ_HOST_MSI |
3021 KVM_DEV_IRQ_GUEST_MSI, virq);
3022}
3023
3024int kvm_device_msi_deassign(KVMState *s, uint32_t dev_id)
3025{
3026 return kvm_deassign_irq_internal(s, dev_id, KVM_DEV_IRQ_GUEST_MSI |
3027 KVM_DEV_IRQ_HOST_MSI);
3028}
3029
3030bool kvm_device_msix_supported(KVMState *s)
3031{
3032 /* The kernel lacks a corresponding KVM_CAP, so we probe by calling
3033 * KVM_ASSIGN_SET_MSIX_NR with an invalid parameter. */
3034 return kvm_vm_ioctl(s, KVM_ASSIGN_SET_MSIX_NR, NULL) == -EFAULT;
3035}
3036
3037int kvm_device_msix_init_vectors(KVMState *s, uint32_t dev_id,
3038 uint32_t nr_vectors)
3039{
3040 struct kvm_assigned_msix_nr msix_nr = {
3041 .assigned_dev_id = dev_id,
3042 .entry_nr = nr_vectors,
3043 };
3044
3045 return kvm_vm_ioctl(s, KVM_ASSIGN_SET_MSIX_NR, &msix_nr);
3046}
3047
3048int kvm_device_msix_set_vector(KVMState *s, uint32_t dev_id, uint32_t vector,
3049 int virq)
3050{
3051 struct kvm_assigned_msix_entry msix_entry = {
3052 .assigned_dev_id = dev_id,
3053 .gsi = virq,
3054 .entry = vector,
3055 };
3056
3057 return kvm_vm_ioctl(s, KVM_ASSIGN_SET_MSIX_ENTRY, &msix_entry);
3058}
3059
3060int kvm_device_msix_assign(KVMState *s, uint32_t dev_id)
3061{
3062 return kvm_assign_irq_internal(s, dev_id, KVM_DEV_IRQ_HOST_MSIX |
3063 KVM_DEV_IRQ_GUEST_MSIX, 0);
3064}
3065
3066int kvm_device_msix_deassign(KVMState *s, uint32_t dev_id)
3067{
3068 return kvm_deassign_irq_internal(s, dev_id, KVM_DEV_IRQ_GUEST_MSIX |
3069 KVM_DEV_IRQ_HOST_MSIX);
3070}
Frank Blaschka9e03a042015-01-09 09:04:40 +01003071
3072int kvm_arch_fixup_msi_route(struct kvm_irq_routing_entry *route,
Pavel Fedindc9f06c2015-10-15 16:44:52 +03003073 uint64_t address, uint32_t data, PCIDevice *dev)
Frank Blaschka9e03a042015-01-09 09:04:40 +01003074{
3075 return 0;
3076}
Eric Auger1850b6b2015-06-02 14:56:23 +01003077
3078int kvm_arch_msi_data_to_gsi(uint32_t data)
3079{
3080 abort();
3081}