blob: e58247554ccd1cace561e4d1ef5e84bb75660489 [file] [log] [blame]
pbrook9ee6e8b2007-11-11 00:04:49 +00001/*
2 * Arm PrimeCell PL022 Synchronous Serial Port
3 *
4 * Copyright (c) 2007 CodeSourcery.
5 * Written by Paul Brook
6 *
Matthew Fernandez8e31bf32011-06-26 12:21:35 +10007 * This code is licensed under the GPL.
pbrook9ee6e8b2007-11-11 00:04:49 +00008 */
9
Peter Maydell17b7f2d2016-01-26 18:17:28 +000010#include "qemu/osdep.h"
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010011#include "hw/sysbus.h"
Peter Maydell1d528662018-08-24 13:17:44 +010012#include "hw/ssi/pl022.h"
Alistair Francis8fd06712016-01-21 14:15:03 +000013#include "hw/ssi/ssi.h"
Paolo Bonzini03dd0242015-12-15 13:16:16 +010014#include "qemu/log.h"
pbrook9ee6e8b2007-11-11 00:04:49 +000015
16//#define DEBUG_PL022 1
17
18#ifdef DEBUG_PL022
Blue Swirl001faf32009-05-13 17:53:17 +000019#define DPRINTF(fmt, ...) \
20do { printf("pl022: " fmt , ## __VA_ARGS__); } while (0)
21#define BADF(fmt, ...) \
22do { fprintf(stderr, "pl022: error: " fmt , ## __VA_ARGS__); exit(1);} while (0)
pbrook9ee6e8b2007-11-11 00:04:49 +000023#else
Blue Swirl001faf32009-05-13 17:53:17 +000024#define DPRINTF(fmt, ...) do {} while(0)
25#define BADF(fmt, ...) \
26do { fprintf(stderr, "pl022: error: " fmt , ## __VA_ARGS__);} while (0)
pbrook9ee6e8b2007-11-11 00:04:49 +000027#endif
28
29#define PL022_CR1_LBM 0x01
30#define PL022_CR1_SSE 0x02
31#define PL022_CR1_MS 0x04
32#define PL022_CR1_SDO 0x08
33
34#define PL022_SR_TFE 0x01
35#define PL022_SR_TNF 0x02
36#define PL022_SR_RNE 0x04
37#define PL022_SR_RFF 0x08
38#define PL022_SR_BSY 0x10
39
40#define PL022_INT_ROR 0x01
Peter Maydell139d9412018-08-24 13:17:46 +010041#define PL022_INT_RT 0x02
pbrook9ee6e8b2007-11-11 00:04:49 +000042#define PL022_INT_RX 0x04
43#define PL022_INT_TX 0x08
44
pbrook9ee6e8b2007-11-11 00:04:49 +000045static const unsigned char pl022_id[8] =
46 { 0x22, 0x10, 0x04, 0x00, 0x0d, 0xf0, 0x05, 0xb1 };
47
Andreas Färberce556e02013-07-27 14:00:25 +020048static void pl022_update(PL022State *s)
pbrook9ee6e8b2007-11-11 00:04:49 +000049{
50 s->sr = 0;
51 if (s->tx_fifo_len == 0)
52 s->sr |= PL022_SR_TFE;
53 if (s->tx_fifo_len != 8)
54 s->sr |= PL022_SR_TNF;
55 if (s->rx_fifo_len != 0)
56 s->sr |= PL022_SR_RNE;
57 if (s->rx_fifo_len == 8)
58 s->sr |= PL022_SR_RFF;
59 if (s->tx_fifo_len)
60 s->sr |= PL022_SR_BSY;
61 s->is = 0;
62 if (s->rx_fifo_len >= 4)
63 s->is |= PL022_INT_RX;
64 if (s->tx_fifo_len <= 4)
65 s->is |= PL022_INT_TX;
66
67 qemu_set_irq(s->irq, (s->is & s->im) != 0);
68}
69
Andreas Färberce556e02013-07-27 14:00:25 +020070static void pl022_xfer(PL022State *s)
pbrook9ee6e8b2007-11-11 00:04:49 +000071{
72 int i;
73 int o;
74 int val;
75
76 if ((s->cr1 & PL022_CR1_SSE) == 0) {
77 pl022_update(s);
78 DPRINTF("Disabled\n");
79 return;
80 }
81
82 DPRINTF("Maybe xfer %d/%d\n", s->tx_fifo_len, s->rx_fifo_len);
83 i = (s->tx_fifo_head - s->tx_fifo_len) & 7;
84 o = s->rx_fifo_head;
85 /* ??? We do not emulate the line speed.
86 This may break some applications. The are two problematic cases:
87 (a) A driver feeds data into the TX FIFO until it is full,
88 and only then drains the RX FIFO. On real hardware the CPU can
89 feed data fast enough that the RX fifo never gets chance to overflow.
90 (b) A driver transmits data, deliberately allowing the RX FIFO to
91 overflow because it ignores the RX data anyway.
92
93 We choose to support (a) by stalling the transmit engine if it would
94 cause the RX FIFO to overflow. In practice much transmit-only code
95 falls into (a) because it flushes the RX FIFO to determine when
96 the transfer has completed. */
97 while (s->tx_fifo_len && s->rx_fifo_len < 8) {
98 DPRINTF("xfer\n");
99 val = s->tx_fifo[i];
100 if (s->cr1 & PL022_CR1_LBM) {
101 /* Loopback mode. */
pbrook9ee6e8b2007-11-11 00:04:49 +0000102 } else {
Paul Brook5493e332009-05-14 22:35:09 +0100103 val = ssi_transfer(s->ssi, val);
pbrook9ee6e8b2007-11-11 00:04:49 +0000104 }
105 s->rx_fifo[o] = val & s->bitmask;
106 i = (i + 1) & 7;
107 o = (o + 1) & 7;
108 s->tx_fifo_len--;
109 s->rx_fifo_len++;
110 }
111 s->rx_fifo_head = o;
112 pl022_update(s);
113}
114
Avi Kivitya8170e52012-10-23 12:30:10 +0200115static uint64_t pl022_read(void *opaque, hwaddr offset,
Avi Kivity02a59c32011-10-10 17:15:47 +0200116 unsigned size)
pbrook9ee6e8b2007-11-11 00:04:49 +0000117{
Andreas Färberce556e02013-07-27 14:00:25 +0200118 PL022State *s = (PL022State *)opaque;
pbrook9ee6e8b2007-11-11 00:04:49 +0000119 int val;
120
pbrook9ee6e8b2007-11-11 00:04:49 +0000121 if (offset >= 0xfe0 && offset < 0x1000) {
122 return pl022_id[(offset - 0xfe0) >> 2];
123 }
124 switch (offset) {
125 case 0x00: /* CR0 */
126 return s->cr0;
127 case 0x04: /* CR1 */
128 return s->cr1;
129 case 0x08: /* DR */
130 if (s->rx_fifo_len) {
131 val = s->rx_fifo[(s->rx_fifo_head - s->rx_fifo_len) & 7];
132 DPRINTF("RX %02x\n", val);
133 s->rx_fifo_len--;
134 pl022_xfer(s);
135 } else {
136 val = 0;
137 }
138 return val;
139 case 0x0c: /* SR */
140 return s->sr;
141 case 0x10: /* CPSR */
142 return s->cpsr;
143 case 0x14: /* IMSC */
144 return s->im;
145 case 0x18: /* RIS */
146 return s->is;
147 case 0x1c: /* MIS */
148 return s->im & s->is;
Peter Maydell7d3912f2018-08-24 13:17:46 +0100149 case 0x24: /* DMACR */
pbrook9ee6e8b2007-11-11 00:04:49 +0000150 /* Not implemented. */
151 return 0;
152 default:
Peter Maydellaf83c322012-10-18 14:11:41 +0100153 qemu_log_mask(LOG_GUEST_ERROR,
154 "pl022_read: Bad offset %x\n", (int)offset);
pbrook9ee6e8b2007-11-11 00:04:49 +0000155 return 0;
156 }
157}
158
Avi Kivitya8170e52012-10-23 12:30:10 +0200159static void pl022_write(void *opaque, hwaddr offset,
Avi Kivity02a59c32011-10-10 17:15:47 +0200160 uint64_t value, unsigned size)
pbrook9ee6e8b2007-11-11 00:04:49 +0000161{
Andreas Färberce556e02013-07-27 14:00:25 +0200162 PL022State *s = (PL022State *)opaque;
pbrook9ee6e8b2007-11-11 00:04:49 +0000163
pbrook9ee6e8b2007-11-11 00:04:49 +0000164 switch (offset) {
165 case 0x00: /* CR0 */
166 s->cr0 = value;
167 /* Clock rate and format are ignored. */
168 s->bitmask = (1 << ((value & 15) + 1)) - 1;
169 break;
170 case 0x04: /* CR1 */
171 s->cr1 = value;
172 if ((s->cr1 & (PL022_CR1_MS | PL022_CR1_SSE))
173 == (PL022_CR1_MS | PL022_CR1_SSE)) {
174 BADF("SPI slave mode not implemented\n");
175 }
176 pl022_xfer(s);
177 break;
178 case 0x08: /* DR */
179 if (s->tx_fifo_len < 8) {
Avi Kivity02a59c32011-10-10 17:15:47 +0200180 DPRINTF("TX %02x\n", (unsigned)value);
pbrook9ee6e8b2007-11-11 00:04:49 +0000181 s->tx_fifo[s->tx_fifo_head] = value & s->bitmask;
182 s->tx_fifo_head = (s->tx_fifo_head + 1) & 7;
183 s->tx_fifo_len++;
184 pl022_xfer(s);
185 }
186 break;
187 case 0x10: /* CPSR */
188 /* Prescaler. Ignored. */
189 s->cpsr = value & 0xff;
190 break;
191 case 0x14: /* IMSC */
192 s->im = value;
193 pl022_update(s);
194 break;
Peter Maydell7d3912f2018-08-24 13:17:46 +0100195 case 0x20: /* ICR */
196 /*
197 * write-1-to-clear: bit 0 clears ROR, bit 1 clears RT;
198 * RX and TX interrupts cannot be cleared this way.
199 */
200 value &= PL022_INT_ROR | PL022_INT_RT;
201 s->is &= ~value;
202 break;
203 case 0x24: /* DMACR */
Paul Brook2ac71172009-05-08 02:35:15 +0100204 if (value) {
Peter Maydellaf83c322012-10-18 14:11:41 +0100205 qemu_log_mask(LOG_UNIMP, "pl022: DMA not implemented\n");
Paul Brook2ac71172009-05-08 02:35:15 +0100206 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000207 break;
208 default:
Peter Maydellaf83c322012-10-18 14:11:41 +0100209 qemu_log_mask(LOG_GUEST_ERROR,
210 "pl022_write: Bad offset %x\n", (int)offset);
pbrook9ee6e8b2007-11-11 00:04:49 +0000211 }
212}
213
Peter Maydell66d9aa72018-08-24 13:17:45 +0100214static void pl022_reset(DeviceState *dev)
pbrook9ee6e8b2007-11-11 00:04:49 +0000215{
Peter Maydell66d9aa72018-08-24 13:17:45 +0100216 PL022State *s = PL022(dev);
217
pbrook9ee6e8b2007-11-11 00:04:49 +0000218 s->rx_fifo_len = 0;
219 s->tx_fifo_len = 0;
220 s->im = 0;
221 s->is = PL022_INT_TX;
222 s->sr = PL022_SR_TFE | PL022_SR_TNF;
223}
224
Avi Kivity02a59c32011-10-10 17:15:47 +0200225static const MemoryRegionOps pl022_ops = {
226 .read = pl022_read,
227 .write = pl022_write,
228 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook9ee6e8b2007-11-11 00:04:49 +0000229};
230
Michael S. Tsirkind8d0a0b2014-04-03 19:51:35 +0300231static int pl022_post_load(void *opaque, int version_id)
232{
233 PL022State *s = opaque;
234
235 if (s->tx_fifo_head < 0 ||
236 s->tx_fifo_head >= ARRAY_SIZE(s->tx_fifo) ||
237 s->rx_fifo_head < 0 ||
238 s->rx_fifo_head >= ARRAY_SIZE(s->rx_fifo)) {
239 return -1;
240 }
241 return 0;
242}
243
Juan Quintela075790c2010-12-02 12:43:50 +0100244static const VMStateDescription vmstate_pl022 = {
245 .name = "pl022_ssp",
246 .version_id = 1,
247 .minimum_version_id = 1,
Michael S. Tsirkind8d0a0b2014-04-03 19:51:35 +0300248 .post_load = pl022_post_load,
Juan Quintela8f1e8842014-05-13 16:09:35 +0100249 .fields = (VMStateField[]) {
Andreas Färberce556e02013-07-27 14:00:25 +0200250 VMSTATE_UINT32(cr0, PL022State),
251 VMSTATE_UINT32(cr1, PL022State),
252 VMSTATE_UINT32(bitmask, PL022State),
253 VMSTATE_UINT32(sr, PL022State),
254 VMSTATE_UINT32(cpsr, PL022State),
255 VMSTATE_UINT32(is, PL022State),
256 VMSTATE_UINT32(im, PL022State),
257 VMSTATE_INT32(tx_fifo_head, PL022State),
258 VMSTATE_INT32(rx_fifo_head, PL022State),
259 VMSTATE_INT32(tx_fifo_len, PL022State),
260 VMSTATE_INT32(rx_fifo_len, PL022State),
261 VMSTATE_UINT16(tx_fifo[0], PL022State),
262 VMSTATE_UINT16(rx_fifo[0], PL022State),
263 VMSTATE_UINT16(tx_fifo[1], PL022State),
264 VMSTATE_UINT16(rx_fifo[1], PL022State),
265 VMSTATE_UINT16(tx_fifo[2], PL022State),
266 VMSTATE_UINT16(rx_fifo[2], PL022State),
267 VMSTATE_UINT16(tx_fifo[3], PL022State),
268 VMSTATE_UINT16(rx_fifo[3], PL022State),
269 VMSTATE_UINT16(tx_fifo[4], PL022State),
270 VMSTATE_UINT16(rx_fifo[4], PL022State),
271 VMSTATE_UINT16(tx_fifo[5], PL022State),
272 VMSTATE_UINT16(rx_fifo[5], PL022State),
273 VMSTATE_UINT16(tx_fifo[6], PL022State),
274 VMSTATE_UINT16(rx_fifo[6], PL022State),
275 VMSTATE_UINT16(tx_fifo[7], PL022State),
276 VMSTATE_UINT16(rx_fifo[7], PL022State),
Juan Quintela075790c2010-12-02 12:43:50 +0100277 VMSTATE_END_OF_LIST()
pbrook23e39292008-07-02 16:48:32 +0000278 }
Juan Quintela075790c2010-12-02 12:43:50 +0100279};
pbrook23e39292008-07-02 16:48:32 +0000280
Peter Maydell13391a52018-08-24 13:17:45 +0100281static void pl022_realize(DeviceState *dev, Error **errp)
pbrook9ee6e8b2007-11-11 00:04:49 +0000282{
Peter Maydell13391a52018-08-24 13:17:45 +0100283 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
Andreas Färber3d29bce2013-07-27 14:03:29 +0200284 PL022State *s = PL022(dev);
pbrook9ee6e8b2007-11-11 00:04:49 +0000285
Paolo Bonzini29776732013-06-06 21:25:08 -0400286 memory_region_init_io(&s->iomem, OBJECT(s), &pl022_ops, s, "pl022", 0x1000);
Andreas Färber3d29bce2013-07-27 14:03:29 +0200287 sysbus_init_mmio(sbd, &s->iomem);
288 sysbus_init_irq(sbd, &s->irq);
289 s->ssi = ssi_create_bus(dev, "ssi");
pbrook9ee6e8b2007-11-11 00:04:49 +0000290}
Paul Brook5493e332009-05-14 22:35:09 +0100291
Anthony Liguori999e12b2012-01-24 13:12:29 -0600292static void pl022_class_init(ObjectClass *klass, void *data)
293{
Peter Maydell66d9aa72018-08-24 13:17:45 +0100294 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori999e12b2012-01-24 13:12:29 -0600295
Peter Maydell66d9aa72018-08-24 13:17:45 +0100296 dc->reset = pl022_reset;
Peter Maydell275ff672018-08-24 13:17:45 +0100297 dc->vmsd = &vmstate_pl022;
Peter Maydell13391a52018-08-24 13:17:45 +0100298 dc->realize = pl022_realize;
Anthony Liguori999e12b2012-01-24 13:12:29 -0600299}
300
Andreas Färber8c43a6f2013-01-10 16:19:07 +0100301static const TypeInfo pl022_info = {
Andreas Färber3d29bce2013-07-27 14:03:29 +0200302 .name = TYPE_PL022,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600303 .parent = TYPE_SYS_BUS_DEVICE,
Andreas Färberce556e02013-07-27 14:00:25 +0200304 .instance_size = sizeof(PL022State),
Anthony Liguori39bffca2011-12-07 21:34:16 -0600305 .class_init = pl022_class_init,
Anthony Liguori999e12b2012-01-24 13:12:29 -0600306};
307
Andreas Färber83f7d432012-02-09 15:20:55 +0100308static void pl022_register_types(void)
Paul Brook5493e332009-05-14 22:35:09 +0100309{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600310 type_register_static(&pl022_info);
Paul Brook5493e332009-05-14 22:35:09 +0100311}
312
Andreas Färber83f7d432012-02-09 15:20:55 +0100313type_init(pl022_register_types)