pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Arm PrimeCell PL022 Synchronous Serial Port |
| 3 | * |
| 4 | * Copyright (c) 2007 CodeSourcery. |
| 5 | * Written by Paul Brook |
| 6 | * |
Matthew Fernandez | 8e31bf3 | 2011-06-26 12:21:35 +1000 | [diff] [blame] | 7 | * This code is licensed under the GPL. |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 8 | */ |
| 9 | |
Peter Maydell | 17b7f2d | 2016-01-26 18:17:28 +0000 | [diff] [blame] | 10 | #include "qemu/osdep.h" |
Paolo Bonzini | 83c9f4c | 2013-02-04 15:40:22 +0100 | [diff] [blame] | 11 | #include "hw/sysbus.h" |
Peter Maydell | 1d52866 | 2018-08-24 13:17:44 +0100 | [diff] [blame] | 12 | #include "hw/ssi/pl022.h" |
Alistair Francis | 8fd0671 | 2016-01-21 14:15:03 +0000 | [diff] [blame] | 13 | #include "hw/ssi/ssi.h" |
Paolo Bonzini | 03dd024 | 2015-12-15 13:16:16 +0100 | [diff] [blame] | 14 | #include "qemu/log.h" |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 15 | |
| 16 | //#define DEBUG_PL022 1 |
| 17 | |
| 18 | #ifdef DEBUG_PL022 |
Blue Swirl | 001faf3 | 2009-05-13 17:53:17 +0000 | [diff] [blame] | 19 | #define DPRINTF(fmt, ...) \ |
| 20 | do { printf("pl022: " fmt , ## __VA_ARGS__); } while (0) |
| 21 | #define BADF(fmt, ...) \ |
| 22 | do { fprintf(stderr, "pl022: error: " fmt , ## __VA_ARGS__); exit(1);} while (0) |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 23 | #else |
Blue Swirl | 001faf3 | 2009-05-13 17:53:17 +0000 | [diff] [blame] | 24 | #define DPRINTF(fmt, ...) do {} while(0) |
| 25 | #define BADF(fmt, ...) \ |
| 26 | do { fprintf(stderr, "pl022: error: " fmt , ## __VA_ARGS__);} while (0) |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 27 | #endif |
| 28 | |
| 29 | #define PL022_CR1_LBM 0x01 |
| 30 | #define PL022_CR1_SSE 0x02 |
| 31 | #define PL022_CR1_MS 0x04 |
| 32 | #define PL022_CR1_SDO 0x08 |
| 33 | |
| 34 | #define PL022_SR_TFE 0x01 |
| 35 | #define PL022_SR_TNF 0x02 |
| 36 | #define PL022_SR_RNE 0x04 |
| 37 | #define PL022_SR_RFF 0x08 |
| 38 | #define PL022_SR_BSY 0x10 |
| 39 | |
| 40 | #define PL022_INT_ROR 0x01 |
Peter Maydell | 139d941 | 2018-08-24 13:17:46 +0100 | [diff] [blame] | 41 | #define PL022_INT_RT 0x02 |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 42 | #define PL022_INT_RX 0x04 |
| 43 | #define PL022_INT_TX 0x08 |
| 44 | |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 45 | static const unsigned char pl022_id[8] = |
| 46 | { 0x22, 0x10, 0x04, 0x00, 0x0d, 0xf0, 0x05, 0xb1 }; |
| 47 | |
Andreas Färber | ce556e0 | 2013-07-27 14:00:25 +0200 | [diff] [blame] | 48 | static void pl022_update(PL022State *s) |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 49 | { |
| 50 | s->sr = 0; |
| 51 | if (s->tx_fifo_len == 0) |
| 52 | s->sr |= PL022_SR_TFE; |
| 53 | if (s->tx_fifo_len != 8) |
| 54 | s->sr |= PL022_SR_TNF; |
| 55 | if (s->rx_fifo_len != 0) |
| 56 | s->sr |= PL022_SR_RNE; |
| 57 | if (s->rx_fifo_len == 8) |
| 58 | s->sr |= PL022_SR_RFF; |
| 59 | if (s->tx_fifo_len) |
| 60 | s->sr |= PL022_SR_BSY; |
| 61 | s->is = 0; |
| 62 | if (s->rx_fifo_len >= 4) |
| 63 | s->is |= PL022_INT_RX; |
| 64 | if (s->tx_fifo_len <= 4) |
| 65 | s->is |= PL022_INT_TX; |
| 66 | |
| 67 | qemu_set_irq(s->irq, (s->is & s->im) != 0); |
| 68 | } |
| 69 | |
Andreas Färber | ce556e0 | 2013-07-27 14:00:25 +0200 | [diff] [blame] | 70 | static void pl022_xfer(PL022State *s) |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 71 | { |
| 72 | int i; |
| 73 | int o; |
| 74 | int val; |
| 75 | |
| 76 | if ((s->cr1 & PL022_CR1_SSE) == 0) { |
| 77 | pl022_update(s); |
| 78 | DPRINTF("Disabled\n"); |
| 79 | return; |
| 80 | } |
| 81 | |
| 82 | DPRINTF("Maybe xfer %d/%d\n", s->tx_fifo_len, s->rx_fifo_len); |
| 83 | i = (s->tx_fifo_head - s->tx_fifo_len) & 7; |
| 84 | o = s->rx_fifo_head; |
| 85 | /* ??? We do not emulate the line speed. |
| 86 | This may break some applications. The are two problematic cases: |
| 87 | (a) A driver feeds data into the TX FIFO until it is full, |
| 88 | and only then drains the RX FIFO. On real hardware the CPU can |
| 89 | feed data fast enough that the RX fifo never gets chance to overflow. |
| 90 | (b) A driver transmits data, deliberately allowing the RX FIFO to |
| 91 | overflow because it ignores the RX data anyway. |
| 92 | |
| 93 | We choose to support (a) by stalling the transmit engine if it would |
| 94 | cause the RX FIFO to overflow. In practice much transmit-only code |
| 95 | falls into (a) because it flushes the RX FIFO to determine when |
| 96 | the transfer has completed. */ |
| 97 | while (s->tx_fifo_len && s->rx_fifo_len < 8) { |
| 98 | DPRINTF("xfer\n"); |
| 99 | val = s->tx_fifo[i]; |
| 100 | if (s->cr1 & PL022_CR1_LBM) { |
| 101 | /* Loopback mode. */ |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 102 | } else { |
Paul Brook | 5493e33 | 2009-05-14 22:35:09 +0100 | [diff] [blame] | 103 | val = ssi_transfer(s->ssi, val); |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 104 | } |
| 105 | s->rx_fifo[o] = val & s->bitmask; |
| 106 | i = (i + 1) & 7; |
| 107 | o = (o + 1) & 7; |
| 108 | s->tx_fifo_len--; |
| 109 | s->rx_fifo_len++; |
| 110 | } |
| 111 | s->rx_fifo_head = o; |
| 112 | pl022_update(s); |
| 113 | } |
| 114 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 115 | static uint64_t pl022_read(void *opaque, hwaddr offset, |
Avi Kivity | 02a59c3 | 2011-10-10 17:15:47 +0200 | [diff] [blame] | 116 | unsigned size) |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 117 | { |
Andreas Färber | ce556e0 | 2013-07-27 14:00:25 +0200 | [diff] [blame] | 118 | PL022State *s = (PL022State *)opaque; |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 119 | int val; |
| 120 | |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 121 | if (offset >= 0xfe0 && offset < 0x1000) { |
| 122 | return pl022_id[(offset - 0xfe0) >> 2]; |
| 123 | } |
| 124 | switch (offset) { |
| 125 | case 0x00: /* CR0 */ |
| 126 | return s->cr0; |
| 127 | case 0x04: /* CR1 */ |
| 128 | return s->cr1; |
| 129 | case 0x08: /* DR */ |
| 130 | if (s->rx_fifo_len) { |
| 131 | val = s->rx_fifo[(s->rx_fifo_head - s->rx_fifo_len) & 7]; |
| 132 | DPRINTF("RX %02x\n", val); |
| 133 | s->rx_fifo_len--; |
| 134 | pl022_xfer(s); |
| 135 | } else { |
| 136 | val = 0; |
| 137 | } |
| 138 | return val; |
| 139 | case 0x0c: /* SR */ |
| 140 | return s->sr; |
| 141 | case 0x10: /* CPSR */ |
| 142 | return s->cpsr; |
| 143 | case 0x14: /* IMSC */ |
| 144 | return s->im; |
| 145 | case 0x18: /* RIS */ |
| 146 | return s->is; |
| 147 | case 0x1c: /* MIS */ |
| 148 | return s->im & s->is; |
Peter Maydell | 7d3912f | 2018-08-24 13:17:46 +0100 | [diff] [blame] | 149 | case 0x24: /* DMACR */ |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 150 | /* Not implemented. */ |
| 151 | return 0; |
| 152 | default: |
Peter Maydell | af83c32 | 2012-10-18 14:11:41 +0100 | [diff] [blame] | 153 | qemu_log_mask(LOG_GUEST_ERROR, |
| 154 | "pl022_read: Bad offset %x\n", (int)offset); |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 155 | return 0; |
| 156 | } |
| 157 | } |
| 158 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 159 | static void pl022_write(void *opaque, hwaddr offset, |
Avi Kivity | 02a59c3 | 2011-10-10 17:15:47 +0200 | [diff] [blame] | 160 | uint64_t value, unsigned size) |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 161 | { |
Andreas Färber | ce556e0 | 2013-07-27 14:00:25 +0200 | [diff] [blame] | 162 | PL022State *s = (PL022State *)opaque; |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 163 | |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 164 | switch (offset) { |
| 165 | case 0x00: /* CR0 */ |
| 166 | s->cr0 = value; |
| 167 | /* Clock rate and format are ignored. */ |
| 168 | s->bitmask = (1 << ((value & 15) + 1)) - 1; |
| 169 | break; |
| 170 | case 0x04: /* CR1 */ |
| 171 | s->cr1 = value; |
| 172 | if ((s->cr1 & (PL022_CR1_MS | PL022_CR1_SSE)) |
| 173 | == (PL022_CR1_MS | PL022_CR1_SSE)) { |
| 174 | BADF("SPI slave mode not implemented\n"); |
| 175 | } |
| 176 | pl022_xfer(s); |
| 177 | break; |
| 178 | case 0x08: /* DR */ |
| 179 | if (s->tx_fifo_len < 8) { |
Avi Kivity | 02a59c3 | 2011-10-10 17:15:47 +0200 | [diff] [blame] | 180 | DPRINTF("TX %02x\n", (unsigned)value); |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 181 | s->tx_fifo[s->tx_fifo_head] = value & s->bitmask; |
| 182 | s->tx_fifo_head = (s->tx_fifo_head + 1) & 7; |
| 183 | s->tx_fifo_len++; |
| 184 | pl022_xfer(s); |
| 185 | } |
| 186 | break; |
| 187 | case 0x10: /* CPSR */ |
| 188 | /* Prescaler. Ignored. */ |
| 189 | s->cpsr = value & 0xff; |
| 190 | break; |
| 191 | case 0x14: /* IMSC */ |
| 192 | s->im = value; |
| 193 | pl022_update(s); |
| 194 | break; |
Peter Maydell | 7d3912f | 2018-08-24 13:17:46 +0100 | [diff] [blame] | 195 | case 0x20: /* ICR */ |
| 196 | /* |
| 197 | * write-1-to-clear: bit 0 clears ROR, bit 1 clears RT; |
| 198 | * RX and TX interrupts cannot be cleared this way. |
| 199 | */ |
| 200 | value &= PL022_INT_ROR | PL022_INT_RT; |
| 201 | s->is &= ~value; |
| 202 | break; |
| 203 | case 0x24: /* DMACR */ |
Paul Brook | 2ac7117 | 2009-05-08 02:35:15 +0100 | [diff] [blame] | 204 | if (value) { |
Peter Maydell | af83c32 | 2012-10-18 14:11:41 +0100 | [diff] [blame] | 205 | qemu_log_mask(LOG_UNIMP, "pl022: DMA not implemented\n"); |
Paul Brook | 2ac7117 | 2009-05-08 02:35:15 +0100 | [diff] [blame] | 206 | } |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 207 | break; |
| 208 | default: |
Peter Maydell | af83c32 | 2012-10-18 14:11:41 +0100 | [diff] [blame] | 209 | qemu_log_mask(LOG_GUEST_ERROR, |
| 210 | "pl022_write: Bad offset %x\n", (int)offset); |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 211 | } |
| 212 | } |
| 213 | |
Peter Maydell | 66d9aa7 | 2018-08-24 13:17:45 +0100 | [diff] [blame] | 214 | static void pl022_reset(DeviceState *dev) |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 215 | { |
Peter Maydell | 66d9aa7 | 2018-08-24 13:17:45 +0100 | [diff] [blame] | 216 | PL022State *s = PL022(dev); |
| 217 | |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 218 | s->rx_fifo_len = 0; |
| 219 | s->tx_fifo_len = 0; |
| 220 | s->im = 0; |
| 221 | s->is = PL022_INT_TX; |
| 222 | s->sr = PL022_SR_TFE | PL022_SR_TNF; |
| 223 | } |
| 224 | |
Avi Kivity | 02a59c3 | 2011-10-10 17:15:47 +0200 | [diff] [blame] | 225 | static const MemoryRegionOps pl022_ops = { |
| 226 | .read = pl022_read, |
| 227 | .write = pl022_write, |
| 228 | .endianness = DEVICE_NATIVE_ENDIAN, |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 229 | }; |
| 230 | |
Michael S. Tsirkin | d8d0a0b | 2014-04-03 19:51:35 +0300 | [diff] [blame] | 231 | static int pl022_post_load(void *opaque, int version_id) |
| 232 | { |
| 233 | PL022State *s = opaque; |
| 234 | |
| 235 | if (s->tx_fifo_head < 0 || |
| 236 | s->tx_fifo_head >= ARRAY_SIZE(s->tx_fifo) || |
| 237 | s->rx_fifo_head < 0 || |
| 238 | s->rx_fifo_head >= ARRAY_SIZE(s->rx_fifo)) { |
| 239 | return -1; |
| 240 | } |
| 241 | return 0; |
| 242 | } |
| 243 | |
Juan Quintela | 075790c | 2010-12-02 12:43:50 +0100 | [diff] [blame] | 244 | static const VMStateDescription vmstate_pl022 = { |
| 245 | .name = "pl022_ssp", |
| 246 | .version_id = 1, |
| 247 | .minimum_version_id = 1, |
Michael S. Tsirkin | d8d0a0b | 2014-04-03 19:51:35 +0300 | [diff] [blame] | 248 | .post_load = pl022_post_load, |
Juan Quintela | 8f1e884 | 2014-05-13 16:09:35 +0100 | [diff] [blame] | 249 | .fields = (VMStateField[]) { |
Andreas Färber | ce556e0 | 2013-07-27 14:00:25 +0200 | [diff] [blame] | 250 | VMSTATE_UINT32(cr0, PL022State), |
| 251 | VMSTATE_UINT32(cr1, PL022State), |
| 252 | VMSTATE_UINT32(bitmask, PL022State), |
| 253 | VMSTATE_UINT32(sr, PL022State), |
| 254 | VMSTATE_UINT32(cpsr, PL022State), |
| 255 | VMSTATE_UINT32(is, PL022State), |
| 256 | VMSTATE_UINT32(im, PL022State), |
| 257 | VMSTATE_INT32(tx_fifo_head, PL022State), |
| 258 | VMSTATE_INT32(rx_fifo_head, PL022State), |
| 259 | VMSTATE_INT32(tx_fifo_len, PL022State), |
| 260 | VMSTATE_INT32(rx_fifo_len, PL022State), |
| 261 | VMSTATE_UINT16(tx_fifo[0], PL022State), |
| 262 | VMSTATE_UINT16(rx_fifo[0], PL022State), |
| 263 | VMSTATE_UINT16(tx_fifo[1], PL022State), |
| 264 | VMSTATE_UINT16(rx_fifo[1], PL022State), |
| 265 | VMSTATE_UINT16(tx_fifo[2], PL022State), |
| 266 | VMSTATE_UINT16(rx_fifo[2], PL022State), |
| 267 | VMSTATE_UINT16(tx_fifo[3], PL022State), |
| 268 | VMSTATE_UINT16(rx_fifo[3], PL022State), |
| 269 | VMSTATE_UINT16(tx_fifo[4], PL022State), |
| 270 | VMSTATE_UINT16(rx_fifo[4], PL022State), |
| 271 | VMSTATE_UINT16(tx_fifo[5], PL022State), |
| 272 | VMSTATE_UINT16(rx_fifo[5], PL022State), |
| 273 | VMSTATE_UINT16(tx_fifo[6], PL022State), |
| 274 | VMSTATE_UINT16(rx_fifo[6], PL022State), |
| 275 | VMSTATE_UINT16(tx_fifo[7], PL022State), |
| 276 | VMSTATE_UINT16(rx_fifo[7], PL022State), |
Juan Quintela | 075790c | 2010-12-02 12:43:50 +0100 | [diff] [blame] | 277 | VMSTATE_END_OF_LIST() |
pbrook | 23e3929 | 2008-07-02 16:48:32 +0000 | [diff] [blame] | 278 | } |
Juan Quintela | 075790c | 2010-12-02 12:43:50 +0100 | [diff] [blame] | 279 | }; |
pbrook | 23e3929 | 2008-07-02 16:48:32 +0000 | [diff] [blame] | 280 | |
Peter Maydell | 13391a5 | 2018-08-24 13:17:45 +0100 | [diff] [blame] | 281 | static void pl022_realize(DeviceState *dev, Error **errp) |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 282 | { |
Peter Maydell | 13391a5 | 2018-08-24 13:17:45 +0100 | [diff] [blame] | 283 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); |
Andreas Färber | 3d29bce | 2013-07-27 14:03:29 +0200 | [diff] [blame] | 284 | PL022State *s = PL022(dev); |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 285 | |
Paolo Bonzini | 2977673 | 2013-06-06 21:25:08 -0400 | [diff] [blame] | 286 | memory_region_init_io(&s->iomem, OBJECT(s), &pl022_ops, s, "pl022", 0x1000); |
Andreas Färber | 3d29bce | 2013-07-27 14:03:29 +0200 | [diff] [blame] | 287 | sysbus_init_mmio(sbd, &s->iomem); |
| 288 | sysbus_init_irq(sbd, &s->irq); |
| 289 | s->ssi = ssi_create_bus(dev, "ssi"); |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 290 | } |
Paul Brook | 5493e33 | 2009-05-14 22:35:09 +0100 | [diff] [blame] | 291 | |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 292 | static void pl022_class_init(ObjectClass *klass, void *data) |
| 293 | { |
Peter Maydell | 66d9aa7 | 2018-08-24 13:17:45 +0100 | [diff] [blame] | 294 | DeviceClass *dc = DEVICE_CLASS(klass); |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 295 | |
Peter Maydell | 66d9aa7 | 2018-08-24 13:17:45 +0100 | [diff] [blame] | 296 | dc->reset = pl022_reset; |
Peter Maydell | 275ff67 | 2018-08-24 13:17:45 +0100 | [diff] [blame] | 297 | dc->vmsd = &vmstate_pl022; |
Peter Maydell | 13391a5 | 2018-08-24 13:17:45 +0100 | [diff] [blame] | 298 | dc->realize = pl022_realize; |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 299 | } |
| 300 | |
Andreas Färber | 8c43a6f | 2013-01-10 16:19:07 +0100 | [diff] [blame] | 301 | static const TypeInfo pl022_info = { |
Andreas Färber | 3d29bce | 2013-07-27 14:03:29 +0200 | [diff] [blame] | 302 | .name = TYPE_PL022, |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 303 | .parent = TYPE_SYS_BUS_DEVICE, |
Andreas Färber | ce556e0 | 2013-07-27 14:00:25 +0200 | [diff] [blame] | 304 | .instance_size = sizeof(PL022State), |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 305 | .class_init = pl022_class_init, |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 306 | }; |
| 307 | |
Andreas Färber | 83f7d43 | 2012-02-09 15:20:55 +0100 | [diff] [blame] | 308 | static void pl022_register_types(void) |
Paul Brook | 5493e33 | 2009-05-14 22:35:09 +0100 | [diff] [blame] | 309 | { |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 310 | type_register_static(&pl022_info); |
Paul Brook | 5493e33 | 2009-05-14 22:35:09 +0100 | [diff] [blame] | 311 | } |
| 312 | |
Andreas Färber | 83f7d43 | 2012-02-09 15:20:55 +0100 | [diff] [blame] | 313 | type_init(pl022_register_types) |