aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 1 | /* |
| 2 | * QEMU JAZZ RC4030 chipset |
| 3 | * |
Hervé Poussineau | d791d60 | 2015-06-03 22:45:41 +0200 | [diff] [blame] | 4 | * Copyright (c) 2007-2013 Hervé Poussineau |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
| 7 | * of this software and associated documentation files (the "Software"), to deal |
| 8 | * in the Software without restriction, including without limitation the rights |
| 9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell |
| 10 | * copies of the Software, and to permit persons to whom the Software is |
| 11 | * furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included in |
| 14 | * all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, |
| 21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN |
| 22 | * THE SOFTWARE. |
| 23 | */ |
| 24 | |
Peter Maydell | 0430891 | 2016-01-26 18:17:30 +0000 | [diff] [blame] | 25 | #include "qemu/osdep.h" |
Paolo Bonzini | 83c9f4c | 2013-02-04 15:40:22 +0100 | [diff] [blame] | 26 | #include "hw/hw.h" |
Paolo Bonzini | 0d09e41 | 2013-02-05 17:06:20 +0100 | [diff] [blame] | 27 | #include "hw/mips/mips.h" |
Hervé Poussineau | d791d60 | 2015-06-03 22:45:41 +0200 | [diff] [blame] | 28 | #include "hw/sysbus.h" |
Paolo Bonzini | 1de7afc | 2012-12-17 18:20:00 +0100 | [diff] [blame] | 29 | #include "qemu/timer.h" |
Paolo Bonzini | 03dd024 | 2015-12-15 13:16:16 +0100 | [diff] [blame] | 30 | #include "qemu/log.h" |
Hervé Poussineau | a3d586f | 2015-06-03 22:45:36 +0200 | [diff] [blame] | 31 | #include "exec/address-spaces.h" |
Hervé Poussineau | 95c357b | 2015-06-03 22:45:40 +0200 | [diff] [blame] | 32 | #include "trace.h" |
aurel32 | c6945b1 | 2009-01-01 13:03:36 +0000 | [diff] [blame] | 33 | |
| 34 | /********************************************************/ |
| 35 | /* rc4030 emulation */ |
| 36 | |
| 37 | typedef struct dma_pagetable_entry { |
| 38 | int32_t frame; |
| 39 | int32_t owner; |
Stefan Weil | 541dc0d | 2011-08-31 12:38:01 +0200 | [diff] [blame] | 40 | } QEMU_PACKED dma_pagetable_entry; |
aurel32 | c6945b1 | 2009-01-01 13:03:36 +0000 | [diff] [blame] | 41 | |
| 42 | #define DMA_PAGESIZE 4096 |
| 43 | #define DMA_REG_ENABLE 1 |
| 44 | #define DMA_REG_COUNT 2 |
| 45 | #define DMA_REG_ADDRESS 3 |
| 46 | |
| 47 | #define DMA_FLAG_ENABLE 0x0001 |
| 48 | #define DMA_FLAG_MEM_TO_DEV 0x0002 |
| 49 | #define DMA_FLAG_TC_INTR 0x0100 |
| 50 | #define DMA_FLAG_MEM_INTR 0x0200 |
| 51 | #define DMA_FLAG_ADDR_INTR 0x0400 |
| 52 | |
Hervé Poussineau | d791d60 | 2015-06-03 22:45:41 +0200 | [diff] [blame] | 53 | #define TYPE_RC4030 "rc4030" |
| 54 | #define RC4030(obj) \ |
| 55 | OBJECT_CHECK(rc4030State, (obj), TYPE_RC4030) |
| 56 | |
Alexey Kardashevskiy | 1221a47 | 2017-07-11 13:56:20 +1000 | [diff] [blame] | 57 | #define TYPE_RC4030_IOMMU_MEMORY_REGION "rc4030-iommu-memory-region" |
| 58 | |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 59 | typedef struct rc4030State |
| 60 | { |
Hervé Poussineau | d791d60 | 2015-06-03 22:45:41 +0200 | [diff] [blame] | 61 | SysBusDevice parent; |
| 62 | |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 63 | uint32_t config; /* 0x0000: RC4030 config register */ |
aurel32 | 9ea0b7a | 2009-04-07 22:03:44 +0000 | [diff] [blame] | 64 | uint32_t revision; /* 0x0008: RC4030 Revision register */ |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 65 | uint32_t invalid_address_register; /* 0x0010: Invalid Address register */ |
| 66 | |
| 67 | /* DMA */ |
| 68 | uint32_t dma_regs[8][4]; |
| 69 | uint32_t dma_tl_base; /* 0x0018: DMA transl. table base */ |
| 70 | uint32_t dma_tl_limit; /* 0x0020: DMA transl. table limit */ |
| 71 | |
| 72 | /* cache */ |
aurel32 | 9ea0b7a | 2009-04-07 22:03:44 +0000 | [diff] [blame] | 73 | uint32_t cache_maint; /* 0x0030: Cache Maintenance */ |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 74 | uint32_t remote_failed_address; /* 0x0038: Remote Failed Address */ |
| 75 | uint32_t memory_failed_address; /* 0x0040: Memory Failed Address */ |
| 76 | uint32_t cache_ptag; /* 0x0048: I/O Cache Physical Tag */ |
| 77 | uint32_t cache_ltag; /* 0x0050: I/O Cache Logical Tag */ |
| 78 | uint32_t cache_bmask; /* 0x0058: I/O Cache Byte Mask */ |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 79 | |
aurel32 | 9ea0b7a | 2009-04-07 22:03:44 +0000 | [diff] [blame] | 80 | uint32_t nmi_interrupt; /* 0x0200: interrupt source */ |
Hervé Poussineau | dc6e3e1 | 2015-06-03 22:45:39 +0200 | [diff] [blame] | 81 | uint32_t memory_refresh_rate; /* 0x0210: memory refresh rate */ |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 82 | uint32_t nvram_protect; /* 0x0220: NV ram protect register */ |
aurel32 | 9ea0b7a | 2009-04-07 22:03:44 +0000 | [diff] [blame] | 83 | uint32_t rem_speed[16]; |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 84 | uint32_t imr_jazz; /* Local bus int enable mask */ |
| 85 | uint32_t isr_jazz; /* Local bus int source */ |
| 86 | |
| 87 | /* timer */ |
| 88 | QEMUTimer *periodic_timer; |
| 89 | uint32_t itr; /* Interval timer reload */ |
| 90 | |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 91 | qemu_irq timer_irq; |
| 92 | qemu_irq jazz_bus_irq; |
Avi Kivity | 3054434 | 2011-11-06 19:30:48 +0200 | [diff] [blame] | 93 | |
Hervé Poussineau | a3d586f | 2015-06-03 22:45:36 +0200 | [diff] [blame] | 94 | /* whole DMA memory region, root of DMA address space */ |
Alexey Kardashevskiy | 3df9d74 | 2017-07-11 13:56:19 +1000 | [diff] [blame] | 95 | IOMMUMemoryRegion dma_mr; |
Hervé Poussineau | a3d586f | 2015-06-03 22:45:36 +0200 | [diff] [blame] | 96 | AddressSpace dma_as; |
| 97 | |
Avi Kivity | 3054434 | 2011-11-06 19:30:48 +0200 | [diff] [blame] | 98 | MemoryRegion iomem_chipset; |
| 99 | MemoryRegion iomem_jazzio; |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 100 | } rc4030State; |
| 101 | |
| 102 | static void set_next_tick(rc4030State *s) |
| 103 | { |
balrog | b0f74c8 | 2008-11-12 17:36:08 +0000 | [diff] [blame] | 104 | uint32_t tm_hz; |
Yongbok Kim | 1b393b3 | 2017-03-14 16:51:56 +0000 | [diff] [blame] | 105 | qemu_irq_lower(s->timer_irq); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 106 | |
balrog | b0f74c8 | 2008-11-12 17:36:08 +0000 | [diff] [blame] | 107 | tm_hz = 1000 / (s->itr + 1); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 108 | |
Alex Bligh | bc72ad6 | 2013-08-21 16:03:08 +0100 | [diff] [blame] | 109 | timer_mod(s->periodic_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + |
Rutuja Shah | 73bcb24 | 2016-03-21 21:32:30 +0530 | [diff] [blame] | 110 | NANOSECONDS_PER_SECOND / tm_hz); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 111 | } |
| 112 | |
| 113 | /* called for accesses to rc4030 */ |
Hervé Poussineau | b421f3f | 2015-06-03 22:45:38 +0200 | [diff] [blame] | 114 | static uint64_t rc4030_read(void *opaque, hwaddr addr, unsigned int size) |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 115 | { |
| 116 | rc4030State *s = opaque; |
| 117 | uint32_t val; |
| 118 | |
| 119 | addr &= 0x3fff; |
| 120 | switch (addr & ~0x3) { |
| 121 | /* Global config register */ |
| 122 | case 0x0000: |
| 123 | val = s->config; |
| 124 | break; |
aurel32 | 9ea0b7a | 2009-04-07 22:03:44 +0000 | [diff] [blame] | 125 | /* Revision register */ |
| 126 | case 0x0008: |
| 127 | val = s->revision; |
| 128 | break; |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 129 | /* Invalid Address register */ |
| 130 | case 0x0010: |
| 131 | val = s->invalid_address_register; |
| 132 | break; |
| 133 | /* DMA transl. table base */ |
| 134 | case 0x0018: |
| 135 | val = s->dma_tl_base; |
| 136 | break; |
| 137 | /* DMA transl. table limit */ |
| 138 | case 0x0020: |
| 139 | val = s->dma_tl_limit; |
| 140 | break; |
| 141 | /* Remote Failed Address */ |
| 142 | case 0x0038: |
| 143 | val = s->remote_failed_address; |
| 144 | break; |
| 145 | /* Memory Failed Address */ |
| 146 | case 0x0040: |
| 147 | val = s->memory_failed_address; |
| 148 | break; |
| 149 | /* I/O Cache Byte Mask */ |
| 150 | case 0x0058: |
| 151 | val = s->cache_bmask; |
| 152 | /* HACK */ |
| 153 | if (s->cache_bmask == (uint32_t)-1) |
| 154 | s->cache_bmask = 0; |
| 155 | break; |
| 156 | /* Remote Speed Registers */ |
| 157 | case 0x0070: |
| 158 | case 0x0078: |
| 159 | case 0x0080: |
| 160 | case 0x0088: |
| 161 | case 0x0090: |
| 162 | case 0x0098: |
| 163 | case 0x00a0: |
| 164 | case 0x00a8: |
| 165 | case 0x00b0: |
| 166 | case 0x00b8: |
| 167 | case 0x00c0: |
| 168 | case 0x00c8: |
| 169 | case 0x00d0: |
| 170 | case 0x00d8: |
| 171 | case 0x00e0: |
aurel32 | 9ea0b7a | 2009-04-07 22:03:44 +0000 | [diff] [blame] | 172 | case 0x00e8: |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 173 | val = s->rem_speed[(addr - 0x0070) >> 3]; |
| 174 | break; |
| 175 | /* DMA channel base address */ |
| 176 | case 0x0100: |
| 177 | case 0x0108: |
| 178 | case 0x0110: |
| 179 | case 0x0118: |
| 180 | case 0x0120: |
| 181 | case 0x0128: |
| 182 | case 0x0130: |
| 183 | case 0x0138: |
| 184 | case 0x0140: |
| 185 | case 0x0148: |
| 186 | case 0x0150: |
| 187 | case 0x0158: |
| 188 | case 0x0160: |
| 189 | case 0x0168: |
| 190 | case 0x0170: |
| 191 | case 0x0178: |
| 192 | case 0x0180: |
| 193 | case 0x0188: |
| 194 | case 0x0190: |
| 195 | case 0x0198: |
| 196 | case 0x01a0: |
| 197 | case 0x01a8: |
| 198 | case 0x01b0: |
| 199 | case 0x01b8: |
| 200 | case 0x01c0: |
| 201 | case 0x01c8: |
| 202 | case 0x01d0: |
| 203 | case 0x01d8: |
| 204 | case 0x01e0: |
aurel32 | c6945b1 | 2009-01-01 13:03:36 +0000 | [diff] [blame] | 205 | case 0x01e8: |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 206 | case 0x01f0: |
| 207 | case 0x01f8: |
| 208 | { |
| 209 | int entry = (addr - 0x0100) >> 5; |
| 210 | int idx = (addr & 0x1f) >> 3; |
| 211 | val = s->dma_regs[entry][idx]; |
| 212 | } |
| 213 | break; |
aurel32 | 9ea0b7a | 2009-04-07 22:03:44 +0000 | [diff] [blame] | 214 | /* Interrupt source */ |
| 215 | case 0x0200: |
| 216 | val = s->nmi_interrupt; |
| 217 | break; |
| 218 | /* Error type */ |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 219 | case 0x0208: |
aurel32 | c6945b1 | 2009-01-01 13:03:36 +0000 | [diff] [blame] | 220 | val = 0; |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 221 | break; |
Hervé Poussineau | dc6e3e1 | 2015-06-03 22:45:39 +0200 | [diff] [blame] | 222 | /* Memory refresh rate */ |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 223 | case 0x0210: |
Hervé Poussineau | dc6e3e1 | 2015-06-03 22:45:39 +0200 | [diff] [blame] | 224 | val = s->memory_refresh_rate; |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 225 | break; |
| 226 | /* NV ram protect register */ |
| 227 | case 0x0220: |
| 228 | val = s->nvram_protect; |
| 229 | break; |
| 230 | /* Interval timer count */ |
| 231 | case 0x0230: |
aurel32 | c6945b1 | 2009-01-01 13:03:36 +0000 | [diff] [blame] | 232 | val = 0; |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 233 | qemu_irq_lower(s->timer_irq); |
| 234 | break; |
aurel32 | 9ea0b7a | 2009-04-07 22:03:44 +0000 | [diff] [blame] | 235 | /* EISA interrupt */ |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 236 | case 0x0238: |
aurel32 | 9ea0b7a | 2009-04-07 22:03:44 +0000 | [diff] [blame] | 237 | val = 7; /* FIXME: should be read from EISA controller */ |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 238 | break; |
| 239 | default: |
Hervé Poussineau | 95c357b | 2015-06-03 22:45:40 +0200 | [diff] [blame] | 240 | qemu_log_mask(LOG_GUEST_ERROR, |
| 241 | "rc4030: invalid read at 0x%x", (int)addr); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 242 | val = 0; |
| 243 | break; |
| 244 | } |
| 245 | |
Blue Swirl | 4aa720f | 2010-04-23 19:22:12 +0000 | [diff] [blame] | 246 | if ((addr & ~3) != 0x230) { |
Hervé Poussineau | 95c357b | 2015-06-03 22:45:40 +0200 | [diff] [blame] | 247 | trace_rc4030_read(addr, val); |
Blue Swirl | 4aa720f | 2010-04-23 19:22:12 +0000 | [diff] [blame] | 248 | } |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 249 | |
| 250 | return val; |
| 251 | } |
| 252 | |
Hervé Poussineau | b421f3f | 2015-06-03 22:45:38 +0200 | [diff] [blame] | 253 | static void rc4030_write(void *opaque, hwaddr addr, uint64_t data, |
| 254 | unsigned int size) |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 255 | { |
| 256 | rc4030State *s = opaque; |
Hervé Poussineau | b421f3f | 2015-06-03 22:45:38 +0200 | [diff] [blame] | 257 | uint32_t val = data; |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 258 | addr &= 0x3fff; |
| 259 | |
Hervé Poussineau | 95c357b | 2015-06-03 22:45:40 +0200 | [diff] [blame] | 260 | trace_rc4030_write(addr, val); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 261 | |
| 262 | switch (addr & ~0x3) { |
| 263 | /* Global config register */ |
| 264 | case 0x0000: |
| 265 | s->config = val; |
| 266 | break; |
| 267 | /* DMA transl. table base */ |
| 268 | case 0x0018: |
Hervé Poussineau | c627e75 | 2016-11-18 23:43:36 +0100 | [diff] [blame] | 269 | s->dma_tl_base = val; |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 270 | break; |
| 271 | /* DMA transl. table limit */ |
| 272 | case 0x0020: |
Hervé Poussineau | c627e75 | 2016-11-18 23:43:36 +0100 | [diff] [blame] | 273 | s->dma_tl_limit = val; |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 274 | break; |
aurel32 | c6945b1 | 2009-01-01 13:03:36 +0000 | [diff] [blame] | 275 | /* DMA transl. table invalidated */ |
| 276 | case 0x0028: |
| 277 | break; |
| 278 | /* Cache Maintenance */ |
| 279 | case 0x0030: |
aurel32 | 9ea0b7a | 2009-04-07 22:03:44 +0000 | [diff] [blame] | 280 | s->cache_maint = val; |
aurel32 | c6945b1 | 2009-01-01 13:03:36 +0000 | [diff] [blame] | 281 | break; |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 282 | /* I/O Cache Physical Tag */ |
| 283 | case 0x0048: |
| 284 | s->cache_ptag = val; |
| 285 | break; |
| 286 | /* I/O Cache Logical Tag */ |
| 287 | case 0x0050: |
| 288 | s->cache_ltag = val; |
| 289 | break; |
| 290 | /* I/O Cache Byte Mask */ |
| 291 | case 0x0058: |
| 292 | s->cache_bmask |= val; /* HACK */ |
| 293 | break; |
| 294 | /* I/O Cache Buffer Window */ |
| 295 | case 0x0060: |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 296 | /* HACK */ |
| 297 | if (s->cache_ltag == 0x80000001 && s->cache_bmask == 0xf0f0f0f) { |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 298 | hwaddr dest = s->cache_ptag & ~0x1; |
aurel32 | 9ea0b7a | 2009-04-07 22:03:44 +0000 | [diff] [blame] | 299 | dest += (s->cache_maint & 0x3) << 3; |
Stefan Weil | 54f7b4a | 2011-04-10 18:23:39 +0200 | [diff] [blame] | 300 | cpu_physical_memory_write(dest, &val, 4); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 301 | } |
| 302 | break; |
| 303 | /* Remote Speed Registers */ |
| 304 | case 0x0070: |
| 305 | case 0x0078: |
| 306 | case 0x0080: |
| 307 | case 0x0088: |
| 308 | case 0x0090: |
| 309 | case 0x0098: |
| 310 | case 0x00a0: |
| 311 | case 0x00a8: |
| 312 | case 0x00b0: |
| 313 | case 0x00b8: |
| 314 | case 0x00c0: |
| 315 | case 0x00c8: |
| 316 | case 0x00d0: |
| 317 | case 0x00d8: |
| 318 | case 0x00e0: |
aurel32 | 9ea0b7a | 2009-04-07 22:03:44 +0000 | [diff] [blame] | 319 | case 0x00e8: |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 320 | s->rem_speed[(addr - 0x0070) >> 3] = val; |
| 321 | break; |
| 322 | /* DMA channel base address */ |
| 323 | case 0x0100: |
| 324 | case 0x0108: |
| 325 | case 0x0110: |
| 326 | case 0x0118: |
| 327 | case 0x0120: |
| 328 | case 0x0128: |
| 329 | case 0x0130: |
| 330 | case 0x0138: |
| 331 | case 0x0140: |
| 332 | case 0x0148: |
| 333 | case 0x0150: |
| 334 | case 0x0158: |
| 335 | case 0x0160: |
| 336 | case 0x0168: |
| 337 | case 0x0170: |
| 338 | case 0x0178: |
| 339 | case 0x0180: |
| 340 | case 0x0188: |
| 341 | case 0x0190: |
| 342 | case 0x0198: |
| 343 | case 0x01a0: |
| 344 | case 0x01a8: |
| 345 | case 0x01b0: |
| 346 | case 0x01b8: |
| 347 | case 0x01c0: |
| 348 | case 0x01c8: |
| 349 | case 0x01d0: |
| 350 | case 0x01d8: |
| 351 | case 0x01e0: |
aurel32 | c6945b1 | 2009-01-01 13:03:36 +0000 | [diff] [blame] | 352 | case 0x01e8: |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 353 | case 0x01f0: |
| 354 | case 0x01f8: |
| 355 | { |
| 356 | int entry = (addr - 0x0100) >> 5; |
| 357 | int idx = (addr & 0x1f) >> 3; |
| 358 | s->dma_regs[entry][idx] = val; |
| 359 | } |
| 360 | break; |
Hervé Poussineau | dc6e3e1 | 2015-06-03 22:45:39 +0200 | [diff] [blame] | 361 | /* Memory refresh rate */ |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 362 | case 0x0210: |
Hervé Poussineau | dc6e3e1 | 2015-06-03 22:45:39 +0200 | [diff] [blame] | 363 | s->memory_refresh_rate = val; |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 364 | break; |
| 365 | /* Interval timer reload */ |
| 366 | case 0x0228: |
Prasad J Pandit | c0a3172 | 2016-10-12 18:07:41 +0530 | [diff] [blame] | 367 | s->itr = val & 0x01FF; |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 368 | qemu_irq_lower(s->timer_irq); |
| 369 | set_next_tick(s); |
| 370 | break; |
aurel32 | 9ea0b7a | 2009-04-07 22:03:44 +0000 | [diff] [blame] | 371 | /* EISA interrupt */ |
| 372 | case 0x0238: |
| 373 | break; |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 374 | default: |
Hervé Poussineau | 95c357b | 2015-06-03 22:45:40 +0200 | [diff] [blame] | 375 | qemu_log_mask(LOG_GUEST_ERROR, |
| 376 | "rc4030: invalid write of 0x%02x at 0x%x", |
| 377 | val, (int)addr); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 378 | break; |
| 379 | } |
| 380 | } |
| 381 | |
Avi Kivity | 3054434 | 2011-11-06 19:30:48 +0200 | [diff] [blame] | 382 | static const MemoryRegionOps rc4030_ops = { |
Hervé Poussineau | b421f3f | 2015-06-03 22:45:38 +0200 | [diff] [blame] | 383 | .read = rc4030_read, |
| 384 | .write = rc4030_write, |
| 385 | .impl.min_access_size = 4, |
| 386 | .impl.max_access_size = 4, |
Avi Kivity | 3054434 | 2011-11-06 19:30:48 +0200 | [diff] [blame] | 387 | .endianness = DEVICE_NATIVE_ENDIAN, |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 388 | }; |
| 389 | |
| 390 | static void update_jazz_irq(rc4030State *s) |
| 391 | { |
| 392 | uint16_t pending; |
| 393 | |
| 394 | pending = s->isr_jazz & s->imr_jazz; |
| 395 | |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 396 | if (pending != 0) |
| 397 | qemu_irq_raise(s->jazz_bus_irq); |
| 398 | else |
| 399 | qemu_irq_lower(s->jazz_bus_irq); |
| 400 | } |
| 401 | |
| 402 | static void rc4030_irq_jazz_request(void *opaque, int irq, int level) |
| 403 | { |
| 404 | rc4030State *s = opaque; |
| 405 | |
| 406 | if (level) { |
| 407 | s->isr_jazz |= 1 << irq; |
| 408 | } else { |
| 409 | s->isr_jazz &= ~(1 << irq); |
| 410 | } |
| 411 | |
| 412 | update_jazz_irq(s); |
| 413 | } |
| 414 | |
| 415 | static void rc4030_periodic_timer(void *opaque) |
| 416 | { |
| 417 | rc4030State *s = opaque; |
| 418 | |
| 419 | set_next_tick(s); |
| 420 | qemu_irq_raise(s->timer_irq); |
| 421 | } |
| 422 | |
Hervé Poussineau | b421f3f | 2015-06-03 22:45:38 +0200 | [diff] [blame] | 423 | static uint64_t jazzio_read(void *opaque, hwaddr addr, unsigned int size) |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 424 | { |
| 425 | rc4030State *s = opaque; |
| 426 | uint32_t val; |
| 427 | uint32_t irq; |
| 428 | addr &= 0xfff; |
| 429 | |
| 430 | switch (addr) { |
aurel32 | c6945b1 | 2009-01-01 13:03:36 +0000 | [diff] [blame] | 431 | /* Local bus int source */ |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 432 | case 0x00: { |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 433 | uint32_t pending = s->isr_jazz & s->imr_jazz; |
| 434 | val = 0; |
| 435 | irq = 0; |
| 436 | while (pending) { |
| 437 | if (pending & 1) { |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 438 | val = (irq + 1) << 2; |
| 439 | break; |
| 440 | } |
| 441 | irq++; |
| 442 | pending >>= 1; |
| 443 | } |
| 444 | break; |
| 445 | } |
aurel32 | c6945b1 | 2009-01-01 13:03:36 +0000 | [diff] [blame] | 446 | /* Local bus int enable mask */ |
| 447 | case 0x02: |
| 448 | val = s->imr_jazz; |
| 449 | break; |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 450 | default: |
Hervé Poussineau | 95c357b | 2015-06-03 22:45:40 +0200 | [diff] [blame] | 451 | qemu_log_mask(LOG_GUEST_ERROR, |
| 452 | "rc4030/jazzio: invalid read at 0x%x", (int)addr); |
aurel32 | c6945b1 | 2009-01-01 13:03:36 +0000 | [diff] [blame] | 453 | val = 0; |
Hervé Poussineau | 95c357b | 2015-06-03 22:45:40 +0200 | [diff] [blame] | 454 | break; |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 455 | } |
| 456 | |
Hervé Poussineau | 95c357b | 2015-06-03 22:45:40 +0200 | [diff] [blame] | 457 | trace_jazzio_read(addr, val); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 458 | |
| 459 | return val; |
| 460 | } |
| 461 | |
Hervé Poussineau | b421f3f | 2015-06-03 22:45:38 +0200 | [diff] [blame] | 462 | static void jazzio_write(void *opaque, hwaddr addr, uint64_t data, |
| 463 | unsigned int size) |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 464 | { |
| 465 | rc4030State *s = opaque; |
Hervé Poussineau | b421f3f | 2015-06-03 22:45:38 +0200 | [diff] [blame] | 466 | uint32_t val = data; |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 467 | addr &= 0xfff; |
| 468 | |
Hervé Poussineau | 95c357b | 2015-06-03 22:45:40 +0200 | [diff] [blame] | 469 | trace_jazzio_write(addr, val); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 470 | |
| 471 | switch (addr) { |
| 472 | /* Local bus int enable mask */ |
| 473 | case 0x02: |
aurel32 | c6945b1 | 2009-01-01 13:03:36 +0000 | [diff] [blame] | 474 | s->imr_jazz = val; |
| 475 | update_jazz_irq(s); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 476 | break; |
| 477 | default: |
Hervé Poussineau | 95c357b | 2015-06-03 22:45:40 +0200 | [diff] [blame] | 478 | qemu_log_mask(LOG_GUEST_ERROR, |
| 479 | "rc4030/jazzio: invalid write of 0x%02x at 0x%x", |
| 480 | val, (int)addr); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 481 | break; |
| 482 | } |
| 483 | } |
| 484 | |
Avi Kivity | 3054434 | 2011-11-06 19:30:48 +0200 | [diff] [blame] | 485 | static const MemoryRegionOps jazzio_ops = { |
Hervé Poussineau | b421f3f | 2015-06-03 22:45:38 +0200 | [diff] [blame] | 486 | .read = jazzio_read, |
| 487 | .write = jazzio_write, |
| 488 | .impl.min_access_size = 2, |
| 489 | .impl.max_access_size = 2, |
Avi Kivity | 3054434 | 2011-11-06 19:30:48 +0200 | [diff] [blame] | 490 | .endianness = DEVICE_NATIVE_ENDIAN, |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 491 | }; |
| 492 | |
Alexey Kardashevskiy | 3df9d74 | 2017-07-11 13:56:19 +1000 | [diff] [blame] | 493 | static IOMMUTLBEntry rc4030_dma_translate(IOMMUMemoryRegion *iommu, hwaddr addr, |
Peter Maydell | 2c91bcf | 2018-06-15 14:57:16 +0100 | [diff] [blame] | 494 | IOMMUAccessFlags flag, int iommu_idx) |
Hervé Poussineau | c627e75 | 2016-11-18 23:43:36 +0100 | [diff] [blame] | 495 | { |
| 496 | rc4030State *s = container_of(iommu, rc4030State, dma_mr); |
| 497 | IOMMUTLBEntry ret = { |
| 498 | .target_as = &address_space_memory, |
| 499 | .iova = addr & ~(DMA_PAGESIZE - 1), |
| 500 | .translated_addr = 0, |
| 501 | .addr_mask = DMA_PAGESIZE - 1, |
| 502 | .perm = IOMMU_NONE, |
| 503 | }; |
| 504 | uint64_t i, entry_address; |
| 505 | dma_pagetable_entry entry; |
| 506 | |
| 507 | i = addr / DMA_PAGESIZE; |
| 508 | if (i < s->dma_tl_limit / sizeof(entry)) { |
| 509 | entry_address = (s->dma_tl_base & 0x7fffffff) + i * sizeof(entry); |
| 510 | if (address_space_read(ret.target_as, entry_address, |
| 511 | MEMTXATTRS_UNSPECIFIED, (unsigned char *)&entry, |
| 512 | sizeof(entry)) == MEMTX_OK) { |
| 513 | ret.translated_addr = entry.frame & ~(DMA_PAGESIZE - 1); |
| 514 | ret.perm = IOMMU_RW; |
| 515 | } |
| 516 | } |
| 517 | |
| 518 | return ret; |
| 519 | } |
| 520 | |
Hervé Poussineau | d791d60 | 2015-06-03 22:45:41 +0200 | [diff] [blame] | 521 | static void rc4030_reset(DeviceState *dev) |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 522 | { |
Hervé Poussineau | d791d60 | 2015-06-03 22:45:41 +0200 | [diff] [blame] | 523 | rc4030State *s = RC4030(dev); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 524 | int i; |
| 525 | |
aurel32 | c6945b1 | 2009-01-01 13:03:36 +0000 | [diff] [blame] | 526 | s->config = 0x410; /* some boards seem to accept 0x104 too */ |
aurel32 | 9ea0b7a | 2009-04-07 22:03:44 +0000 | [diff] [blame] | 527 | s->revision = 1; |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 528 | s->invalid_address_register = 0; |
| 529 | |
| 530 | memset(s->dma_regs, 0, sizeof(s->dma_regs)); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 531 | |
| 532 | s->remote_failed_address = s->memory_failed_address = 0; |
aurel32 | 9ea0b7a | 2009-04-07 22:03:44 +0000 | [diff] [blame] | 533 | s->cache_maint = 0; |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 534 | s->cache_ptag = s->cache_ltag = 0; |
aurel32 | 9ea0b7a | 2009-04-07 22:03:44 +0000 | [diff] [blame] | 535 | s->cache_bmask = 0; |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 536 | |
Hervé Poussineau | dc6e3e1 | 2015-06-03 22:45:39 +0200 | [diff] [blame] | 537 | s->memory_refresh_rate = 0x18186; |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 538 | s->nvram_protect = 7; |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 539 | for (i = 0; i < 15; i++) |
| 540 | s->rem_speed[i] = 7; |
aurel32 | 9ea0b7a | 2009-04-07 22:03:44 +0000 | [diff] [blame] | 541 | s->imr_jazz = 0x10; /* XXX: required by firmware, but why? */ |
| 542 | s->isr_jazz = 0; |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 543 | |
| 544 | s->itr = 0; |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 545 | |
| 546 | qemu_irq_lower(s->timer_irq); |
| 547 | qemu_irq_lower(s->jazz_bus_irq); |
| 548 | } |
| 549 | |
Dr. David Alan Gilbert | 73bfa8c | 2016-08-24 11:40:43 +0100 | [diff] [blame] | 550 | static int rc4030_post_load(void *opaque, int version_id) |
aurel32 | d5853c2 | 2009-02-08 14:56:04 +0000 | [diff] [blame] | 551 | { |
| 552 | rc4030State* s = opaque; |
aurel32 | d5853c2 | 2009-02-08 14:56:04 +0000 | [diff] [blame] | 553 | |
| 554 | set_next_tick(s); |
| 555 | update_jazz_irq(s); |
| 556 | |
| 557 | return 0; |
| 558 | } |
| 559 | |
Dr. David Alan Gilbert | 73bfa8c | 2016-08-24 11:40:43 +0100 | [diff] [blame] | 560 | static const VMStateDescription vmstate_rc4030 = { |
| 561 | .name = "rc4030", |
| 562 | .version_id = 3, |
| 563 | .post_load = rc4030_post_load, |
| 564 | .fields = (VMStateField []) { |
| 565 | VMSTATE_UINT32(config, rc4030State), |
| 566 | VMSTATE_UINT32(invalid_address_register, rc4030State), |
| 567 | VMSTATE_UINT32_2DARRAY(dma_regs, rc4030State, 8, 4), |
| 568 | VMSTATE_UINT32(dma_tl_base, rc4030State), |
| 569 | VMSTATE_UINT32(dma_tl_limit, rc4030State), |
| 570 | VMSTATE_UINT32(cache_maint, rc4030State), |
| 571 | VMSTATE_UINT32(remote_failed_address, rc4030State), |
| 572 | VMSTATE_UINT32(memory_failed_address, rc4030State), |
| 573 | VMSTATE_UINT32(cache_ptag, rc4030State), |
| 574 | VMSTATE_UINT32(cache_ltag, rc4030State), |
| 575 | VMSTATE_UINT32(cache_bmask, rc4030State), |
| 576 | VMSTATE_UINT32(memory_refresh_rate, rc4030State), |
| 577 | VMSTATE_UINT32(nvram_protect, rc4030State), |
| 578 | VMSTATE_UINT32_ARRAY(rem_speed, rc4030State, 16), |
| 579 | VMSTATE_UINT32(imr_jazz, rc4030State), |
| 580 | VMSTATE_UINT32(isr_jazz, rc4030State), |
| 581 | VMSTATE_UINT32(itr, rc4030State), |
| 582 | VMSTATE_END_OF_LIST() |
| 583 | } |
| 584 | }; |
aurel32 | d5853c2 | 2009-02-08 14:56:04 +0000 | [diff] [blame] | 585 | |
aurel32 | 9ea0b7a | 2009-04-07 22:03:44 +0000 | [diff] [blame] | 586 | static void rc4030_do_dma(void *opaque, int n, uint8_t *buf, int len, int is_write) |
| 587 | { |
| 588 | rc4030State *s = opaque; |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 589 | hwaddr dma_addr; |
aurel32 | 9ea0b7a | 2009-04-07 22:03:44 +0000 | [diff] [blame] | 590 | int dev_to_mem; |
| 591 | |
| 592 | s->dma_regs[n][DMA_REG_ENABLE] &= ~(DMA_FLAG_TC_INTR | DMA_FLAG_MEM_INTR | DMA_FLAG_ADDR_INTR); |
| 593 | |
| 594 | /* Check DMA channel consistency */ |
| 595 | dev_to_mem = (s->dma_regs[n][DMA_REG_ENABLE] & DMA_FLAG_MEM_TO_DEV) ? 0 : 1; |
| 596 | if (!(s->dma_regs[n][DMA_REG_ENABLE] & DMA_FLAG_ENABLE) || |
| 597 | (is_write != dev_to_mem)) { |
| 598 | s->dma_regs[n][DMA_REG_ENABLE] |= DMA_FLAG_MEM_INTR; |
| 599 | s->nmi_interrupt |= 1 << n; |
| 600 | return; |
| 601 | } |
| 602 | |
| 603 | /* Get start address and len */ |
| 604 | if (len > s->dma_regs[n][DMA_REG_COUNT]) |
| 605 | len = s->dma_regs[n][DMA_REG_COUNT]; |
| 606 | dma_addr = s->dma_regs[n][DMA_REG_ADDRESS]; |
| 607 | |
| 608 | /* Read/write data at right place */ |
Hervé Poussineau | a3d586f | 2015-06-03 22:45:36 +0200 | [diff] [blame] | 609 | address_space_rw(&s->dma_as, dma_addr, MEMTXATTRS_UNSPECIFIED, |
| 610 | buf, len, is_write); |
aurel32 | 9ea0b7a | 2009-04-07 22:03:44 +0000 | [diff] [blame] | 611 | |
| 612 | s->dma_regs[n][DMA_REG_ENABLE] |= DMA_FLAG_TC_INTR; |
| 613 | s->dma_regs[n][DMA_REG_COUNT] -= len; |
aurel32 | c6945b1 | 2009-01-01 13:03:36 +0000 | [diff] [blame] | 614 | } |
| 615 | |
| 616 | struct rc4030DMAState { |
| 617 | void *opaque; |
| 618 | int n; |
| 619 | }; |
| 620 | |
aurel32 | 68238a9 | 2009-04-10 21:26:55 +0000 | [diff] [blame] | 621 | void rc4030_dma_read(void *dma, uint8_t *buf, int len) |
aurel32 | c6945b1 | 2009-01-01 13:03:36 +0000 | [diff] [blame] | 622 | { |
| 623 | rc4030_dma s = dma; |
| 624 | rc4030_do_dma(s->opaque, s->n, buf, len, 0); |
| 625 | } |
| 626 | |
aurel32 | 68238a9 | 2009-04-10 21:26:55 +0000 | [diff] [blame] | 627 | void rc4030_dma_write(void *dma, uint8_t *buf, int len) |
aurel32 | c6945b1 | 2009-01-01 13:03:36 +0000 | [diff] [blame] | 628 | { |
| 629 | rc4030_dma s = dma; |
| 630 | rc4030_do_dma(s->opaque, s->n, buf, len, 1); |
| 631 | } |
| 632 | |
| 633 | static rc4030_dma *rc4030_allocate_dmas(void *opaque, int n) |
| 634 | { |
| 635 | rc4030_dma *s; |
| 636 | struct rc4030DMAState *p; |
| 637 | int i; |
| 638 | |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 639 | s = (rc4030_dma *)g_malloc0(sizeof(rc4030_dma) * n); |
| 640 | p = (struct rc4030DMAState *)g_malloc0(sizeof(struct rc4030DMAState) * n); |
aurel32 | c6945b1 | 2009-01-01 13:03:36 +0000 | [diff] [blame] | 641 | for (i = 0; i < n; i++) { |
| 642 | p->opaque = opaque; |
| 643 | p->n = i; |
| 644 | s[i] = p; |
| 645 | p++; |
| 646 | } |
| 647 | return s; |
| 648 | } |
| 649 | |
Hervé Poussineau | d791d60 | 2015-06-03 22:45:41 +0200 | [diff] [blame] | 650 | static void rc4030_initfn(Object *obj) |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 651 | { |
Hervé Poussineau | d791d60 | 2015-06-03 22:45:41 +0200 | [diff] [blame] | 652 | DeviceState *dev = DEVICE(obj); |
| 653 | rc4030State *s = RC4030(obj); |
| 654 | SysBusDevice *sysbus = SYS_BUS_DEVICE(obj); |
| 655 | |
| 656 | qdev_init_gpio_in(dev, rc4030_irq_jazz_request, 16); |
| 657 | |
| 658 | sysbus_init_irq(sysbus, &s->timer_irq); |
| 659 | sysbus_init_irq(sysbus, &s->jazz_bus_irq); |
| 660 | |
Hervé Poussineau | d791d60 | 2015-06-03 22:45:41 +0200 | [diff] [blame] | 661 | sysbus_init_mmio(sysbus, &s->iomem_chipset); |
| 662 | sysbus_init_mmio(sysbus, &s->iomem_jazzio); |
| 663 | } |
| 664 | |
| 665 | static void rc4030_realize(DeviceState *dev, Error **errp) |
| 666 | { |
| 667 | rc4030State *s = RC4030(dev); |
| 668 | Object *o = OBJECT(dev); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 669 | |
Hervé Poussineau | d791d60 | 2015-06-03 22:45:41 +0200 | [diff] [blame] | 670 | s->periodic_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, |
| 671 | rc4030_periodic_timer, s); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 672 | |
Paolo Bonzini | 2c9b15c | 2013-06-06 05:41:28 -0400 | [diff] [blame] | 673 | memory_region_init_io(&s->iomem_chipset, NULL, &rc4030_ops, s, |
Avi Kivity | 3054434 | 2011-11-06 19:30:48 +0200 | [diff] [blame] | 674 | "rc4030.chipset", 0x300); |
Paolo Bonzini | 2c9b15c | 2013-06-06 05:41:28 -0400 | [diff] [blame] | 675 | memory_region_init_io(&s->iomem_jazzio, NULL, &jazzio_ops, s, |
Avi Kivity | 3054434 | 2011-11-06 19:30:48 +0200 | [diff] [blame] | 676 | "rc4030.jazzio", 0x00001000); |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 677 | |
Alexey Kardashevskiy | 1221a47 | 2017-07-11 13:56:20 +1000 | [diff] [blame] | 678 | memory_region_init_iommu(&s->dma_mr, sizeof(s->dma_mr), |
| 679 | TYPE_RC4030_IOMMU_MEMORY_REGION, |
| 680 | o, "rc4030.dma", UINT32_MAX); |
Alexey Kardashevskiy | 3df9d74 | 2017-07-11 13:56:19 +1000 | [diff] [blame] | 681 | address_space_init(&s->dma_as, MEMORY_REGION(&s->dma_mr), "rc4030-dma"); |
Hervé Poussineau | d791d60 | 2015-06-03 22:45:41 +0200 | [diff] [blame] | 682 | } |
| 683 | |
| 684 | static void rc4030_unrealize(DeviceState *dev, Error **errp) |
| 685 | { |
| 686 | rc4030State *s = RC4030(dev); |
Hervé Poussineau | d791d60 | 2015-06-03 22:45:41 +0200 | [diff] [blame] | 687 | |
| 688 | timer_free(s->periodic_timer); |
| 689 | |
| 690 | address_space_destroy(&s->dma_as); |
Hervé Poussineau | d791d60 | 2015-06-03 22:45:41 +0200 | [diff] [blame] | 691 | object_unparent(OBJECT(&s->dma_mr)); |
Hervé Poussineau | d791d60 | 2015-06-03 22:45:41 +0200 | [diff] [blame] | 692 | } |
| 693 | |
| 694 | static void rc4030_class_init(ObjectClass *klass, void *class_data) |
| 695 | { |
| 696 | DeviceClass *dc = DEVICE_CLASS(klass); |
| 697 | |
| 698 | dc->realize = rc4030_realize; |
| 699 | dc->unrealize = rc4030_unrealize; |
| 700 | dc->reset = rc4030_reset; |
Dr. David Alan Gilbert | 73bfa8c | 2016-08-24 11:40:43 +0100 | [diff] [blame] | 701 | dc->vmsd = &vmstate_rc4030; |
Hervé Poussineau | d791d60 | 2015-06-03 22:45:41 +0200 | [diff] [blame] | 702 | } |
| 703 | |
| 704 | static const TypeInfo rc4030_info = { |
| 705 | .name = TYPE_RC4030, |
| 706 | .parent = TYPE_SYS_BUS_DEVICE, |
| 707 | .instance_size = sizeof(rc4030State), |
| 708 | .instance_init = rc4030_initfn, |
| 709 | .class_init = rc4030_class_init, |
| 710 | }; |
| 711 | |
Alexey Kardashevskiy | 1221a47 | 2017-07-11 13:56:20 +1000 | [diff] [blame] | 712 | static void rc4030_iommu_memory_region_class_init(ObjectClass *klass, |
| 713 | void *data) |
| 714 | { |
| 715 | IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_CLASS(klass); |
| 716 | |
| 717 | imrc->translate = rc4030_dma_translate; |
| 718 | } |
| 719 | |
| 720 | static const TypeInfo rc4030_iommu_memory_region_info = { |
| 721 | .parent = TYPE_IOMMU_MEMORY_REGION, |
| 722 | .name = TYPE_RC4030_IOMMU_MEMORY_REGION, |
| 723 | .class_init = rc4030_iommu_memory_region_class_init, |
| 724 | }; |
| 725 | |
Hervé Poussineau | d791d60 | 2015-06-03 22:45:41 +0200 | [diff] [blame] | 726 | static void rc4030_register_types(void) |
| 727 | { |
| 728 | type_register_static(&rc4030_info); |
Alexey Kardashevskiy | 1221a47 | 2017-07-11 13:56:20 +1000 | [diff] [blame] | 729 | type_register_static(&rc4030_iommu_memory_region_info); |
Hervé Poussineau | d791d60 | 2015-06-03 22:45:41 +0200 | [diff] [blame] | 730 | } |
| 731 | |
| 732 | type_init(rc4030_register_types) |
| 733 | |
Alexey Kardashevskiy | 3df9d74 | 2017-07-11 13:56:19 +1000 | [diff] [blame] | 734 | DeviceState *rc4030_init(rc4030_dma **dmas, IOMMUMemoryRegion **dma_mr) |
Hervé Poussineau | d791d60 | 2015-06-03 22:45:41 +0200 | [diff] [blame] | 735 | { |
| 736 | DeviceState *dev; |
| 737 | |
| 738 | dev = qdev_create(NULL, TYPE_RC4030); |
| 739 | qdev_init_nofail(dev); |
| 740 | |
| 741 | *dmas = rc4030_allocate_dmas(dev, 4); |
| 742 | *dma_mr = &RC4030(dev)->dma_mr; |
| 743 | return dev; |
aurel32 | 4ce7ff6 | 2008-04-07 19:47:14 +0000 | [diff] [blame] | 744 | } |