Peter Maydell | 72b0cd3 | 2013-11-22 17:17:08 +0000 | [diff] [blame] | 1 | /* |
| 2 | * KVM ARM ABI constant definitions |
| 3 | * |
| 4 | * Copyright (c) 2013 Linaro Limited |
| 5 | * |
| 6 | * Provide versions of KVM constant defines that can be used even |
| 7 | * when CONFIG_KVM is not set and we don't have access to the |
| 8 | * KVM headers. If CONFIG_KVM is set, we do a compile-time check |
| 9 | * that we haven't got out of sync somehow. |
| 10 | * |
| 11 | * This work is licensed under the terms of the GNU GPL, version 2 or later. |
| 12 | * See the COPYING file in the top-level directory. |
| 13 | */ |
| 14 | #ifndef ARM_KVM_CONSTS_H |
| 15 | #define ARM_KVM_CONSTS_H |
| 16 | |
| 17 | #ifdef CONFIG_KVM |
Peter Maydell | 72b0cd3 | 2013-11-22 17:17:08 +0000 | [diff] [blame] | 18 | #include <linux/kvm.h> |
Christoffer Dall | 863714b | 2014-08-19 18:56:27 +0100 | [diff] [blame] | 19 | #include <linux/psci.h> |
Peter Maydell | 72b0cd3 | 2013-11-22 17:17:08 +0000 | [diff] [blame] | 20 | |
| 21 | #define MISMATCH_CHECK(X, Y) QEMU_BUILD_BUG_ON(X != Y) |
| 22 | |
| 23 | #else |
Michael S. Tsirkin | 705ae59 | 2017-01-27 18:17:25 +0200 | [diff] [blame] | 24 | |
| 25 | #define MISMATCH_CHECK(X, Y) QEMU_BUILD_BUG_ON(0) |
| 26 | |
Peter Maydell | 72b0cd3 | 2013-11-22 17:17:08 +0000 | [diff] [blame] | 27 | #endif |
| 28 | |
| 29 | #define CP_REG_SIZE_SHIFT 52 |
| 30 | #define CP_REG_SIZE_MASK 0x00f0000000000000ULL |
| 31 | #define CP_REG_SIZE_U32 0x0020000000000000ULL |
| 32 | #define CP_REG_SIZE_U64 0x0030000000000000ULL |
| 33 | #define CP_REG_ARM 0x4000000000000000ULL |
Peter Maydell | f5a0a5a | 2014-01-04 22:15:44 +0000 | [diff] [blame] | 34 | #define CP_REG_ARCH_MASK 0xff00000000000000ULL |
Peter Maydell | 72b0cd3 | 2013-11-22 17:17:08 +0000 | [diff] [blame] | 35 | |
Michael S. Tsirkin | 1b28762 | 2017-01-27 18:20:07 +0200 | [diff] [blame] | 36 | MISMATCH_CHECK(CP_REG_SIZE_SHIFT, KVM_REG_SIZE_SHIFT); |
| 37 | MISMATCH_CHECK(CP_REG_SIZE_MASK, KVM_REG_SIZE_MASK); |
| 38 | MISMATCH_CHECK(CP_REG_SIZE_U32, KVM_REG_SIZE_U32); |
| 39 | MISMATCH_CHECK(CP_REG_SIZE_U64, KVM_REG_SIZE_U64); |
| 40 | MISMATCH_CHECK(CP_REG_ARM, KVM_REG_ARM); |
| 41 | MISMATCH_CHECK(CP_REG_ARCH_MASK, KVM_REG_ARCH_MASK); |
Peter Maydell | 72b0cd3 | 2013-11-22 17:17:08 +0000 | [diff] [blame] | 42 | |
Christoffer Dall | a65c9c1 | 2014-08-19 18:56:27 +0100 | [diff] [blame] | 43 | #define QEMU_PSCI_0_1_FN_BASE 0x95c1ba5e |
| 44 | #define QEMU_PSCI_0_1_FN(n) (QEMU_PSCI_0_1_FN_BASE + (n)) |
| 45 | #define QEMU_PSCI_0_1_FN_CPU_SUSPEND QEMU_PSCI_0_1_FN(0) |
| 46 | #define QEMU_PSCI_0_1_FN_CPU_OFF QEMU_PSCI_0_1_FN(1) |
| 47 | #define QEMU_PSCI_0_1_FN_CPU_ON QEMU_PSCI_0_1_FN(2) |
| 48 | #define QEMU_PSCI_0_1_FN_MIGRATE QEMU_PSCI_0_1_FN(3) |
Peter Maydell | a22ec1e | 2013-11-22 17:17:11 +0000 | [diff] [blame] | 49 | |
Michael S. Tsirkin | 1b28762 | 2017-01-27 18:20:07 +0200 | [diff] [blame] | 50 | MISMATCH_CHECK(QEMU_PSCI_0_1_FN_CPU_SUSPEND, KVM_PSCI_FN_CPU_SUSPEND); |
| 51 | MISMATCH_CHECK(QEMU_PSCI_0_1_FN_CPU_OFF, KVM_PSCI_FN_CPU_OFF); |
| 52 | MISMATCH_CHECK(QEMU_PSCI_0_1_FN_CPU_ON, KVM_PSCI_FN_CPU_ON); |
| 53 | MISMATCH_CHECK(QEMU_PSCI_0_1_FN_MIGRATE, KVM_PSCI_FN_MIGRATE); |
Peter Maydell | a22ec1e | 2013-11-22 17:17:11 +0000 | [diff] [blame] | 54 | |
Christoffer Dall | 863714b | 2014-08-19 18:56:27 +0100 | [diff] [blame] | 55 | #define QEMU_PSCI_0_2_FN_BASE 0x84000000 |
| 56 | #define QEMU_PSCI_0_2_FN(n) (QEMU_PSCI_0_2_FN_BASE + (n)) |
| 57 | |
| 58 | #define QEMU_PSCI_0_2_64BIT 0x40000000 |
| 59 | #define QEMU_PSCI_0_2_FN64_BASE \ |
| 60 | (QEMU_PSCI_0_2_FN_BASE + QEMU_PSCI_0_2_64BIT) |
| 61 | #define QEMU_PSCI_0_2_FN64(n) (QEMU_PSCI_0_2_FN64_BASE + (n)) |
| 62 | |
Ard Biesheuvel | 3df53cd | 2014-10-24 12:19:12 +0100 | [diff] [blame] | 63 | #define QEMU_PSCI_0_2_FN_PSCI_VERSION QEMU_PSCI_0_2_FN(0) |
Christoffer Dall | 863714b | 2014-08-19 18:56:27 +0100 | [diff] [blame] | 64 | #define QEMU_PSCI_0_2_FN_CPU_SUSPEND QEMU_PSCI_0_2_FN(1) |
| 65 | #define QEMU_PSCI_0_2_FN_CPU_OFF QEMU_PSCI_0_2_FN(2) |
| 66 | #define QEMU_PSCI_0_2_FN_CPU_ON QEMU_PSCI_0_2_FN(3) |
Ard Biesheuvel | 3df53cd | 2014-10-24 12:19:12 +0100 | [diff] [blame] | 67 | #define QEMU_PSCI_0_2_FN_AFFINITY_INFO QEMU_PSCI_0_2_FN(4) |
Christoffer Dall | 863714b | 2014-08-19 18:56:27 +0100 | [diff] [blame] | 68 | #define QEMU_PSCI_0_2_FN_MIGRATE QEMU_PSCI_0_2_FN(5) |
Ard Biesheuvel | 3df53cd | 2014-10-24 12:19:12 +0100 | [diff] [blame] | 69 | #define QEMU_PSCI_0_2_FN_MIGRATE_INFO_TYPE QEMU_PSCI_0_2_FN(6) |
| 70 | #define QEMU_PSCI_0_2_FN_MIGRATE_INFO_UP_CPU QEMU_PSCI_0_2_FN(7) |
| 71 | #define QEMU_PSCI_0_2_FN_SYSTEM_OFF QEMU_PSCI_0_2_FN(8) |
| 72 | #define QEMU_PSCI_0_2_FN_SYSTEM_RESET QEMU_PSCI_0_2_FN(9) |
Christoffer Dall | 863714b | 2014-08-19 18:56:27 +0100 | [diff] [blame] | 73 | |
| 74 | #define QEMU_PSCI_0_2_FN64_CPU_SUSPEND QEMU_PSCI_0_2_FN64(1) |
| 75 | #define QEMU_PSCI_0_2_FN64_CPU_OFF QEMU_PSCI_0_2_FN64(2) |
| 76 | #define QEMU_PSCI_0_2_FN64_CPU_ON QEMU_PSCI_0_2_FN64(3) |
Ard Biesheuvel | 3df53cd | 2014-10-24 12:19:12 +0100 | [diff] [blame] | 77 | #define QEMU_PSCI_0_2_FN64_AFFINITY_INFO QEMU_PSCI_0_2_FN64(4) |
Christoffer Dall | 863714b | 2014-08-19 18:56:27 +0100 | [diff] [blame] | 78 | #define QEMU_PSCI_0_2_FN64_MIGRATE QEMU_PSCI_0_2_FN64(5) |
| 79 | |
Michael S. Tsirkin | 1b28762 | 2017-01-27 18:20:07 +0200 | [diff] [blame] | 80 | MISMATCH_CHECK(QEMU_PSCI_0_2_FN_CPU_SUSPEND, PSCI_0_2_FN_CPU_SUSPEND); |
| 81 | MISMATCH_CHECK(QEMU_PSCI_0_2_FN_CPU_OFF, PSCI_0_2_FN_CPU_OFF); |
| 82 | MISMATCH_CHECK(QEMU_PSCI_0_2_FN_CPU_ON, PSCI_0_2_FN_CPU_ON); |
| 83 | MISMATCH_CHECK(QEMU_PSCI_0_2_FN_MIGRATE, PSCI_0_2_FN_MIGRATE); |
| 84 | MISMATCH_CHECK(QEMU_PSCI_0_2_FN64_CPU_SUSPEND, PSCI_0_2_FN64_CPU_SUSPEND); |
| 85 | MISMATCH_CHECK(QEMU_PSCI_0_2_FN64_CPU_ON, PSCI_0_2_FN64_CPU_ON); |
| 86 | MISMATCH_CHECK(QEMU_PSCI_0_2_FN64_MIGRATE, PSCI_0_2_FN64_MIGRATE); |
Christoffer Dall | 863714b | 2014-08-19 18:56:27 +0100 | [diff] [blame] | 87 | |
Ard Biesheuvel | 3df53cd | 2014-10-24 12:19:12 +0100 | [diff] [blame] | 88 | /* PSCI v0.2 return values used by TCG emulation of PSCI */ |
| 89 | |
| 90 | /* No Trusted OS migration to worry about when offlining CPUs */ |
| 91 | #define QEMU_PSCI_0_2_RET_TOS_MIGRATION_NOT_REQUIRED 2 |
| 92 | |
| 93 | /* We implement version 0.2 only */ |
| 94 | #define QEMU_PSCI_0_2_RET_VERSION_0_2 2 |
| 95 | |
Michael S. Tsirkin | 1b28762 | 2017-01-27 18:20:07 +0200 | [diff] [blame] | 96 | MISMATCH_CHECK(QEMU_PSCI_0_2_RET_TOS_MIGRATION_NOT_REQUIRED, PSCI_0_2_TOS_MP); |
Ard Biesheuvel | 3df53cd | 2014-10-24 12:19:12 +0100 | [diff] [blame] | 97 | MISMATCH_CHECK(QEMU_PSCI_0_2_RET_VERSION_0_2, |
Michael S. Tsirkin | 1b28762 | 2017-01-27 18:20:07 +0200 | [diff] [blame] | 98 | (PSCI_VERSION_MAJOR(0) | PSCI_VERSION_MINOR(2))); |
Ard Biesheuvel | 3df53cd | 2014-10-24 12:19:12 +0100 | [diff] [blame] | 99 | |
| 100 | /* PSCI return values (inclusive of all PSCI versions) */ |
| 101 | #define QEMU_PSCI_RET_SUCCESS 0 |
| 102 | #define QEMU_PSCI_RET_NOT_SUPPORTED -1 |
| 103 | #define QEMU_PSCI_RET_INVALID_PARAMS -2 |
| 104 | #define QEMU_PSCI_RET_DENIED -3 |
| 105 | #define QEMU_PSCI_RET_ALREADY_ON -4 |
| 106 | #define QEMU_PSCI_RET_ON_PENDING -5 |
| 107 | #define QEMU_PSCI_RET_INTERNAL_FAILURE -6 |
| 108 | #define QEMU_PSCI_RET_NOT_PRESENT -7 |
| 109 | #define QEMU_PSCI_RET_DISABLED -8 |
| 110 | |
Michael S. Tsirkin | 1b28762 | 2017-01-27 18:20:07 +0200 | [diff] [blame] | 111 | MISMATCH_CHECK(QEMU_PSCI_RET_SUCCESS, PSCI_RET_SUCCESS); |
| 112 | MISMATCH_CHECK(QEMU_PSCI_RET_NOT_SUPPORTED, PSCI_RET_NOT_SUPPORTED); |
| 113 | MISMATCH_CHECK(QEMU_PSCI_RET_INVALID_PARAMS, PSCI_RET_INVALID_PARAMS); |
| 114 | MISMATCH_CHECK(QEMU_PSCI_RET_DENIED, PSCI_RET_DENIED); |
| 115 | MISMATCH_CHECK(QEMU_PSCI_RET_ALREADY_ON, PSCI_RET_ALREADY_ON); |
| 116 | MISMATCH_CHECK(QEMU_PSCI_RET_ON_PENDING, PSCI_RET_ON_PENDING); |
| 117 | MISMATCH_CHECK(QEMU_PSCI_RET_INTERNAL_FAILURE, PSCI_RET_INTERNAL_FAILURE); |
| 118 | MISMATCH_CHECK(QEMU_PSCI_RET_NOT_PRESENT, PSCI_RET_NOT_PRESENT); |
| 119 | MISMATCH_CHECK(QEMU_PSCI_RET_DISABLED, PSCI_RET_DISABLED); |
Ard Biesheuvel | 3df53cd | 2014-10-24 12:19:12 +0100 | [diff] [blame] | 120 | |
Peter Maydell | 83e9a4a | 2014-02-20 10:35:50 +0000 | [diff] [blame] | 121 | /* Note that KVM uses overlapping values for AArch32 and AArch64 |
| 122 | * target CPU numbers. AArch32 targets: |
| 123 | */ |
Peter Maydell | 3541add | 2013-11-22 17:17:16 +0000 | [diff] [blame] | 124 | #define QEMU_KVM_ARM_TARGET_CORTEX_A15 0 |
Peter Maydell | 83e9a4a | 2014-02-20 10:35:50 +0000 | [diff] [blame] | 125 | #define QEMU_KVM_ARM_TARGET_CORTEX_A7 1 |
| 126 | |
| 127 | /* AArch64 targets: */ |
| 128 | #define QEMU_KVM_ARM_TARGET_AEM_V8 0 |
| 129 | #define QEMU_KVM_ARM_TARGET_FOUNDATION_V8 1 |
| 130 | #define QEMU_KVM_ARM_TARGET_CORTEX_A57 2 |
Shannon Zhao | 7525465 | 2015-06-15 18:06:08 +0100 | [diff] [blame] | 131 | #define QEMU_KVM_ARM_TARGET_XGENE_POTENZA 3 |
| 132 | #define QEMU_KVM_ARM_TARGET_CORTEX_A53 4 |
Peter Maydell | 3541add | 2013-11-22 17:17:16 +0000 | [diff] [blame] | 133 | |
| 134 | /* There's no kernel define for this: sentinel value which |
| 135 | * matches no KVM target value for either 64 or 32 bit |
| 136 | */ |
| 137 | #define QEMU_KVM_ARM_TARGET_NONE UINT_MAX |
| 138 | |
Peter Maydell | 83e9a4a | 2014-02-20 10:35:50 +0000 | [diff] [blame] | 139 | #ifdef TARGET_AARCH64 |
Michael S. Tsirkin | 1b28762 | 2017-01-27 18:20:07 +0200 | [diff] [blame] | 140 | MISMATCH_CHECK(QEMU_KVM_ARM_TARGET_AEM_V8, KVM_ARM_TARGET_AEM_V8); |
| 141 | MISMATCH_CHECK(QEMU_KVM_ARM_TARGET_FOUNDATION_V8, KVM_ARM_TARGET_FOUNDATION_V8); |
| 142 | MISMATCH_CHECK(QEMU_KVM_ARM_TARGET_CORTEX_A57, KVM_ARM_TARGET_CORTEX_A57); |
| 143 | MISMATCH_CHECK(QEMU_KVM_ARM_TARGET_XGENE_POTENZA, KVM_ARM_TARGET_XGENE_POTENZA); |
| 144 | MISMATCH_CHECK(QEMU_KVM_ARM_TARGET_CORTEX_A53, KVM_ARM_TARGET_CORTEX_A53); |
Peter Maydell | 83e9a4a | 2014-02-20 10:35:50 +0000 | [diff] [blame] | 145 | #else |
Michael S. Tsirkin | 1b28762 | 2017-01-27 18:20:07 +0200 | [diff] [blame] | 146 | MISMATCH_CHECK(QEMU_KVM_ARM_TARGET_CORTEX_A15, KVM_ARM_TARGET_CORTEX_A15); |
| 147 | MISMATCH_CHECK(QEMU_KVM_ARM_TARGET_CORTEX_A7, KVM_ARM_TARGET_CORTEX_A7); |
Peter Maydell | 3541add | 2013-11-22 17:17:16 +0000 | [diff] [blame] | 148 | #endif |
| 149 | |
Peter Maydell | f5a0a5a | 2014-01-04 22:15:44 +0000 | [diff] [blame] | 150 | #define CP_REG_ARM64 0x6000000000000000ULL |
| 151 | #define CP_REG_ARM_COPROC_MASK 0x000000000FFF0000 |
| 152 | #define CP_REG_ARM_COPROC_SHIFT 16 |
| 153 | #define CP_REG_ARM64_SYSREG (0x0013 << CP_REG_ARM_COPROC_SHIFT) |
| 154 | #define CP_REG_ARM64_SYSREG_OP0_MASK 0x000000000000c000 |
| 155 | #define CP_REG_ARM64_SYSREG_OP0_SHIFT 14 |
| 156 | #define CP_REG_ARM64_SYSREG_OP1_MASK 0x0000000000003800 |
| 157 | #define CP_REG_ARM64_SYSREG_OP1_SHIFT 11 |
| 158 | #define CP_REG_ARM64_SYSREG_CRN_MASK 0x0000000000000780 |
| 159 | #define CP_REG_ARM64_SYSREG_CRN_SHIFT 7 |
| 160 | #define CP_REG_ARM64_SYSREG_CRM_MASK 0x0000000000000078 |
| 161 | #define CP_REG_ARM64_SYSREG_CRM_SHIFT 3 |
| 162 | #define CP_REG_ARM64_SYSREG_OP2_MASK 0x0000000000000007 |
| 163 | #define CP_REG_ARM64_SYSREG_OP2_SHIFT 0 |
| 164 | |
| 165 | /* No kernel define but it's useful to QEMU */ |
| 166 | #define CP_REG_ARM64_SYSREG_CP (CP_REG_ARM64_SYSREG >> CP_REG_ARM_COPROC_SHIFT) |
| 167 | |
| 168 | #ifdef TARGET_AARCH64 |
Michael S. Tsirkin | 1b28762 | 2017-01-27 18:20:07 +0200 | [diff] [blame] | 169 | MISMATCH_CHECK(CP_REG_ARM64, KVM_REG_ARM64); |
| 170 | MISMATCH_CHECK(CP_REG_ARM_COPROC_MASK, KVM_REG_ARM_COPROC_MASK); |
| 171 | MISMATCH_CHECK(CP_REG_ARM_COPROC_SHIFT, KVM_REG_ARM_COPROC_SHIFT); |
| 172 | MISMATCH_CHECK(CP_REG_ARM64_SYSREG, KVM_REG_ARM64_SYSREG); |
| 173 | MISMATCH_CHECK(CP_REG_ARM64_SYSREG_OP0_MASK, KVM_REG_ARM64_SYSREG_OP0_MASK); |
| 174 | MISMATCH_CHECK(CP_REG_ARM64_SYSREG_OP0_SHIFT, KVM_REG_ARM64_SYSREG_OP0_SHIFT); |
| 175 | MISMATCH_CHECK(CP_REG_ARM64_SYSREG_OP1_MASK, KVM_REG_ARM64_SYSREG_OP1_MASK); |
| 176 | MISMATCH_CHECK(CP_REG_ARM64_SYSREG_OP1_SHIFT, KVM_REG_ARM64_SYSREG_OP1_SHIFT); |
| 177 | MISMATCH_CHECK(CP_REG_ARM64_SYSREG_CRN_MASK, KVM_REG_ARM64_SYSREG_CRN_MASK); |
| 178 | MISMATCH_CHECK(CP_REG_ARM64_SYSREG_CRN_SHIFT, KVM_REG_ARM64_SYSREG_CRN_SHIFT); |
| 179 | MISMATCH_CHECK(CP_REG_ARM64_SYSREG_CRM_MASK, KVM_REG_ARM64_SYSREG_CRM_MASK); |
| 180 | MISMATCH_CHECK(CP_REG_ARM64_SYSREG_CRM_SHIFT, KVM_REG_ARM64_SYSREG_CRM_SHIFT); |
| 181 | MISMATCH_CHECK(CP_REG_ARM64_SYSREG_OP2_MASK, KVM_REG_ARM64_SYSREG_OP2_MASK); |
| 182 | MISMATCH_CHECK(CP_REG_ARM64_SYSREG_OP2_SHIFT, KVM_REG_ARM64_SYSREG_OP2_SHIFT); |
Peter Maydell | f5a0a5a | 2014-01-04 22:15:44 +0000 | [diff] [blame] | 183 | #endif |
| 184 | |
Peter Maydell | 72b0cd3 | 2013-11-22 17:17:08 +0000 | [diff] [blame] | 185 | #undef MISMATCH_CHECK |
| 186 | |
| 187 | #endif |