bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 1 | /* |
| 2 | * QEMU 8259 interrupt controller emulation |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 3 | * |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 4 | * Copyright (c) 2003-2004 Fabrice Bellard |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 5 | * |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
| 7 | * of this software and associated documentation files (the "Software"), to deal |
| 8 | * in the Software without restriction, including without limitation the rights |
| 9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell |
| 10 | * copies of the Software, and to permit persons to whom the Software is |
| 11 | * furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included in |
| 14 | * all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, |
| 21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN |
| 22 | * THE SOFTWARE. |
| 23 | */ |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 24 | #include "vl.h" |
| 25 | |
| 26 | /* debug PIC */ |
| 27 | //#define DEBUG_PIC |
| 28 | |
bellard | b41a2cd | 2004-03-14 21:46:48 +0000 | [diff] [blame] | 29 | //#define DEBUG_IRQ_LATENCY |
bellard | 4a0fb71e | 2004-05-21 11:39:07 +0000 | [diff] [blame] | 30 | //#define DEBUG_IRQ_COUNT |
bellard | b41a2cd | 2004-03-14 21:46:48 +0000 | [diff] [blame] | 31 | |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 32 | typedef struct PicState { |
| 33 | uint8_t last_irr; /* edge detection */ |
| 34 | uint8_t irr; /* interrupt request register */ |
| 35 | uint8_t imr; /* interrupt mask register */ |
| 36 | uint8_t isr; /* interrupt service register */ |
| 37 | uint8_t priority_add; /* highest irq priority */ |
| 38 | uint8_t irq_base; |
| 39 | uint8_t read_reg_select; |
| 40 | uint8_t poll; |
| 41 | uint8_t special_mask; |
| 42 | uint8_t init_state; |
| 43 | uint8_t auto_eoi; |
| 44 | uint8_t rotate_on_auto_eoi; |
| 45 | uint8_t special_fully_nested_mode; |
| 46 | uint8_t init4; /* true if 4 byte init */ |
ths | 2053152 | 2007-04-01 18:26:11 +0000 | [diff] [blame] | 47 | uint8_t single_mode; /* true if slave pic is not initialized */ |
bellard | 660de33 | 2004-05-20 12:41:21 +0000 | [diff] [blame] | 48 | uint8_t elcr; /* PIIX edge/trigger selection*/ |
| 49 | uint8_t elcr_mask; |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 50 | PicState2 *pics_state; |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 51 | } PicState; |
| 52 | |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 53 | struct PicState2 { |
| 54 | /* 0 is master pic, 1 is slave pic */ |
| 55 | /* XXX: better separation between the two pics */ |
| 56 | PicState pics[2]; |
pbrook | d537cf6 | 2007-04-07 18:14:41 +0000 | [diff] [blame] | 57 | qemu_irq parent_irq; |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 58 | void *irq_request_opaque; |
bellard | d592d30 | 2005-07-23 19:05:37 +0000 | [diff] [blame] | 59 | /* IOAPIC callback support */ |
| 60 | SetIRQFunc *alt_irq_func; |
| 61 | void *alt_irq_opaque; |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 62 | }; |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 63 | |
bellard | 4a0fb71e | 2004-05-21 11:39:07 +0000 | [diff] [blame] | 64 | #if defined(DEBUG_PIC) || defined (DEBUG_IRQ_COUNT) |
| 65 | static int irq_level[16]; |
| 66 | #endif |
| 67 | #ifdef DEBUG_IRQ_COUNT |
| 68 | static uint64_t irq_count[16]; |
| 69 | #endif |
| 70 | |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 71 | /* set irq level. If an edge is detected, then the IRR is set to 1 */ |
| 72 | static inline void pic_set_irq1(PicState *s, int irq, int level) |
| 73 | { |
| 74 | int mask; |
| 75 | mask = 1 << irq; |
bellard | 660de33 | 2004-05-20 12:41:21 +0000 | [diff] [blame] | 76 | if (s->elcr & mask) { |
| 77 | /* level triggered */ |
| 78 | if (level) { |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 79 | s->irr |= mask; |
bellard | 660de33 | 2004-05-20 12:41:21 +0000 | [diff] [blame] | 80 | s->last_irr |= mask; |
| 81 | } else { |
| 82 | s->irr &= ~mask; |
| 83 | s->last_irr &= ~mask; |
| 84 | } |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 85 | } else { |
bellard | 660de33 | 2004-05-20 12:41:21 +0000 | [diff] [blame] | 86 | /* edge triggered */ |
| 87 | if (level) { |
| 88 | if ((s->last_irr & mask) == 0) |
| 89 | s->irr |= mask; |
| 90 | s->last_irr |= mask; |
| 91 | } else { |
| 92 | s->last_irr &= ~mask; |
| 93 | } |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 94 | } |
| 95 | } |
| 96 | |
| 97 | /* return the highest priority found in mask (highest = smallest |
| 98 | number). Return 8 if no irq */ |
| 99 | static inline int get_priority(PicState *s, int mask) |
| 100 | { |
| 101 | int priority; |
| 102 | if (mask == 0) |
| 103 | return 8; |
| 104 | priority = 0; |
| 105 | while ((mask & (1 << ((priority + s->priority_add) & 7))) == 0) |
| 106 | priority++; |
| 107 | return priority; |
| 108 | } |
| 109 | |
| 110 | /* return the pic wanted interrupt. return -1 if none */ |
| 111 | static int pic_get_irq(PicState *s) |
| 112 | { |
| 113 | int mask, cur_priority, priority; |
| 114 | |
| 115 | mask = s->irr & ~s->imr; |
| 116 | priority = get_priority(s, mask); |
| 117 | if (priority == 8) |
| 118 | return -1; |
| 119 | /* compute current priority. If special fully nested mode on the |
| 120 | master, the IRQ coming from the slave is not taken into account |
| 121 | for the priority computation. */ |
| 122 | mask = s->isr; |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 123 | if (s->special_fully_nested_mode && s == &s->pics_state->pics[0]) |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 124 | mask &= ~(1 << 2); |
| 125 | cur_priority = get_priority(s, mask); |
| 126 | if (priority < cur_priority) { |
| 127 | /* higher priority found: an irq should be generated */ |
| 128 | return (priority + s->priority_add) & 7; |
| 129 | } else { |
| 130 | return -1; |
| 131 | } |
| 132 | } |
| 133 | |
| 134 | /* raise irq to CPU if necessary. must be called every time the active |
| 135 | irq may change */ |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 136 | /* XXX: should not export it, but it is needed for an APIC kludge */ |
| 137 | void pic_update_irq(PicState2 *s) |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 138 | { |
| 139 | int irq2, irq; |
| 140 | |
| 141 | /* first look at slave pic */ |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 142 | irq2 = pic_get_irq(&s->pics[1]); |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 143 | if (irq2 >= 0) { |
| 144 | /* if irq request by slave pic, signal master PIC */ |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 145 | pic_set_irq1(&s->pics[0], 2, 1); |
| 146 | pic_set_irq1(&s->pics[0], 2, 0); |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 147 | } |
| 148 | /* look at requested irq */ |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 149 | irq = pic_get_irq(&s->pics[0]); |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 150 | if (irq >= 0) { |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 151 | #if defined(DEBUG_PIC) |
| 152 | { |
| 153 | int i; |
| 154 | for(i = 0; i < 2; i++) { |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 155 | printf("pic%d: imr=%x irr=%x padd=%d\n", |
| 156 | i, s->pics[i].imr, s->pics[i].irr, |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 157 | s->pics[i].priority_add); |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 158 | |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 159 | } |
| 160 | } |
bellard | 2444ca4 | 2004-05-26 22:16:35 +0000 | [diff] [blame] | 161 | printf("pic: cpu_interrupt\n"); |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 162 | #endif |
pbrook | d537cf6 | 2007-04-07 18:14:41 +0000 | [diff] [blame] | 163 | qemu_irq_raise(s->parent_irq); |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 164 | } |
ths | 4de9b24 | 2007-01-24 01:47:51 +0000 | [diff] [blame] | 165 | |
| 166 | /* all targets should do this rather than acking the IRQ in the cpu */ |
j_mayer | 5a9b7d3 | 2007-10-20 09:13:55 +0000 | [diff] [blame] | 167 | #if defined(TARGET_MIPS) || defined(TARGET_PPC) |
ths | 4de9b24 | 2007-01-24 01:47:51 +0000 | [diff] [blame] | 168 | else { |
pbrook | d537cf6 | 2007-04-07 18:14:41 +0000 | [diff] [blame] | 169 | qemu_irq_lower(s->parent_irq); |
ths | 4de9b24 | 2007-01-24 01:47:51 +0000 | [diff] [blame] | 170 | } |
| 171 | #endif |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 172 | } |
| 173 | |
| 174 | #ifdef DEBUG_IRQ_LATENCY |
| 175 | int64_t irq_time[16]; |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 176 | #endif |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 177 | |
pbrook | d537cf6 | 2007-04-07 18:14:41 +0000 | [diff] [blame] | 178 | void i8259_set_irq(void *opaque, int irq, int level) |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 179 | { |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 180 | PicState2 *s = opaque; |
| 181 | |
bellard | 4a0fb71e | 2004-05-21 11:39:07 +0000 | [diff] [blame] | 182 | #if defined(DEBUG_PIC) || defined(DEBUG_IRQ_COUNT) |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 183 | if (level != irq_level[irq]) { |
bellard | 4a0fb71e | 2004-05-21 11:39:07 +0000 | [diff] [blame] | 184 | #if defined(DEBUG_PIC) |
pbrook | d537cf6 | 2007-04-07 18:14:41 +0000 | [diff] [blame] | 185 | printf("i8259_set_irq: irq=%d level=%d\n", irq, level); |
bellard | 4a0fb71e | 2004-05-21 11:39:07 +0000 | [diff] [blame] | 186 | #endif |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 187 | irq_level[irq] = level; |
bellard | 4a0fb71e | 2004-05-21 11:39:07 +0000 | [diff] [blame] | 188 | #ifdef DEBUG_IRQ_COUNT |
| 189 | if (level == 1) |
| 190 | irq_count[irq]++; |
| 191 | #endif |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 192 | } |
| 193 | #endif |
| 194 | #ifdef DEBUG_IRQ_LATENCY |
| 195 | if (level) { |
bellard | 2444ca4 | 2004-05-26 22:16:35 +0000 | [diff] [blame] | 196 | irq_time[irq] = qemu_get_clock(vm_clock); |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 197 | } |
| 198 | #endif |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 199 | pic_set_irq1(&s->pics[irq >> 3], irq & 7, level); |
bellard | d592d30 | 2005-07-23 19:05:37 +0000 | [diff] [blame] | 200 | /* used for IOAPIC irqs */ |
| 201 | if (s->alt_irq_func) |
| 202 | s->alt_irq_func(s->alt_irq_opaque, irq, level); |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 203 | pic_update_irq(s); |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 204 | } |
| 205 | |
| 206 | /* acknowledge interrupt 'irq' */ |
| 207 | static inline void pic_intack(PicState *s, int irq) |
| 208 | { |
| 209 | if (s->auto_eoi) { |
| 210 | if (s->rotate_on_auto_eoi) |
| 211 | s->priority_add = (irq + 1) & 7; |
| 212 | } else { |
| 213 | s->isr |= (1 << irq); |
| 214 | } |
bellard | 0ecf89a | 2004-09-29 21:55:52 +0000 | [diff] [blame] | 215 | /* We don't clear a level sensitive interrupt here */ |
| 216 | if (!(s->elcr & (1 << irq))) |
| 217 | s->irr &= ~(1 << irq); |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 218 | } |
| 219 | |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 220 | int pic_read_irq(PicState2 *s) |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 221 | { |
| 222 | int irq, irq2, intno; |
| 223 | |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 224 | irq = pic_get_irq(&s->pics[0]); |
bellard | 15aeac3 | 2004-05-20 16:12:05 +0000 | [diff] [blame] | 225 | if (irq >= 0) { |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 226 | pic_intack(&s->pics[0], irq); |
bellard | 15aeac3 | 2004-05-20 16:12:05 +0000 | [diff] [blame] | 227 | if (irq == 2) { |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 228 | irq2 = pic_get_irq(&s->pics[1]); |
bellard | 15aeac3 | 2004-05-20 16:12:05 +0000 | [diff] [blame] | 229 | if (irq2 >= 0) { |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 230 | pic_intack(&s->pics[1], irq2); |
bellard | 15aeac3 | 2004-05-20 16:12:05 +0000 | [diff] [blame] | 231 | } else { |
| 232 | /* spurious IRQ on slave controller */ |
| 233 | irq2 = 7; |
| 234 | } |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 235 | intno = s->pics[1].irq_base + irq2; |
bellard | 15aeac3 | 2004-05-20 16:12:05 +0000 | [diff] [blame] | 236 | irq = irq2 + 8; |
| 237 | } else { |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 238 | intno = s->pics[0].irq_base + irq; |
bellard | 15aeac3 | 2004-05-20 16:12:05 +0000 | [diff] [blame] | 239 | } |
| 240 | } else { |
| 241 | /* spurious IRQ on host controller */ |
| 242 | irq = 7; |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 243 | intno = s->pics[0].irq_base + irq; |
bellard | 15aeac3 | 2004-05-20 16:12:05 +0000 | [diff] [blame] | 244 | } |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 245 | pic_update_irq(s); |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 246 | |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 247 | #ifdef DEBUG_IRQ_LATENCY |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 248 | printf("IRQ%d latency=%0.3fus\n", |
| 249 | irq, |
bellard | 2444ca4 | 2004-05-26 22:16:35 +0000 | [diff] [blame] | 250 | (double)(qemu_get_clock(vm_clock) - irq_time[irq]) * 1000000.0 / ticks_per_sec); |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 251 | #endif |
| 252 | #if defined(DEBUG_PIC) |
| 253 | printf("pic_interrupt: irq=%d\n", irq); |
| 254 | #endif |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 255 | return intno; |
| 256 | } |
| 257 | |
bellard | d7d02e3 | 2004-06-20 12:58:36 +0000 | [diff] [blame] | 258 | static void pic_reset(void *opaque) |
| 259 | { |
| 260 | PicState *s = opaque; |
bellard | d7d02e3 | 2004-06-20 12:58:36 +0000 | [diff] [blame] | 261 | |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 262 | s->last_irr = 0; |
| 263 | s->irr = 0; |
| 264 | s->imr = 0; |
| 265 | s->isr = 0; |
| 266 | s->priority_add = 0; |
| 267 | s->irq_base = 0; |
| 268 | s->read_reg_select = 0; |
| 269 | s->poll = 0; |
| 270 | s->special_mask = 0; |
| 271 | s->init_state = 0; |
| 272 | s->auto_eoi = 0; |
| 273 | s->rotate_on_auto_eoi = 0; |
| 274 | s->special_fully_nested_mode = 0; |
| 275 | s->init4 = 0; |
ths | 2053152 | 2007-04-01 18:26:11 +0000 | [diff] [blame] | 276 | s->single_mode = 0; |
bellard | 4dbe19e | 2006-04-29 15:52:14 +0000 | [diff] [blame] | 277 | /* Note: ELCR is not reset */ |
bellard | d7d02e3 | 2004-06-20 12:58:36 +0000 | [diff] [blame] | 278 | } |
| 279 | |
bellard | b41a2cd | 2004-03-14 21:46:48 +0000 | [diff] [blame] | 280 | static void pic_ioport_write(void *opaque, uint32_t addr, uint32_t val) |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 281 | { |
bellard | b41a2cd | 2004-03-14 21:46:48 +0000 | [diff] [blame] | 282 | PicState *s = opaque; |
bellard | d7d02e3 | 2004-06-20 12:58:36 +0000 | [diff] [blame] | 283 | int priority, cmd, irq; |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 284 | |
| 285 | #ifdef DEBUG_PIC |
| 286 | printf("pic_write: addr=0x%02x val=0x%02x\n", addr, val); |
| 287 | #endif |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 288 | addr &= 1; |
| 289 | if (addr == 0) { |
| 290 | if (val & 0x10) { |
| 291 | /* init */ |
bellard | d7d02e3 | 2004-06-20 12:58:36 +0000 | [diff] [blame] | 292 | pic_reset(s); |
bellard | b54ad04 | 2004-05-20 13:42:52 +0000 | [diff] [blame] | 293 | /* deassert a pending interrupt */ |
pbrook | d537cf6 | 2007-04-07 18:14:41 +0000 | [diff] [blame] | 294 | qemu_irq_lower(s->pics_state->parent_irq); |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 295 | s->init_state = 1; |
| 296 | s->init4 = val & 1; |
ths | 2053152 | 2007-04-01 18:26:11 +0000 | [diff] [blame] | 297 | s->single_mode = val & 2; |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 298 | if (val & 0x08) |
| 299 | hw_error("level sensitive irq not supported"); |
| 300 | } else if (val & 0x08) { |
| 301 | if (val & 0x04) |
| 302 | s->poll = 1; |
| 303 | if (val & 0x02) |
| 304 | s->read_reg_select = val & 1; |
| 305 | if (val & 0x40) |
| 306 | s->special_mask = (val >> 5) & 1; |
| 307 | } else { |
| 308 | cmd = val >> 5; |
| 309 | switch(cmd) { |
| 310 | case 0: |
| 311 | case 4: |
| 312 | s->rotate_on_auto_eoi = cmd >> 2; |
| 313 | break; |
| 314 | case 1: /* end of interrupt */ |
| 315 | case 5: |
| 316 | priority = get_priority(s, s->isr); |
| 317 | if (priority != 8) { |
| 318 | irq = (priority + s->priority_add) & 7; |
| 319 | s->isr &= ~(1 << irq); |
| 320 | if (cmd == 5) |
| 321 | s->priority_add = (irq + 1) & 7; |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 322 | pic_update_irq(s->pics_state); |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 323 | } |
| 324 | break; |
| 325 | case 3: |
| 326 | irq = val & 7; |
| 327 | s->isr &= ~(1 << irq); |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 328 | pic_update_irq(s->pics_state); |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 329 | break; |
| 330 | case 6: |
| 331 | s->priority_add = (val + 1) & 7; |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 332 | pic_update_irq(s->pics_state); |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 333 | break; |
| 334 | case 7: |
| 335 | irq = val & 7; |
| 336 | s->isr &= ~(1 << irq); |
| 337 | s->priority_add = (irq + 1) & 7; |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 338 | pic_update_irq(s->pics_state); |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 339 | break; |
| 340 | default: |
| 341 | /* no operation */ |
| 342 | break; |
| 343 | } |
| 344 | } |
| 345 | } else { |
| 346 | switch(s->init_state) { |
| 347 | case 0: |
| 348 | /* normal mode */ |
| 349 | s->imr = val; |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 350 | pic_update_irq(s->pics_state); |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 351 | break; |
| 352 | case 1: |
| 353 | s->irq_base = val & 0xf8; |
ths | 2bb081f | 2007-07-31 23:12:09 +0000 | [diff] [blame] | 354 | s->init_state = s->single_mode ? (s->init4 ? 3 : 0) : 2; |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 355 | break; |
| 356 | case 2: |
| 357 | if (s->init4) { |
| 358 | s->init_state = 3; |
| 359 | } else { |
| 360 | s->init_state = 0; |
| 361 | } |
| 362 | break; |
| 363 | case 3: |
| 364 | s->special_fully_nested_mode = (val >> 4) & 1; |
| 365 | s->auto_eoi = (val >> 1) & 1; |
| 366 | s->init_state = 0; |
| 367 | break; |
| 368 | } |
| 369 | } |
| 370 | } |
| 371 | |
| 372 | static uint32_t pic_poll_read (PicState *s, uint32_t addr1) |
| 373 | { |
| 374 | int ret; |
| 375 | |
| 376 | ret = pic_get_irq(s); |
| 377 | if (ret >= 0) { |
| 378 | if (addr1 >> 7) { |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 379 | s->pics_state->pics[0].isr &= ~(1 << 2); |
| 380 | s->pics_state->pics[0].irr &= ~(1 << 2); |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 381 | } |
| 382 | s->irr &= ~(1 << ret); |
| 383 | s->isr &= ~(1 << ret); |
| 384 | if (addr1 >> 7 || ret != 2) |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 385 | pic_update_irq(s->pics_state); |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 386 | } else { |
| 387 | ret = 0x07; |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 388 | pic_update_irq(s->pics_state); |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 389 | } |
| 390 | |
| 391 | return ret; |
| 392 | } |
| 393 | |
bellard | b41a2cd | 2004-03-14 21:46:48 +0000 | [diff] [blame] | 394 | static uint32_t pic_ioport_read(void *opaque, uint32_t addr1) |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 395 | { |
bellard | b41a2cd | 2004-03-14 21:46:48 +0000 | [diff] [blame] | 396 | PicState *s = opaque; |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 397 | unsigned int addr; |
| 398 | int ret; |
| 399 | |
| 400 | addr = addr1; |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 401 | addr &= 1; |
| 402 | if (s->poll) { |
| 403 | ret = pic_poll_read(s, addr1); |
| 404 | s->poll = 0; |
| 405 | } else { |
| 406 | if (addr == 0) { |
| 407 | if (s->read_reg_select) |
| 408 | ret = s->isr; |
| 409 | else |
| 410 | ret = s->irr; |
| 411 | } else { |
| 412 | ret = s->imr; |
| 413 | } |
| 414 | } |
| 415 | #ifdef DEBUG_PIC |
| 416 | printf("pic_read: addr=0x%02x val=0x%02x\n", addr1, ret); |
| 417 | #endif |
| 418 | return ret; |
| 419 | } |
| 420 | |
| 421 | /* memory mapped interrupt status */ |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 422 | /* XXX: may be the same than pic_read_irq() */ |
| 423 | uint32_t pic_intack_read(PicState2 *s) |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 424 | { |
| 425 | int ret; |
| 426 | |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 427 | ret = pic_poll_read(&s->pics[0], 0x00); |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 428 | if (ret == 2) |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 429 | ret = pic_poll_read(&s->pics[1], 0x80) + 8; |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 430 | /* Prepare for ISR read */ |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 431 | s->pics[0].read_reg_select = 1; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 432 | |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 433 | return ret; |
| 434 | } |
| 435 | |
bellard | 660de33 | 2004-05-20 12:41:21 +0000 | [diff] [blame] | 436 | static void elcr_ioport_write(void *opaque, uint32_t addr, uint32_t val) |
| 437 | { |
| 438 | PicState *s = opaque; |
| 439 | s->elcr = val & s->elcr_mask; |
| 440 | } |
| 441 | |
| 442 | static uint32_t elcr_ioport_read(void *opaque, uint32_t addr1) |
| 443 | { |
| 444 | PicState *s = opaque; |
| 445 | return s->elcr; |
| 446 | } |
| 447 | |
bellard | b0a21b5 | 2004-03-31 18:58:38 +0000 | [diff] [blame] | 448 | static void pic_save(QEMUFile *f, void *opaque) |
| 449 | { |
| 450 | PicState *s = opaque; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 451 | |
bellard | b0a21b5 | 2004-03-31 18:58:38 +0000 | [diff] [blame] | 452 | qemu_put_8s(f, &s->last_irr); |
| 453 | qemu_put_8s(f, &s->irr); |
| 454 | qemu_put_8s(f, &s->imr); |
| 455 | qemu_put_8s(f, &s->isr); |
| 456 | qemu_put_8s(f, &s->priority_add); |
| 457 | qemu_put_8s(f, &s->irq_base); |
| 458 | qemu_put_8s(f, &s->read_reg_select); |
| 459 | qemu_put_8s(f, &s->poll); |
| 460 | qemu_put_8s(f, &s->special_mask); |
| 461 | qemu_put_8s(f, &s->init_state); |
| 462 | qemu_put_8s(f, &s->auto_eoi); |
| 463 | qemu_put_8s(f, &s->rotate_on_auto_eoi); |
| 464 | qemu_put_8s(f, &s->special_fully_nested_mode); |
| 465 | qemu_put_8s(f, &s->init4); |
ths | 2053152 | 2007-04-01 18:26:11 +0000 | [diff] [blame] | 466 | qemu_put_8s(f, &s->single_mode); |
bellard | 660de33 | 2004-05-20 12:41:21 +0000 | [diff] [blame] | 467 | qemu_put_8s(f, &s->elcr); |
bellard | b0a21b5 | 2004-03-31 18:58:38 +0000 | [diff] [blame] | 468 | } |
| 469 | |
| 470 | static int pic_load(QEMUFile *f, void *opaque, int version_id) |
| 471 | { |
| 472 | PicState *s = opaque; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 473 | |
bellard | b0a21b5 | 2004-03-31 18:58:38 +0000 | [diff] [blame] | 474 | if (version_id != 1) |
| 475 | return -EINVAL; |
| 476 | |
| 477 | qemu_get_8s(f, &s->last_irr); |
| 478 | qemu_get_8s(f, &s->irr); |
| 479 | qemu_get_8s(f, &s->imr); |
| 480 | qemu_get_8s(f, &s->isr); |
| 481 | qemu_get_8s(f, &s->priority_add); |
| 482 | qemu_get_8s(f, &s->irq_base); |
| 483 | qemu_get_8s(f, &s->read_reg_select); |
| 484 | qemu_get_8s(f, &s->poll); |
| 485 | qemu_get_8s(f, &s->special_mask); |
| 486 | qemu_get_8s(f, &s->init_state); |
| 487 | qemu_get_8s(f, &s->auto_eoi); |
| 488 | qemu_get_8s(f, &s->rotate_on_auto_eoi); |
| 489 | qemu_get_8s(f, &s->special_fully_nested_mode); |
| 490 | qemu_get_8s(f, &s->init4); |
ths | 2053152 | 2007-04-01 18:26:11 +0000 | [diff] [blame] | 491 | qemu_get_8s(f, &s->single_mode); |
bellard | 660de33 | 2004-05-20 12:41:21 +0000 | [diff] [blame] | 492 | qemu_get_8s(f, &s->elcr); |
bellard | b0a21b5 | 2004-03-31 18:58:38 +0000 | [diff] [blame] | 493 | return 0; |
| 494 | } |
| 495 | |
| 496 | /* XXX: add generic master/slave system */ |
bellard | 660de33 | 2004-05-20 12:41:21 +0000 | [diff] [blame] | 497 | static void pic_init1(int io_addr, int elcr_addr, PicState *s) |
bellard | b0a21b5 | 2004-03-31 18:58:38 +0000 | [diff] [blame] | 498 | { |
| 499 | register_ioport_write(io_addr, 2, 1, pic_ioport_write, s); |
| 500 | register_ioport_read(io_addr, 2, 1, pic_ioport_read, s); |
bellard | 660de33 | 2004-05-20 12:41:21 +0000 | [diff] [blame] | 501 | if (elcr_addr >= 0) { |
| 502 | register_ioport_write(elcr_addr, 1, 1, elcr_ioport_write, s); |
| 503 | register_ioport_read(elcr_addr, 1, 1, elcr_ioport_read, s); |
| 504 | } |
bellard | b0a21b5 | 2004-03-31 18:58:38 +0000 | [diff] [blame] | 505 | register_savevm("i8259", io_addr, 1, pic_save, pic_load, s); |
bellard | d7d02e3 | 2004-06-20 12:58:36 +0000 | [diff] [blame] | 506 | qemu_register_reset(pic_reset, s); |
bellard | b0a21b5 | 2004-03-31 18:58:38 +0000 | [diff] [blame] | 507 | } |
| 508 | |
bellard | ba91cd8 | 2004-04-25 18:03:53 +0000 | [diff] [blame] | 509 | void pic_info(void) |
| 510 | { |
| 511 | int i; |
| 512 | PicState *s; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 513 | |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 514 | if (!isa_pic) |
| 515 | return; |
bellard | ba91cd8 | 2004-04-25 18:03:53 +0000 | [diff] [blame] | 516 | |
| 517 | for(i=0;i<2;i++) { |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 518 | s = &isa_pic->pics[i]; |
bellard | 15aeac3 | 2004-05-20 16:12:05 +0000 | [diff] [blame] | 519 | term_printf("pic%d: irr=%02x imr=%02x isr=%02x hprio=%d irq_base=%02x rr_sel=%d elcr=%02x fnm=%d\n", |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 520 | i, s->irr, s->imr, s->isr, s->priority_add, |
| 521 | s->irq_base, s->read_reg_select, s->elcr, |
bellard | 15aeac3 | 2004-05-20 16:12:05 +0000 | [diff] [blame] | 522 | s->special_fully_nested_mode); |
bellard | ba91cd8 | 2004-04-25 18:03:53 +0000 | [diff] [blame] | 523 | } |
| 524 | } |
| 525 | |
bellard | 4a0fb71e | 2004-05-21 11:39:07 +0000 | [diff] [blame] | 526 | void irq_info(void) |
| 527 | { |
| 528 | #ifndef DEBUG_IRQ_COUNT |
| 529 | term_printf("irq statistic code not compiled.\n"); |
| 530 | #else |
| 531 | int i; |
| 532 | int64_t count; |
| 533 | |
| 534 | term_printf("IRQ statistics:\n"); |
| 535 | for (i = 0; i < 16; i++) { |
| 536 | count = irq_count[i]; |
| 537 | if (count > 0) |
bellard | 26a7646 | 2006-06-25 18:15:32 +0000 | [diff] [blame] | 538 | term_printf("%2d: %" PRId64 "\n", i, count); |
bellard | 4a0fb71e | 2004-05-21 11:39:07 +0000 | [diff] [blame] | 539 | } |
| 540 | #endif |
| 541 | } |
bellard | ba91cd8 | 2004-04-25 18:03:53 +0000 | [diff] [blame] | 542 | |
pbrook | d537cf6 | 2007-04-07 18:14:41 +0000 | [diff] [blame] | 543 | qemu_irq *i8259_init(qemu_irq parent_irq) |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 544 | { |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 545 | PicState2 *s; |
pbrook | d537cf6 | 2007-04-07 18:14:41 +0000 | [diff] [blame] | 546 | |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 547 | s = qemu_mallocz(sizeof(PicState2)); |
| 548 | if (!s) |
| 549 | return NULL; |
| 550 | pic_init1(0x20, 0x4d0, &s->pics[0]); |
| 551 | pic_init1(0xa0, 0x4d1, &s->pics[1]); |
| 552 | s->pics[0].elcr_mask = 0xf8; |
| 553 | s->pics[1].elcr_mask = 0xde; |
pbrook | d537cf6 | 2007-04-07 18:14:41 +0000 | [diff] [blame] | 554 | s->parent_irq = parent_irq; |
bellard | 3de388f | 2005-07-02 18:11:44 +0000 | [diff] [blame] | 555 | s->pics[0].pics_state = s; |
| 556 | s->pics[1].pics_state = s; |
pbrook | d537cf6 | 2007-04-07 18:14:41 +0000 | [diff] [blame] | 557 | isa_pic = s; |
| 558 | return qemu_allocate_irqs(i8259_set_irq, s, 16); |
bellard | 80cabfa | 2004-03-14 12:20:30 +0000 | [diff] [blame] | 559 | } |
bellard | d592d30 | 2005-07-23 19:05:37 +0000 | [diff] [blame] | 560 | |
| 561 | void pic_set_alt_irq_func(PicState2 *s, SetIRQFunc *alt_irq_func, |
| 562 | void *alt_irq_opaque) |
| 563 | { |
| 564 | s->alt_irq_func = alt_irq_func; |
| 565 | s->alt_irq_opaque = alt_irq_opaque; |
| 566 | } |