blob: acb3f7d924cd9c835f64d6eefdb46ff7951ff998 [file] [log] [blame]
bellarde89f66e2003-08-04 23:30:47 +00001/*
bellard4fa0f5d2004-02-06 19:47:52 +00002 * QEMU VGA Emulator.
ths5fafdf22007-09-16 21:08:06 +00003 *
bellarde89f66e2003-08-04 23:30:47 +00004 * Copyright (c) 2003 Fabrice Bellard
ths5fafdf22007-09-16 21:08:06 +00005 *
bellarde89f66e2003-08-04 23:30:47 +00006 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
pbrook87ecb682007-11-17 17:14:51 +000024#include "hw.h"
Blue Swirl5e55efc2012-01-29 17:02:07 +000025#include "vga.h"
pbrook87ecb682007-11-17 17:14:51 +000026#include "console.h"
27#include "pc.h"
28#include "pci.h"
bellard798b0c22004-06-05 10:30:49 +000029#include "vga_int.h"
blueswir194470842007-06-10 16:06:20 +000030#include "pixel_ops.h"
malccb5a7aa2008-09-28 00:42:12 +000031#include "qemu-timer.h"
Avi Kivityc65adf92011-12-18 16:40:50 +020032#include "xen.h"
Alon Levy72750012012-03-11 18:11:27 +020033#include "trace.h"
bellarde89f66e2003-08-04 23:30:47 +000034
bellarde89f66e2003-08-04 23:30:47 +000035//#define DEBUG_VGA
bellard17b00182003-08-08 23:50:57 +000036//#define DEBUG_VGA_MEM
bellarda41bc9a2004-01-04 15:55:00 +000037//#define DEBUG_VGA_REG
38
bellard4fa0f5d2004-02-06 19:47:52 +000039//#define DEBUG_BOCHS_VBE
40
Blue Swirl47c012e2012-01-29 17:29:12 +000041/*
42 * Video Graphics Array (VGA)
43 *
44 * Chipset docs for original IBM VGA:
45 * http://www.mcamafia.de/pdf/ibm_vgaxga_trm2.pdf
46 *
47 * FreeVGA site:
48 * http://www.osdever.net/FreeVGA/home.htm
49 *
50 * Standard VGA features and Bochs VBE extensions are implemented.
51 */
52
bellarde89f66e2003-08-04 23:30:47 +000053/* force some bits to zero */
bellard798b0c22004-06-05 10:30:49 +000054const uint8_t sr_mask[8] = {
blueswir19e622b12009-03-07 15:46:23 +000055 0x03,
56 0x3d,
57 0x0f,
58 0x3f,
59 0x0e,
60 0x00,
61 0x00,
62 0xff,
bellarde89f66e2003-08-04 23:30:47 +000063};
64
bellard798b0c22004-06-05 10:30:49 +000065const uint8_t gr_mask[16] = {
blueswir19e622b12009-03-07 15:46:23 +000066 0x0f, /* 0x00 */
67 0x0f, /* 0x01 */
68 0x0f, /* 0x02 */
69 0x1f, /* 0x03 */
70 0x03, /* 0x04 */
71 0x7b, /* 0x05 */
72 0x0f, /* 0x06 */
73 0x0f, /* 0x07 */
74 0xff, /* 0x08 */
75 0x00, /* 0x09 */
76 0x00, /* 0x0a */
77 0x00, /* 0x0b */
78 0x00, /* 0x0c */
79 0x00, /* 0x0d */
80 0x00, /* 0x0e */
81 0x00, /* 0x0f */
bellarde89f66e2003-08-04 23:30:47 +000082};
83
84#define cbswap_32(__x) \
85((uint32_t)( \
86 (((uint32_t)(__x) & (uint32_t)0x000000ffUL) << 24) | \
87 (((uint32_t)(__x) & (uint32_t)0x0000ff00UL) << 8) | \
88 (((uint32_t)(__x) & (uint32_t)0x00ff0000UL) >> 8) | \
89 (((uint32_t)(__x) & (uint32_t)0xff000000UL) >> 24) ))
90
Juan Quintelae2542fe2009-07-27 16:13:06 +020091#ifdef HOST_WORDS_BIGENDIAN
bellarde89f66e2003-08-04 23:30:47 +000092#define PAT(x) cbswap_32(x)
93#else
94#define PAT(x) (x)
95#endif
96
Juan Quintelae2542fe2009-07-27 16:13:06 +020097#ifdef HOST_WORDS_BIGENDIAN
bellardb8ed2232003-10-30 22:10:22 +000098#define BIG 1
99#else
100#define BIG 0
101#endif
102
Juan Quintelae2542fe2009-07-27 16:13:06 +0200103#ifdef HOST_WORDS_BIGENDIAN
bellardb8ed2232003-10-30 22:10:22 +0000104#define GET_PLANE(data, p) (((data) >> (24 - (p) * 8)) & 0xff)
105#else
106#define GET_PLANE(data, p) (((data) >> ((p) * 8)) & 0xff)
107#endif
108
bellarde89f66e2003-08-04 23:30:47 +0000109static const uint32_t mask16[16] = {
110 PAT(0x00000000),
111 PAT(0x000000ff),
112 PAT(0x0000ff00),
113 PAT(0x0000ffff),
114 PAT(0x00ff0000),
115 PAT(0x00ff00ff),
116 PAT(0x00ffff00),
117 PAT(0x00ffffff),
118 PAT(0xff000000),
119 PAT(0xff0000ff),
120 PAT(0xff00ff00),
121 PAT(0xff00ffff),
122 PAT(0xffff0000),
123 PAT(0xffff00ff),
124 PAT(0xffffff00),
125 PAT(0xffffffff),
126};
127
128#undef PAT
129
Juan Quintelae2542fe2009-07-27 16:13:06 +0200130#ifdef HOST_WORDS_BIGENDIAN
bellarde89f66e2003-08-04 23:30:47 +0000131#define PAT(x) (x)
132#else
133#define PAT(x) cbswap_32(x)
134#endif
135
136static const uint32_t dmask16[16] = {
137 PAT(0x00000000),
138 PAT(0x000000ff),
139 PAT(0x0000ff00),
140 PAT(0x0000ffff),
141 PAT(0x00ff0000),
142 PAT(0x00ff00ff),
143 PAT(0x00ffff00),
144 PAT(0x00ffffff),
145 PAT(0xff000000),
146 PAT(0xff0000ff),
147 PAT(0xff00ff00),
148 PAT(0xff00ffff),
149 PAT(0xffff0000),
150 PAT(0xffff00ff),
151 PAT(0xffffff00),
152 PAT(0xffffffff),
153};
154
155static const uint32_t dmask4[4] = {
156 PAT(0x00000000),
157 PAT(0x0000ffff),
158 PAT(0xffff0000),
159 PAT(0xffffffff),
160};
161
162static uint32_t expand4[256];
163static uint16_t expand2[256];
bellard17b00182003-08-08 23:50:57 +0000164static uint8_t expand4to8[16];
bellarde89f66e2003-08-04 23:30:47 +0000165
Gerd Hoffmann45efb162012-02-24 12:43:45 +0100166static void vga_screen_dump(void *opaque, const char *filename, bool cswitch);
pbrook95219892006-04-09 01:06:34 +0000167
Jan Kiszka80763882011-08-22 19:12:12 +0200168static void vga_update_memory_access(VGACommonState *s)
169{
170 MemoryRegion *region, *old_region = s->chain4_alias;
171 target_phys_addr_t base, offset, size;
172
173 s->chain4_alias = NULL;
174
Blue Swirl5e55efc2012-01-29 17:02:07 +0000175 if ((s->sr[VGA_SEQ_PLANE_WRITE] & VGA_SR02_ALL_PLANES) ==
176 VGA_SR02_ALL_PLANES && s->sr[VGA_SEQ_MEMORY_MODE] & VGA_SR04_CHN_4M) {
Jan Kiszka80763882011-08-22 19:12:12 +0200177 offset = 0;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000178 switch ((s->gr[VGA_GFX_MISC] >> 2) & 3) {
Jan Kiszka80763882011-08-22 19:12:12 +0200179 case 0:
180 base = 0xa0000;
181 size = 0x20000;
182 break;
183 case 1:
184 base = 0xa0000;
185 size = 0x10000;
186 offset = s->bank_offset;
187 break;
188 case 2:
189 base = 0xb0000;
190 size = 0x8000;
191 break;
192 case 3:
Jan Kiszkaf065aa02011-08-25 11:10:13 +0200193 default:
Jan Kiszka80763882011-08-22 19:12:12 +0200194 base = 0xb8000;
195 size = 0x8000;
196 break;
197 }
Jan Kiszka71579ca2011-09-15 11:26:56 +0200198 base += isa_mem_base;
Jan Kiszka80763882011-08-22 19:12:12 +0200199 region = g_malloc(sizeof(*region));
200 memory_region_init_alias(region, "vga.chain4", &s->vram, offset, size);
201 memory_region_add_subregion_overlap(s->legacy_address_space, base,
202 region, 2);
203 s->chain4_alias = region;
204 }
205 if (old_region) {
206 memory_region_del_subregion(s->legacy_address_space, old_region);
207 memory_region_destroy(old_region);
208 g_free(old_region);
209 s->plane_updated = 0xf;
210 }
211}
212
Juan Quintelacedd91d2009-08-31 16:07:24 +0200213static void vga_dumb_update_retrace_info(VGACommonState *s)
malccb5a7aa2008-09-28 00:42:12 +0000214{
215 (void) s;
216}
217
Juan Quintelacedd91d2009-08-31 16:07:24 +0200218static void vga_precise_update_retrace_info(VGACommonState *s)
malccb5a7aa2008-09-28 00:42:12 +0000219{
220 int htotal_chars;
221 int hretr_start_char;
222 int hretr_skew_chars;
223 int hretr_end_char;
224
225 int vtotal_lines;
226 int vretr_start_line;
227 int vretr_end_line;
228
Blue Swirl7f5b7d32010-04-25 18:58:25 +0000229 int dots;
230#if 0
231 int div2, sldiv2;
232#endif
malccb5a7aa2008-09-28 00:42:12 +0000233 int clocking_mode;
234 int clock_sel;
balrogb0f74c82008-11-12 17:36:08 +0000235 const int clk_hz[] = {25175000, 28322000, 25175000, 25175000};
malccb5a7aa2008-09-28 00:42:12 +0000236 int64_t chars_per_sec;
237 struct vga_precise_retrace *r = &s->retrace_info.precise;
238
Blue Swirl5e55efc2012-01-29 17:02:07 +0000239 htotal_chars = s->cr[VGA_CRTC_H_TOTAL] + 5;
240 hretr_start_char = s->cr[VGA_CRTC_H_SYNC_START];
241 hretr_skew_chars = (s->cr[VGA_CRTC_H_SYNC_END] >> 5) & 3;
242 hretr_end_char = s->cr[VGA_CRTC_H_SYNC_END] & 0x1f;
malccb5a7aa2008-09-28 00:42:12 +0000243
Blue Swirl5e55efc2012-01-29 17:02:07 +0000244 vtotal_lines = (s->cr[VGA_CRTC_V_TOTAL] |
245 (((s->cr[VGA_CRTC_OVERFLOW] & 1) |
246 ((s->cr[VGA_CRTC_OVERFLOW] >> 4) & 2)) << 8)) + 2;
247 vretr_start_line = s->cr[VGA_CRTC_V_SYNC_START] |
248 ((((s->cr[VGA_CRTC_OVERFLOW] >> 2) & 1) |
249 ((s->cr[VGA_CRTC_OVERFLOW] >> 6) & 2)) << 8);
250 vretr_end_line = s->cr[VGA_CRTC_V_SYNC_END] & 0xf;
malccb5a7aa2008-09-28 00:42:12 +0000251
Blue Swirl5e55efc2012-01-29 17:02:07 +0000252 clocking_mode = (s->sr[VGA_SEQ_CLOCK_MODE] >> 3) & 1;
malccb5a7aa2008-09-28 00:42:12 +0000253 clock_sel = (s->msr >> 2) & 3;
malcf87fc092008-09-28 02:43:18 +0000254 dots = (s->msr & 1) ? 8 : 9;
malccb5a7aa2008-09-28 00:42:12 +0000255
balrogb0f74c82008-11-12 17:36:08 +0000256 chars_per_sec = clk_hz[clock_sel] / dots;
malccb5a7aa2008-09-28 00:42:12 +0000257
258 htotal_chars <<= clocking_mode;
259
260 r->total_chars = vtotal_lines * htotal_chars;
malccb5a7aa2008-09-28 00:42:12 +0000261 if (r->freq) {
Juan Quintela6ee093c2009-09-10 03:04:26 +0200262 r->ticks_per_char = get_ticks_per_sec() / (r->total_chars * r->freq);
malccb5a7aa2008-09-28 00:42:12 +0000263 } else {
Juan Quintela6ee093c2009-09-10 03:04:26 +0200264 r->ticks_per_char = get_ticks_per_sec() / chars_per_sec;
malccb5a7aa2008-09-28 00:42:12 +0000265 }
266
267 r->vstart = vretr_start_line;
268 r->vend = r->vstart + vretr_end_line + 1;
269
270 r->hstart = hretr_start_char + hretr_skew_chars;
271 r->hend = r->hstart + hretr_end_char + 1;
272 r->htotal = htotal_chars;
273
malcf87fc092008-09-28 02:43:18 +0000274#if 0
Blue Swirl5e55efc2012-01-29 17:02:07 +0000275 div2 = (s->cr[VGA_CRTC_MODE] >> 2) & 1;
276 sldiv2 = (s->cr[VGA_CRTC_MODE] >> 3) & 1;
malccb5a7aa2008-09-28 00:42:12 +0000277 printf (
malcf87fc092008-09-28 02:43:18 +0000278 "hz=%f\n"
malccb5a7aa2008-09-28 00:42:12 +0000279 "htotal = %d\n"
280 "hretr_start = %d\n"
281 "hretr_skew = %d\n"
282 "hretr_end = %d\n"
283 "vtotal = %d\n"
284 "vretr_start = %d\n"
285 "vretr_end = %d\n"
286 "div2 = %d sldiv2 = %d\n"
287 "clocking_mode = %d\n"
288 "clock_sel = %d %d\n"
289 "dots = %d\n"
Blue Swirl0bfcd592010-05-22 08:02:12 +0000290 "ticks/char = %" PRId64 "\n"
malccb5a7aa2008-09-28 00:42:12 +0000291 "\n",
Juan Quintela6ee093c2009-09-10 03:04:26 +0200292 (double) get_ticks_per_sec() / (r->ticks_per_char * r->total_chars),
malccb5a7aa2008-09-28 00:42:12 +0000293 htotal_chars,
294 hretr_start_char,
295 hretr_skew_chars,
296 hretr_end_char,
297 vtotal_lines,
298 vretr_start_line,
299 vretr_end_line,
300 div2, sldiv2,
301 clocking_mode,
302 clock_sel,
balrogb0f74c82008-11-12 17:36:08 +0000303 clk_hz[clock_sel],
malccb5a7aa2008-09-28 00:42:12 +0000304 dots,
305 r->ticks_per_char
306 );
307#endif
308}
309
Juan Quintelacedd91d2009-08-31 16:07:24 +0200310static uint8_t vga_precise_retrace(VGACommonState *s)
malccb5a7aa2008-09-28 00:42:12 +0000311{
312 struct vga_precise_retrace *r = &s->retrace_info.precise;
313 uint8_t val = s->st01 & ~(ST01_V_RETRACE | ST01_DISP_ENABLE);
314
315 if (r->total_chars) {
316 int cur_line, cur_line_char, cur_char;
317 int64_t cur_tick;
318
Paolo Bonzini74475452011-03-11 16:47:48 +0100319 cur_tick = qemu_get_clock_ns(vm_clock);
malccb5a7aa2008-09-28 00:42:12 +0000320
321 cur_char = (cur_tick / r->ticks_per_char) % r->total_chars;
322 cur_line = cur_char / r->htotal;
323
324 if (cur_line >= r->vstart && cur_line <= r->vend) {
325 val |= ST01_V_RETRACE | ST01_DISP_ENABLE;
malcf87fc092008-09-28 02:43:18 +0000326 } else {
327 cur_line_char = cur_char % r->htotal;
328 if (cur_line_char >= r->hstart && cur_line_char <= r->hend) {
329 val |= ST01_DISP_ENABLE;
330 }
malccb5a7aa2008-09-28 00:42:12 +0000331 }
332
333 return val;
334 } else {
335 return s->st01 ^ (ST01_V_RETRACE | ST01_DISP_ENABLE);
336 }
337}
338
Juan Quintelacedd91d2009-08-31 16:07:24 +0200339static uint8_t vga_dumb_retrace(VGACommonState *s)
malccb5a7aa2008-09-28 00:42:12 +0000340{
341 return s->st01 ^ (ST01_V_RETRACE | ST01_DISP_ENABLE);
342}
343
Juan Quintela25a18cb2009-08-31 16:07:19 +0200344int vga_ioport_invalid(VGACommonState *s, uint32_t addr)
345{
Blue Swirl5e55efc2012-01-29 17:02:07 +0000346 if (s->msr & VGA_MIS_COLOR) {
Juan Quintela25a18cb2009-08-31 16:07:19 +0200347 /* Color */
348 return (addr >= 0x3b0 && addr <= 0x3bf);
349 } else {
350 /* Monochrome */
351 return (addr >= 0x3d0 && addr <= 0x3df);
352 }
353}
354
Juan Quintela43bf7822009-08-31 16:07:13 +0200355uint32_t vga_ioport_read(void *opaque, uint32_t addr)
bellarde89f66e2003-08-04 23:30:47 +0000356{
Juan Quintela43bf7822009-08-31 16:07:13 +0200357 VGACommonState *s = opaque;
bellarde89f66e2003-08-04 23:30:47 +0000358 int val, index;
359
Juan Quintela25a18cb2009-08-31 16:07:19 +0200360 if (vga_ioport_invalid(s, addr)) {
bellarde89f66e2003-08-04 23:30:47 +0000361 val = 0xff;
362 } else {
363 switch(addr) {
Blue Swirl5e55efc2012-01-29 17:02:07 +0000364 case VGA_ATT_W:
bellarde89f66e2003-08-04 23:30:47 +0000365 if (s->ar_flip_flop == 0) {
366 val = s->ar_index;
367 } else {
368 val = 0;
369 }
370 break;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000371 case VGA_ATT_R:
bellarde89f66e2003-08-04 23:30:47 +0000372 index = s->ar_index & 0x1f;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000373 if (index < VGA_ATT_C) {
bellarde89f66e2003-08-04 23:30:47 +0000374 val = s->ar[index];
Blue Swirl5e55efc2012-01-29 17:02:07 +0000375 } else {
bellarde89f66e2003-08-04 23:30:47 +0000376 val = 0;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000377 }
bellarde89f66e2003-08-04 23:30:47 +0000378 break;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000379 case VGA_MIS_W:
bellarde89f66e2003-08-04 23:30:47 +0000380 val = s->st00;
381 break;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000382 case VGA_SEQ_I:
bellarde89f66e2003-08-04 23:30:47 +0000383 val = s->sr_index;
384 break;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000385 case VGA_SEQ_D:
bellarde89f66e2003-08-04 23:30:47 +0000386 val = s->sr[s->sr_index];
bellarda41bc9a2004-01-04 15:55:00 +0000387#ifdef DEBUG_VGA_REG
388 printf("vga: read SR%x = 0x%02x\n", s->sr_index, val);
389#endif
bellarde89f66e2003-08-04 23:30:47 +0000390 break;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000391 case VGA_PEL_IR:
bellarde89f66e2003-08-04 23:30:47 +0000392 val = s->dac_state;
393 break;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000394 case VGA_PEL_IW:
Juan Quintelae9b43ea2009-08-31 16:07:21 +0200395 val = s->dac_write_index;
396 break;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000397 case VGA_PEL_D:
bellarde89f66e2003-08-04 23:30:47 +0000398 val = s->palette[s->dac_read_index * 3 + s->dac_sub_index];
399 if (++s->dac_sub_index == 3) {
400 s->dac_sub_index = 0;
401 s->dac_read_index++;
402 }
403 break;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000404 case VGA_FTC_R:
bellarde89f66e2003-08-04 23:30:47 +0000405 val = s->fcr;
406 break;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000407 case VGA_MIS_R:
bellarde89f66e2003-08-04 23:30:47 +0000408 val = s->msr;
409 break;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000410 case VGA_GFX_I:
bellarde89f66e2003-08-04 23:30:47 +0000411 val = s->gr_index;
412 break;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000413 case VGA_GFX_D:
bellarde89f66e2003-08-04 23:30:47 +0000414 val = s->gr[s->gr_index];
bellarda41bc9a2004-01-04 15:55:00 +0000415#ifdef DEBUG_VGA_REG
416 printf("vga: read GR%x = 0x%02x\n", s->gr_index, val);
417#endif
bellarde89f66e2003-08-04 23:30:47 +0000418 break;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000419 case VGA_CRT_IM:
420 case VGA_CRT_IC:
bellarde89f66e2003-08-04 23:30:47 +0000421 val = s->cr_index;
422 break;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000423 case VGA_CRT_DM:
424 case VGA_CRT_DC:
bellarde89f66e2003-08-04 23:30:47 +0000425 val = s->cr[s->cr_index];
bellarda41bc9a2004-01-04 15:55:00 +0000426#ifdef DEBUG_VGA_REG
427 printf("vga: read CR%x = 0x%02x\n", s->cr_index, val);
428#endif
bellarde89f66e2003-08-04 23:30:47 +0000429 break;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000430 case VGA_IS1_RM:
431 case VGA_IS1_RC:
bellarde89f66e2003-08-04 23:30:47 +0000432 /* just toggle to fool polling */
malccb5a7aa2008-09-28 00:42:12 +0000433 val = s->st01 = s->retrace(s);
bellarde89f66e2003-08-04 23:30:47 +0000434 s->ar_flip_flop = 0;
435 break;
436 default:
437 val = 0x00;
438 break;
439 }
440 }
bellard4fa0f5d2004-02-06 19:47:52 +0000441#if defined(DEBUG_VGA)
bellarde89f66e2003-08-04 23:30:47 +0000442 printf("VGA: read addr=0x%04x data=0x%02x\n", addr, val);
443#endif
444 return val;
445}
446
Juan Quintela43bf7822009-08-31 16:07:13 +0200447void vga_ioport_write(void *opaque, uint32_t addr, uint32_t val)
bellarde89f66e2003-08-04 23:30:47 +0000448{
Juan Quintela43bf7822009-08-31 16:07:13 +0200449 VGACommonState *s = opaque;
bellard5467a722004-04-25 17:59:00 +0000450 int index;
bellarde89f66e2003-08-04 23:30:47 +0000451
452 /* check port range access depending on color/monochrome mode */
Juan Quintela25a18cb2009-08-31 16:07:19 +0200453 if (vga_ioport_invalid(s, addr)) {
bellarde89f66e2003-08-04 23:30:47 +0000454 return;
Juan Quintela25a18cb2009-08-31 16:07:19 +0200455 }
bellarde89f66e2003-08-04 23:30:47 +0000456#ifdef DEBUG_VGA
457 printf("VGA: write addr=0x%04x data=0x%02x\n", addr, val);
458#endif
459
460 switch(addr) {
Blue Swirl5e55efc2012-01-29 17:02:07 +0000461 case VGA_ATT_W:
bellarde89f66e2003-08-04 23:30:47 +0000462 if (s->ar_flip_flop == 0) {
463 val &= 0x3f;
464 s->ar_index = val;
465 } else {
466 index = s->ar_index & 0x1f;
467 switch(index) {
Blue Swirl5e55efc2012-01-29 17:02:07 +0000468 case VGA_ATC_PALETTE0 ... VGA_ATC_PALETTEF:
bellarde89f66e2003-08-04 23:30:47 +0000469 s->ar[index] = val & 0x3f;
470 break;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000471 case VGA_ATC_MODE:
bellarde89f66e2003-08-04 23:30:47 +0000472 s->ar[index] = val & ~0x10;
473 break;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000474 case VGA_ATC_OVERSCAN:
bellarde89f66e2003-08-04 23:30:47 +0000475 s->ar[index] = val;
476 break;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000477 case VGA_ATC_PLANE_ENABLE:
bellarde89f66e2003-08-04 23:30:47 +0000478 s->ar[index] = val & ~0xc0;
479 break;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000480 case VGA_ATC_PEL:
bellarde89f66e2003-08-04 23:30:47 +0000481 s->ar[index] = val & ~0xf0;
482 break;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000483 case VGA_ATC_COLOR_PAGE:
bellarde89f66e2003-08-04 23:30:47 +0000484 s->ar[index] = val & ~0xf0;
485 break;
486 default:
487 break;
488 }
489 }
490 s->ar_flip_flop ^= 1;
491 break;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000492 case VGA_MIS_W:
bellarde89f66e2003-08-04 23:30:47 +0000493 s->msr = val & ~0x10;
malccb5a7aa2008-09-28 00:42:12 +0000494 s->update_retrace_info(s);
bellarde89f66e2003-08-04 23:30:47 +0000495 break;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000496 case VGA_SEQ_I:
bellarde89f66e2003-08-04 23:30:47 +0000497 s->sr_index = val & 7;
498 break;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000499 case VGA_SEQ_D:
bellarda41bc9a2004-01-04 15:55:00 +0000500#ifdef DEBUG_VGA_REG
501 printf("vga: write SR%x = 0x%02x\n", s->sr_index, val);
502#endif
bellarde89f66e2003-08-04 23:30:47 +0000503 s->sr[s->sr_index] = val & sr_mask[s->sr_index];
Blue Swirl5e55efc2012-01-29 17:02:07 +0000504 if (s->sr_index == VGA_SEQ_CLOCK_MODE) {
505 s->update_retrace_info(s);
506 }
Jan Kiszka80763882011-08-22 19:12:12 +0200507 vga_update_memory_access(s);
bellarde89f66e2003-08-04 23:30:47 +0000508 break;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000509 case VGA_PEL_IR:
bellarde89f66e2003-08-04 23:30:47 +0000510 s->dac_read_index = val;
511 s->dac_sub_index = 0;
512 s->dac_state = 3;
513 break;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000514 case VGA_PEL_IW:
bellarde89f66e2003-08-04 23:30:47 +0000515 s->dac_write_index = val;
516 s->dac_sub_index = 0;
517 s->dac_state = 0;
518 break;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000519 case VGA_PEL_D:
bellarde89f66e2003-08-04 23:30:47 +0000520 s->dac_cache[s->dac_sub_index] = val;
521 if (++s->dac_sub_index == 3) {
522 memcpy(&s->palette[s->dac_write_index * 3], s->dac_cache, 3);
523 s->dac_sub_index = 0;
524 s->dac_write_index++;
525 }
526 break;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000527 case VGA_GFX_I:
bellarde89f66e2003-08-04 23:30:47 +0000528 s->gr_index = val & 0x0f;
529 break;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000530 case VGA_GFX_D:
bellarda41bc9a2004-01-04 15:55:00 +0000531#ifdef DEBUG_VGA_REG
532 printf("vga: write GR%x = 0x%02x\n", s->gr_index, val);
533#endif
bellarde89f66e2003-08-04 23:30:47 +0000534 s->gr[s->gr_index] = val & gr_mask[s->gr_index];
Jan Kiszka80763882011-08-22 19:12:12 +0200535 vga_update_memory_access(s);
bellarde89f66e2003-08-04 23:30:47 +0000536 break;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000537 case VGA_CRT_IM:
538 case VGA_CRT_IC:
bellarde89f66e2003-08-04 23:30:47 +0000539 s->cr_index = val;
540 break;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000541 case VGA_CRT_DM:
542 case VGA_CRT_DC:
bellarda41bc9a2004-01-04 15:55:00 +0000543#ifdef DEBUG_VGA_REG
544 printf("vga: write CR%x = 0x%02x\n", s->cr_index, val);
545#endif
bellarde89f66e2003-08-04 23:30:47 +0000546 /* handle CR0-7 protection */
Blue Swirl5e55efc2012-01-29 17:02:07 +0000547 if ((s->cr[VGA_CRTC_V_SYNC_END] & VGA_CR11_LOCK_CR0_CR7) &&
548 s->cr_index <= VGA_CRTC_OVERFLOW) {
bellarde89f66e2003-08-04 23:30:47 +0000549 /* can always write bit 4 of CR7 */
Blue Swirl5e55efc2012-01-29 17:02:07 +0000550 if (s->cr_index == VGA_CRTC_OVERFLOW) {
551 s->cr[VGA_CRTC_OVERFLOW] = (s->cr[VGA_CRTC_OVERFLOW] & ~0x10) |
552 (val & 0x10);
553 }
bellarde89f66e2003-08-04 23:30:47 +0000554 return;
555 }
Juan Quintelaa46007a2009-08-31 16:07:23 +0200556 s->cr[s->cr_index] = val;
malccb5a7aa2008-09-28 00:42:12 +0000557
558 switch(s->cr_index) {
Blue Swirl5e55efc2012-01-29 17:02:07 +0000559 case VGA_CRTC_H_TOTAL:
560 case VGA_CRTC_H_SYNC_START:
561 case VGA_CRTC_H_SYNC_END:
562 case VGA_CRTC_V_TOTAL:
563 case VGA_CRTC_OVERFLOW:
564 case VGA_CRTC_V_SYNC_END:
565 case VGA_CRTC_MODE:
malccb5a7aa2008-09-28 00:42:12 +0000566 s->update_retrace_info(s);
567 break;
568 }
bellarde89f66e2003-08-04 23:30:47 +0000569 break;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000570 case VGA_IS1_RM:
571 case VGA_IS1_RC:
bellarde89f66e2003-08-04 23:30:47 +0000572 s->fcr = val & 0x10;
573 break;
574 }
575}
576
bellard4fa0f5d2004-02-06 19:47:52 +0000577#ifdef CONFIG_BOCHS_VBE
bellard09a79b42004-05-26 22:58:01 +0000578static uint32_t vbe_ioport_read_index(void *opaque, uint32_t addr)
579{
Juan Quintelacedd91d2009-08-31 16:07:24 +0200580 VGACommonState *s = opaque;
bellard09a79b42004-05-26 22:58:01 +0000581 uint32_t val;
582 val = s->vbe_index;
583 return val;
584}
585
586static uint32_t vbe_ioport_read_data(void *opaque, uint32_t addr)
bellard4fa0f5d2004-02-06 19:47:52 +0000587{
Juan Quintelacedd91d2009-08-31 16:07:24 +0200588 VGACommonState *s = opaque;
bellard4fa0f5d2004-02-06 19:47:52 +0000589 uint32_t val;
590
Gerd Hoffmannaf922842010-03-25 11:38:52 +0100591 if (s->vbe_index < VBE_DISPI_INDEX_NB) {
bellard8454df82006-06-13 16:37:40 +0000592 if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_GETCAPS) {
593 switch(s->vbe_index) {
594 /* XXX: do not hardcode ? */
595 case VBE_DISPI_INDEX_XRES:
596 val = VBE_DISPI_MAX_XRES;
597 break;
598 case VBE_DISPI_INDEX_YRES:
599 val = VBE_DISPI_MAX_YRES;
600 break;
601 case VBE_DISPI_INDEX_BPP:
602 val = VBE_DISPI_MAX_BPP;
603 break;
604 default:
ths5fafdf22007-09-16 21:08:06 +0000605 val = s->vbe_regs[s->vbe_index];
bellard8454df82006-06-13 16:37:40 +0000606 break;
607 }
608 } else {
ths5fafdf22007-09-16 21:08:06 +0000609 val = s->vbe_regs[s->vbe_index];
bellard8454df82006-06-13 16:37:40 +0000610 }
Gerd Hoffmannaf922842010-03-25 11:38:52 +0100611 } else if (s->vbe_index == VBE_DISPI_INDEX_VIDEO_MEMORY_64K) {
612 val = s->vram_size / (64 * 1024);
bellard8454df82006-06-13 16:37:40 +0000613 } else {
bellard09a79b42004-05-26 22:58:01 +0000614 val = 0;
bellard8454df82006-06-13 16:37:40 +0000615 }
bellard4fa0f5d2004-02-06 19:47:52 +0000616#ifdef DEBUG_BOCHS_VBE
bellard09a79b42004-05-26 22:58:01 +0000617 printf("VBE: read index=0x%x val=0x%x\n", s->vbe_index, val);
bellard4fa0f5d2004-02-06 19:47:52 +0000618#endif
bellard4fa0f5d2004-02-06 19:47:52 +0000619 return val;
620}
621
bellard09a79b42004-05-26 22:58:01 +0000622static void vbe_ioport_write_index(void *opaque, uint32_t addr, uint32_t val)
623{
Juan Quintelacedd91d2009-08-31 16:07:24 +0200624 VGACommonState *s = opaque;
bellard09a79b42004-05-26 22:58:01 +0000625 s->vbe_index = val;
626}
627
628static void vbe_ioport_write_data(void *opaque, uint32_t addr, uint32_t val)
bellard4fa0f5d2004-02-06 19:47:52 +0000629{
Juan Quintelacedd91d2009-08-31 16:07:24 +0200630 VGACommonState *s = opaque;
bellard4fa0f5d2004-02-06 19:47:52 +0000631
bellard09a79b42004-05-26 22:58:01 +0000632 if (s->vbe_index <= VBE_DISPI_INDEX_NB) {
bellard4fa0f5d2004-02-06 19:47:52 +0000633#ifdef DEBUG_BOCHS_VBE
634 printf("VBE: write index=0x%x val=0x%x\n", s->vbe_index, val);
635#endif
636 switch(s->vbe_index) {
637 case VBE_DISPI_INDEX_ID:
bellardcae61ce2004-02-06 23:58:08 +0000638 if (val == VBE_DISPI_ID0 ||
639 val == VBE_DISPI_ID1 ||
bellard37dd2082006-09-21 21:46:53 +0000640 val == VBE_DISPI_ID2 ||
641 val == VBE_DISPI_ID3 ||
642 val == VBE_DISPI_ID4) {
bellardcae61ce2004-02-06 23:58:08 +0000643 s->vbe_regs[s->vbe_index] = val;
644 }
bellard4fa0f5d2004-02-06 19:47:52 +0000645 break;
646 case VBE_DISPI_INDEX_XRES:
bellardcae61ce2004-02-06 23:58:08 +0000647 if ((val <= VBE_DISPI_MAX_XRES) && ((val & 7) == 0)) {
648 s->vbe_regs[s->vbe_index] = val;
649 }
bellard4fa0f5d2004-02-06 19:47:52 +0000650 break;
651 case VBE_DISPI_INDEX_YRES:
bellardcae61ce2004-02-06 23:58:08 +0000652 if (val <= VBE_DISPI_MAX_YRES) {
653 s->vbe_regs[s->vbe_index] = val;
654 }
bellard4fa0f5d2004-02-06 19:47:52 +0000655 break;
656 case VBE_DISPI_INDEX_BPP:
657 if (val == 0)
658 val = 8;
ths5fafdf22007-09-16 21:08:06 +0000659 if (val == 4 || val == 8 || val == 15 ||
bellardcae61ce2004-02-06 23:58:08 +0000660 val == 16 || val == 24 || val == 32) {
661 s->vbe_regs[s->vbe_index] = val;
662 }
bellard4fa0f5d2004-02-06 19:47:52 +0000663 break;
664 case VBE_DISPI_INDEX_BANK:
bellard42fc9252006-09-25 21:41:20 +0000665 if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4) {
666 val &= (s->vbe_bank_mask >> 2);
667 } else {
668 val &= s->vbe_bank_mask;
669 }
bellardcae61ce2004-02-06 23:58:08 +0000670 s->vbe_regs[s->vbe_index] = val;
bellard26aa7d72004-04-28 22:26:05 +0000671 s->bank_offset = (val << 16);
Jan Kiszka80763882011-08-22 19:12:12 +0200672 vga_update_memory_access(s);
bellard4fa0f5d2004-02-06 19:47:52 +0000673 break;
674 case VBE_DISPI_INDEX_ENABLE:
bellard8454df82006-06-13 16:37:40 +0000675 if ((val & VBE_DISPI_ENABLED) &&
676 !(s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED)) {
bellard4fa0f5d2004-02-06 19:47:52 +0000677 int h, shift_control;
678
ths5fafdf22007-09-16 21:08:06 +0000679 s->vbe_regs[VBE_DISPI_INDEX_VIRT_WIDTH] =
bellard4fa0f5d2004-02-06 19:47:52 +0000680 s->vbe_regs[VBE_DISPI_INDEX_XRES];
ths5fafdf22007-09-16 21:08:06 +0000681 s->vbe_regs[VBE_DISPI_INDEX_VIRT_HEIGHT] =
bellard4fa0f5d2004-02-06 19:47:52 +0000682 s->vbe_regs[VBE_DISPI_INDEX_YRES];
683 s->vbe_regs[VBE_DISPI_INDEX_X_OFFSET] = 0;
684 s->vbe_regs[VBE_DISPI_INDEX_Y_OFFSET] = 0;
ths3b46e622007-09-17 08:09:54 +0000685
bellard4fa0f5d2004-02-06 19:47:52 +0000686 if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4)
687 s->vbe_line_offset = s->vbe_regs[VBE_DISPI_INDEX_XRES] >> 1;
688 else
ths5fafdf22007-09-16 21:08:06 +0000689 s->vbe_line_offset = s->vbe_regs[VBE_DISPI_INDEX_XRES] *
bellard4fa0f5d2004-02-06 19:47:52 +0000690 ((s->vbe_regs[VBE_DISPI_INDEX_BPP] + 7) >> 3);
691 s->vbe_start_addr = 0;
bellard8454df82006-06-13 16:37:40 +0000692
bellard4fa0f5d2004-02-06 19:47:52 +0000693 /* clear the screen (should be done in BIOS) */
694 if (!(val & VBE_DISPI_NOCLEARMEM)) {
ths5fafdf22007-09-16 21:08:06 +0000695 memset(s->vram_ptr, 0,
bellard4fa0f5d2004-02-06 19:47:52 +0000696 s->vbe_regs[VBE_DISPI_INDEX_YRES] * s->vbe_line_offset);
697 }
ths3b46e622007-09-17 08:09:54 +0000698
bellardcae61ce2004-02-06 23:58:08 +0000699 /* we initialize the VGA graphic mode (should be done
700 in BIOS) */
Blue Swirl5e55efc2012-01-29 17:02:07 +0000701 /* graphic mode + memory map 1 */
702 s->gr[VGA_GFX_MISC] = (s->gr[VGA_GFX_MISC] & ~0x0c) | 0x04 |
703 VGA_GR06_GRAPHICS_MODE;
704 s->cr[VGA_CRTC_MODE] |= 3; /* no CGA modes */
705 s->cr[VGA_CRTC_OFFSET] = s->vbe_line_offset >> 3;
bellard4fa0f5d2004-02-06 19:47:52 +0000706 /* width */
Blue Swirl5e55efc2012-01-29 17:02:07 +0000707 s->cr[VGA_CRTC_H_DISP] =
708 (s->vbe_regs[VBE_DISPI_INDEX_XRES] >> 3) - 1;
bellard8454df82006-06-13 16:37:40 +0000709 /* height (only meaningful if < 1024) */
bellard4fa0f5d2004-02-06 19:47:52 +0000710 h = s->vbe_regs[VBE_DISPI_INDEX_YRES] - 1;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000711 s->cr[VGA_CRTC_V_DISP_END] = h;
712 s->cr[VGA_CRTC_OVERFLOW] = (s->cr[VGA_CRTC_OVERFLOW] & ~0x42) |
bellard4fa0f5d2004-02-06 19:47:52 +0000713 ((h >> 7) & 0x02) | ((h >> 3) & 0x40);
714 /* line compare to 1023 */
Blue Swirl5e55efc2012-01-29 17:02:07 +0000715 s->cr[VGA_CRTC_LINE_COMPARE] = 0xff;
716 s->cr[VGA_CRTC_OVERFLOW] |= 0x10;
717 s->cr[VGA_CRTC_MAX_SCAN] |= 0x40;
ths3b46e622007-09-17 08:09:54 +0000718
bellard4fa0f5d2004-02-06 19:47:52 +0000719 if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4) {
720 shift_control = 0;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000721 s->sr[VGA_SEQ_CLOCK_MODE] &= ~8; /* no double line */
bellard4fa0f5d2004-02-06 19:47:52 +0000722 } else {
723 shift_control = 2;
Blue Swirl5e55efc2012-01-29 17:02:07 +0000724 /* set chain 4 mode */
725 s->sr[VGA_SEQ_MEMORY_MODE] |= VGA_SR04_CHN_4M;
726 /* activate all planes */
727 s->sr[VGA_SEQ_PLANE_WRITE] |= VGA_SR02_ALL_PLANES;
bellard4fa0f5d2004-02-06 19:47:52 +0000728 }
Blue Swirl5e55efc2012-01-29 17:02:07 +0000729 s->gr[VGA_GFX_MODE] = (s->gr[VGA_GFX_MODE] & ~0x60) |
730 (shift_control << 5);
731 s->cr[VGA_CRTC_MAX_SCAN] &= ~0x9f; /* no double scan */
bellardcae61ce2004-02-06 23:58:08 +0000732 } else {
733 /* XXX: the bios should do that */
bellard26aa7d72004-04-28 22:26:05 +0000734 s->bank_offset = 0;
bellardcae61ce2004-02-06 23:58:08 +0000735 }
bellard37dd2082006-09-21 21:46:53 +0000736 s->dac_8bit = (val & VBE_DISPI_8BIT_DAC) > 0;
bellard141253b2004-04-29 19:21:16 +0000737 s->vbe_regs[s->vbe_index] = val;
Jan Kiszka80763882011-08-22 19:12:12 +0200738 vga_update_memory_access(s);
bellardcae61ce2004-02-06 23:58:08 +0000739 break;
740 case VBE_DISPI_INDEX_VIRT_WIDTH:
741 {
742 int w, h, line_offset;
743
744 if (val < s->vbe_regs[VBE_DISPI_INDEX_XRES])
745 return;
746 w = val;
747 if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4)
748 line_offset = w >> 1;
749 else
750 line_offset = w * ((s->vbe_regs[VBE_DISPI_INDEX_BPP] + 7) >> 3);
751 h = s->vram_size / line_offset;
752 /* XXX: support weird bochs semantics ? */
753 if (h < s->vbe_regs[VBE_DISPI_INDEX_YRES])
754 return;
755 s->vbe_regs[VBE_DISPI_INDEX_VIRT_WIDTH] = w;
756 s->vbe_regs[VBE_DISPI_INDEX_VIRT_HEIGHT] = h;
757 s->vbe_line_offset = line_offset;
758 }
759 break;
760 case VBE_DISPI_INDEX_X_OFFSET:
761 case VBE_DISPI_INDEX_Y_OFFSET:
762 {
763 int x;
764 s->vbe_regs[s->vbe_index] = val;
765 s->vbe_start_addr = s->vbe_line_offset * s->vbe_regs[VBE_DISPI_INDEX_Y_OFFSET];
766 x = s->vbe_regs[VBE_DISPI_INDEX_X_OFFSET];
767 if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4)
768 s->vbe_start_addr += x >> 1;
769 else
770 s->vbe_start_addr += x * ((s->vbe_regs[VBE_DISPI_INDEX_BPP] + 7) >> 3);
771 s->vbe_start_addr >>= 2;
bellard4fa0f5d2004-02-06 19:47:52 +0000772 }
773 break;
774 default:
775 break;
776 }
bellard4fa0f5d2004-02-06 19:47:52 +0000777 }
778}
779#endif
780
bellarde89f66e2003-08-04 23:30:47 +0000781/* called for accesses between 0xa0000 and 0xc0000 */
Avi Kivityb2a5e762011-08-08 16:09:01 +0300782uint32_t vga_mem_readb(VGACommonState *s, target_phys_addr_t addr)
bellarde89f66e2003-08-04 23:30:47 +0000783{
bellarde89f66e2003-08-04 23:30:47 +0000784 int memory_map_mode, plane;
785 uint32_t ret;
ths3b46e622007-09-17 08:09:54 +0000786
bellarde89f66e2003-08-04 23:30:47 +0000787 /* convert to VGA memory offset */
Blue Swirl5e55efc2012-01-29 17:02:07 +0000788 memory_map_mode = (s->gr[VGA_GFX_MISC] >> 2) & 3;
bellard26aa7d72004-04-28 22:26:05 +0000789 addr &= 0x1ffff;
bellarde89f66e2003-08-04 23:30:47 +0000790 switch(memory_map_mode) {
791 case 0:
bellarde89f66e2003-08-04 23:30:47 +0000792 break;
793 case 1:
bellard26aa7d72004-04-28 22:26:05 +0000794 if (addr >= 0x10000)
bellarde89f66e2003-08-04 23:30:47 +0000795 return 0xff;
bellardcae61ce2004-02-06 23:58:08 +0000796 addr += s->bank_offset;
bellarde89f66e2003-08-04 23:30:47 +0000797 break;
798 case 2:
bellard26aa7d72004-04-28 22:26:05 +0000799 addr -= 0x10000;
bellarde89f66e2003-08-04 23:30:47 +0000800 if (addr >= 0x8000)
801 return 0xff;
802 break;
803 default:
804 case 3:
bellard26aa7d72004-04-28 22:26:05 +0000805 addr -= 0x18000;
bellardc92b2e82004-01-27 00:14:11 +0000806 if (addr >= 0x8000)
807 return 0xff;
bellarde89f66e2003-08-04 23:30:47 +0000808 break;
809 }
ths3b46e622007-09-17 08:09:54 +0000810
Blue Swirl5e55efc2012-01-29 17:02:07 +0000811 if (s->sr[VGA_SEQ_MEMORY_MODE] & VGA_SR04_CHN_4M) {
bellarde89f66e2003-08-04 23:30:47 +0000812 /* chain 4 mode : simplest access */
813 ret = s->vram_ptr[addr];
Blue Swirl5e55efc2012-01-29 17:02:07 +0000814 } else if (s->gr[VGA_GFX_MODE] & 0x10) {
bellarde89f66e2003-08-04 23:30:47 +0000815 /* odd/even mode (aka text mode mapping) */
Blue Swirl5e55efc2012-01-29 17:02:07 +0000816 plane = (s->gr[VGA_GFX_PLANE_READ] & 2) | (addr & 1);
bellarde89f66e2003-08-04 23:30:47 +0000817 ret = s->vram_ptr[((addr & ~1) << 1) | plane];
818 } else {
819 /* standard VGA latched access */
820 s->latch = ((uint32_t *)s->vram_ptr)[addr];
821
Blue Swirl5e55efc2012-01-29 17:02:07 +0000822 if (!(s->gr[VGA_GFX_MODE] & 0x08)) {
bellarde89f66e2003-08-04 23:30:47 +0000823 /* read mode 0 */
Blue Swirl5e55efc2012-01-29 17:02:07 +0000824 plane = s->gr[VGA_GFX_PLANE_READ];
bellardb8ed2232003-10-30 22:10:22 +0000825 ret = GET_PLANE(s->latch, plane);
bellarde89f66e2003-08-04 23:30:47 +0000826 } else {
827 /* read mode 1 */
Blue Swirl5e55efc2012-01-29 17:02:07 +0000828 ret = (s->latch ^ mask16[s->gr[VGA_GFX_COMPARE_VALUE]]) &
829 mask16[s->gr[VGA_GFX_COMPARE_MASK]];
bellarde89f66e2003-08-04 23:30:47 +0000830 ret |= ret >> 16;
831 ret |= ret >> 8;
832 ret = (~ret) & 0xff;
833 }
834 }
835 return ret;
836}
837
bellarde89f66e2003-08-04 23:30:47 +0000838/* called for accesses between 0xa0000 and 0xc0000 */
Avi Kivityb2a5e762011-08-08 16:09:01 +0300839void vga_mem_writeb(VGACommonState *s, target_phys_addr_t addr, uint32_t val)
bellarde89f66e2003-08-04 23:30:47 +0000840{
bellard546fa6a2004-11-14 17:52:01 +0000841 int memory_map_mode, plane, write_mode, b, func_select, mask;
bellarde89f66e2003-08-04 23:30:47 +0000842 uint32_t write_mask, bit_mask, set_mask;
843
bellard17b00182003-08-08 23:50:57 +0000844#ifdef DEBUG_VGA_MEM
Blue Swirl0bf9e312009-07-20 17:19:25 +0000845 printf("vga: [0x" TARGET_FMT_plx "] = 0x%02x\n", addr, val);
bellarde89f66e2003-08-04 23:30:47 +0000846#endif
847 /* convert to VGA memory offset */
Blue Swirl5e55efc2012-01-29 17:02:07 +0000848 memory_map_mode = (s->gr[VGA_GFX_MISC] >> 2) & 3;
bellard26aa7d72004-04-28 22:26:05 +0000849 addr &= 0x1ffff;
bellarde89f66e2003-08-04 23:30:47 +0000850 switch(memory_map_mode) {
851 case 0:
bellarde89f66e2003-08-04 23:30:47 +0000852 break;
853 case 1:
bellard26aa7d72004-04-28 22:26:05 +0000854 if (addr >= 0x10000)
bellarde89f66e2003-08-04 23:30:47 +0000855 return;
bellardcae61ce2004-02-06 23:58:08 +0000856 addr += s->bank_offset;
bellarde89f66e2003-08-04 23:30:47 +0000857 break;
858 case 2:
bellard26aa7d72004-04-28 22:26:05 +0000859 addr -= 0x10000;
bellarde89f66e2003-08-04 23:30:47 +0000860 if (addr >= 0x8000)
861 return;
862 break;
863 default:
864 case 3:
bellard26aa7d72004-04-28 22:26:05 +0000865 addr -= 0x18000;
bellardc92b2e82004-01-27 00:14:11 +0000866 if (addr >= 0x8000)
867 return;
bellarde89f66e2003-08-04 23:30:47 +0000868 break;
869 }
ths3b46e622007-09-17 08:09:54 +0000870
Blue Swirl5e55efc2012-01-29 17:02:07 +0000871 if (s->sr[VGA_SEQ_MEMORY_MODE] & VGA_SR04_CHN_4M) {
bellarde89f66e2003-08-04 23:30:47 +0000872 /* chain 4 mode : simplest access */
873 plane = addr & 3;
bellard546fa6a2004-11-14 17:52:01 +0000874 mask = (1 << plane);
Blue Swirl5e55efc2012-01-29 17:02:07 +0000875 if (s->sr[VGA_SEQ_PLANE_WRITE] & mask) {
bellarde89f66e2003-08-04 23:30:47 +0000876 s->vram_ptr[addr] = val;
bellard17b00182003-08-08 23:50:57 +0000877#ifdef DEBUG_VGA_MEM
Blue Swirl0bf9e312009-07-20 17:19:25 +0000878 printf("vga: chain4: [0x" TARGET_FMT_plx "]\n", addr);
bellarde89f66e2003-08-04 23:30:47 +0000879#endif
bellard546fa6a2004-11-14 17:52:01 +0000880 s->plane_updated |= mask; /* only used to detect font change */
Blue Swirlfd4aa972011-10-16 16:04:59 +0000881 memory_region_set_dirty(&s->vram, addr, 1);
bellarde89f66e2003-08-04 23:30:47 +0000882 }
Blue Swirl5e55efc2012-01-29 17:02:07 +0000883 } else if (s->gr[VGA_GFX_MODE] & 0x10) {
bellarde89f66e2003-08-04 23:30:47 +0000884 /* odd/even mode (aka text mode mapping) */
Blue Swirl5e55efc2012-01-29 17:02:07 +0000885 plane = (s->gr[VGA_GFX_PLANE_READ] & 2) | (addr & 1);
bellard546fa6a2004-11-14 17:52:01 +0000886 mask = (1 << plane);
Blue Swirl5e55efc2012-01-29 17:02:07 +0000887 if (s->sr[VGA_SEQ_PLANE_WRITE] & mask) {
bellarde89f66e2003-08-04 23:30:47 +0000888 addr = ((addr & ~1) << 1) | plane;
889 s->vram_ptr[addr] = val;
bellard17b00182003-08-08 23:50:57 +0000890#ifdef DEBUG_VGA_MEM
Blue Swirl0bf9e312009-07-20 17:19:25 +0000891 printf("vga: odd/even: [0x" TARGET_FMT_plx "]\n", addr);
bellarde89f66e2003-08-04 23:30:47 +0000892#endif
bellard546fa6a2004-11-14 17:52:01 +0000893 s->plane_updated |= mask; /* only used to detect font change */
Blue Swirlfd4aa972011-10-16 16:04:59 +0000894 memory_region_set_dirty(&s->vram, addr, 1);
bellarde89f66e2003-08-04 23:30:47 +0000895 }
896 } else {
897 /* standard VGA latched access */
Blue Swirl5e55efc2012-01-29 17:02:07 +0000898 write_mode = s->gr[VGA_GFX_MODE] & 3;
bellarde89f66e2003-08-04 23:30:47 +0000899 switch(write_mode) {
900 default:
901 case 0:
902 /* rotate */
Blue Swirl5e55efc2012-01-29 17:02:07 +0000903 b = s->gr[VGA_GFX_DATA_ROTATE] & 7;
bellarde89f66e2003-08-04 23:30:47 +0000904 val = ((val >> b) | (val << (8 - b))) & 0xff;
905 val |= val << 8;
906 val |= val << 16;
907
908 /* apply set/reset mask */
Blue Swirl5e55efc2012-01-29 17:02:07 +0000909 set_mask = mask16[s->gr[VGA_GFX_SR_ENABLE]];
910 val = (val & ~set_mask) |
911 (mask16[s->gr[VGA_GFX_SR_VALUE]] & set_mask);
912 bit_mask = s->gr[VGA_GFX_BIT_MASK];
bellarde89f66e2003-08-04 23:30:47 +0000913 break;
914 case 1:
915 val = s->latch;
916 goto do_write;
917 case 2:
918 val = mask16[val & 0x0f];
Blue Swirl5e55efc2012-01-29 17:02:07 +0000919 bit_mask = s->gr[VGA_GFX_BIT_MASK];
bellarde89f66e2003-08-04 23:30:47 +0000920 break;
921 case 3:
922 /* rotate */
Blue Swirl5e55efc2012-01-29 17:02:07 +0000923 b = s->gr[VGA_GFX_DATA_ROTATE] & 7;
bellarda41bc9a2004-01-04 15:55:00 +0000924 val = (val >> b) | (val << (8 - b));
bellarde89f66e2003-08-04 23:30:47 +0000925
Blue Swirl5e55efc2012-01-29 17:02:07 +0000926 bit_mask = s->gr[VGA_GFX_BIT_MASK] & val;
927 val = mask16[s->gr[VGA_GFX_SR_VALUE]];
bellarde89f66e2003-08-04 23:30:47 +0000928 break;
929 }
930
931 /* apply logical operation */
Blue Swirl5e55efc2012-01-29 17:02:07 +0000932 func_select = s->gr[VGA_GFX_DATA_ROTATE] >> 3;
bellarde89f66e2003-08-04 23:30:47 +0000933 switch(func_select) {
934 case 0:
935 default:
936 /* nothing to do */
937 break;
938 case 1:
939 /* and */
940 val &= s->latch;
941 break;
942 case 2:
943 /* or */
944 val |= s->latch;
945 break;
946 case 3:
947 /* xor */
948 val ^= s->latch;
949 break;
950 }
951
952 /* apply bit mask */
953 bit_mask |= bit_mask << 8;
954 bit_mask |= bit_mask << 16;
955 val = (val & bit_mask) | (s->latch & ~bit_mask);
956
957 do_write:
958 /* mask data according to sr[2] */
Blue Swirl5e55efc2012-01-29 17:02:07 +0000959 mask = s->sr[VGA_SEQ_PLANE_WRITE];
bellard546fa6a2004-11-14 17:52:01 +0000960 s->plane_updated |= mask; /* only used to detect font change */
961 write_mask = mask16[mask];
ths5fafdf22007-09-16 21:08:06 +0000962 ((uint32_t *)s->vram_ptr)[addr] =
963 (((uint32_t *)s->vram_ptr)[addr] & ~write_mask) |
bellarde89f66e2003-08-04 23:30:47 +0000964 (val & write_mask);
bellard17b00182003-08-08 23:50:57 +0000965#ifdef DEBUG_VGA_MEM
Blue Swirl0bf9e312009-07-20 17:19:25 +0000966 printf("vga: latch: [0x" TARGET_FMT_plx "] mask=0x%08x val=0x%08x\n",
967 addr * 4, write_mask, val);
bellarde89f66e2003-08-04 23:30:47 +0000968#endif
Blue Swirlfd4aa972011-10-16 16:04:59 +0000969 memory_region_set_dirty(&s->vram, addr << 2, sizeof(uint32_t));
bellarde89f66e2003-08-04 23:30:47 +0000970 }
971}
972
bellarde89f66e2003-08-04 23:30:47 +0000973typedef void vga_draw_glyph8_func(uint8_t *d, int linesize,
974 const uint8_t *font_ptr, int h,
975 uint32_t fgcol, uint32_t bgcol);
976typedef void vga_draw_glyph9_func(uint8_t *d, int linesize,
ths5fafdf22007-09-16 21:08:06 +0000977 const uint8_t *font_ptr, int h,
bellarde89f66e2003-08-04 23:30:47 +0000978 uint32_t fgcol, uint32_t bgcol, int dup9);
Juan Quintelacedd91d2009-08-31 16:07:24 +0200979typedef void vga_draw_line_func(VGACommonState *s1, uint8_t *d,
bellarde89f66e2003-08-04 23:30:47 +0000980 const uint8_t *s, int width);
981
bellarde89f66e2003-08-04 23:30:47 +0000982#define DEPTH 8
983#include "vga_template.h"
984
985#define DEPTH 15
986#include "vga_template.h"
987
blueswir1a2502b52007-06-10 17:01:00 +0000988#define BGR_FORMAT
989#define DEPTH 15
990#include "vga_template.h"
991
992#define DEPTH 16
993#include "vga_template.h"
994
995#define BGR_FORMAT
bellarde89f66e2003-08-04 23:30:47 +0000996#define DEPTH 16
997#include "vga_template.h"
998
999#define DEPTH 32
1000#include "vga_template.h"
1001
bellardd3079cd2006-05-10 22:17:36 +00001002#define BGR_FORMAT
1003#define DEPTH 32
1004#include "vga_template.h"
1005
bellard17b00182003-08-08 23:50:57 +00001006static unsigned int rgb_to_pixel8_dup(unsigned int r, unsigned int g, unsigned b)
1007{
1008 unsigned int col;
1009 col = rgb_to_pixel8(r, g, b);
1010 col |= col << 8;
1011 col |= col << 16;
1012 return col;
1013}
1014
1015static unsigned int rgb_to_pixel15_dup(unsigned int r, unsigned int g, unsigned b)
1016{
1017 unsigned int col;
1018 col = rgb_to_pixel15(r, g, b);
1019 col |= col << 16;
1020 return col;
1021}
1022
blueswir1b29169d2007-06-10 16:07:38 +00001023static unsigned int rgb_to_pixel15bgr_dup(unsigned int r, unsigned int g,
1024 unsigned int b)
1025{
1026 unsigned int col;
1027 col = rgb_to_pixel15bgr(r, g, b);
1028 col |= col << 16;
1029 return col;
1030}
1031
bellard17b00182003-08-08 23:50:57 +00001032static unsigned int rgb_to_pixel16_dup(unsigned int r, unsigned int g, unsigned b)
1033{
1034 unsigned int col;
1035 col = rgb_to_pixel16(r, g, b);
1036 col |= col << 16;
1037 return col;
1038}
1039
blueswir1b29169d2007-06-10 16:07:38 +00001040static unsigned int rgb_to_pixel16bgr_dup(unsigned int r, unsigned int g,
1041 unsigned int b)
1042{
1043 unsigned int col;
1044 col = rgb_to_pixel16bgr(r, g, b);
1045 col |= col << 16;
1046 return col;
1047}
1048
bellard17b00182003-08-08 23:50:57 +00001049static unsigned int rgb_to_pixel32_dup(unsigned int r, unsigned int g, unsigned b)
1050{
1051 unsigned int col;
1052 col = rgb_to_pixel32(r, g, b);
1053 return col;
1054}
1055
bellardd3079cd2006-05-10 22:17:36 +00001056static unsigned int rgb_to_pixel32bgr_dup(unsigned int r, unsigned int g, unsigned b)
1057{
1058 unsigned int col;
1059 col = rgb_to_pixel32bgr(r, g, b);
1060 return col;
1061}
1062
bellarde89f66e2003-08-04 23:30:47 +00001063/* return true if the palette was modified */
Juan Quintelacedd91d2009-08-31 16:07:24 +02001064static int update_palette16(VGACommonState *s)
bellarde89f66e2003-08-04 23:30:47 +00001065{
bellard17b00182003-08-08 23:50:57 +00001066 int full_update, i;
bellarde89f66e2003-08-04 23:30:47 +00001067 uint32_t v, col, *palette;
bellarde89f66e2003-08-04 23:30:47 +00001068
1069 full_update = 0;
1070 palette = s->last_palette;
1071 for(i = 0; i < 16; i++) {
1072 v = s->ar[i];
Blue Swirl5e55efc2012-01-29 17:02:07 +00001073 if (s->ar[VGA_ATC_MODE] & 0x80) {
1074 v = ((s->ar[VGA_ATC_COLOR_PAGE] & 0xf) << 4) | (v & 0xf);
1075 } else {
1076 v = ((s->ar[VGA_ATC_COLOR_PAGE] & 0xc) << 4) | (v & 0x3f);
1077 }
bellarde89f66e2003-08-04 23:30:47 +00001078 v = v * 3;
ths5fafdf22007-09-16 21:08:06 +00001079 col = s->rgb_to_pixel(c6_to_8(s->palette[v]),
1080 c6_to_8(s->palette[v + 1]),
bellard17b00182003-08-08 23:50:57 +00001081 c6_to_8(s->palette[v + 2]));
bellarde89f66e2003-08-04 23:30:47 +00001082 if (col != palette[i]) {
1083 full_update = 1;
1084 palette[i] = col;
1085 }
1086 }
1087 return full_update;
1088}
1089
bellard17b00182003-08-08 23:50:57 +00001090/* return true if the palette was modified */
Juan Quintelacedd91d2009-08-31 16:07:24 +02001091static int update_palette256(VGACommonState *s)
bellard17b00182003-08-08 23:50:57 +00001092{
1093 int full_update, i;
1094 uint32_t v, col, *palette;
1095
1096 full_update = 0;
1097 palette = s->last_palette;
1098 v = 0;
1099 for(i = 0; i < 256; i++) {
bellard37dd2082006-09-21 21:46:53 +00001100 if (s->dac_8bit) {
ths5fafdf22007-09-16 21:08:06 +00001101 col = s->rgb_to_pixel(s->palette[v],
1102 s->palette[v + 1],
bellard37dd2082006-09-21 21:46:53 +00001103 s->palette[v + 2]);
1104 } else {
ths5fafdf22007-09-16 21:08:06 +00001105 col = s->rgb_to_pixel(c6_to_8(s->palette[v]),
1106 c6_to_8(s->palette[v + 1]),
bellard37dd2082006-09-21 21:46:53 +00001107 c6_to_8(s->palette[v + 2]));
1108 }
bellard17b00182003-08-08 23:50:57 +00001109 if (col != palette[i]) {
1110 full_update = 1;
1111 palette[i] = col;
1112 }
1113 v += 3;
1114 }
1115 return full_update;
1116}
1117
Juan Quintelacedd91d2009-08-31 16:07:24 +02001118static void vga_get_offsets(VGACommonState *s,
ths5fafdf22007-09-16 21:08:06 +00001119 uint32_t *pline_offset,
bellard83acc962006-08-18 09:32:04 +00001120 uint32_t *pstart_addr,
1121 uint32_t *pline_compare)
bellarde89f66e2003-08-04 23:30:47 +00001122{
bellard83acc962006-08-18 09:32:04 +00001123 uint32_t start_addr, line_offset, line_compare;
bellard4fa0f5d2004-02-06 19:47:52 +00001124#ifdef CONFIG_BOCHS_VBE
1125 if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED) {
1126 line_offset = s->vbe_line_offset;
1127 start_addr = s->vbe_start_addr;
bellard83acc962006-08-18 09:32:04 +00001128 line_compare = 65535;
bellard4fa0f5d2004-02-06 19:47:52 +00001129 } else
bellarda41bc9a2004-01-04 15:55:00 +00001130#endif
ths3b46e622007-09-17 08:09:54 +00001131 {
bellard4fa0f5d2004-02-06 19:47:52 +00001132 /* compute line_offset in bytes */
Blue Swirl5e55efc2012-01-29 17:02:07 +00001133 line_offset = s->cr[VGA_CRTC_OFFSET];
bellard4fa0f5d2004-02-06 19:47:52 +00001134 line_offset <<= 3;
bellard08e48902005-04-23 18:43:45 +00001135
bellard4fa0f5d2004-02-06 19:47:52 +00001136 /* starting address */
Blue Swirl5e55efc2012-01-29 17:02:07 +00001137 start_addr = s->cr[VGA_CRTC_START_LO] |
1138 (s->cr[VGA_CRTC_START_HI] << 8);
bellard83acc962006-08-18 09:32:04 +00001139
1140 /* line compare */
Blue Swirl5e55efc2012-01-29 17:02:07 +00001141 line_compare = s->cr[VGA_CRTC_LINE_COMPARE] |
1142 ((s->cr[VGA_CRTC_OVERFLOW] & 0x10) << 4) |
1143 ((s->cr[VGA_CRTC_MAX_SCAN] & 0x40) << 3);
bellard4fa0f5d2004-02-06 19:47:52 +00001144 }
bellard798b0c22004-06-05 10:30:49 +00001145 *pline_offset = line_offset;
1146 *pstart_addr = start_addr;
bellard83acc962006-08-18 09:32:04 +00001147 *pline_compare = line_compare;
bellard798b0c22004-06-05 10:30:49 +00001148}
1149
1150/* update start_addr and line_offset. Return TRUE if modified */
Juan Quintelacedd91d2009-08-31 16:07:24 +02001151static int update_basic_params(VGACommonState *s)
bellard798b0c22004-06-05 10:30:49 +00001152{
1153 int full_update;
1154 uint32_t start_addr, line_offset, line_compare;
ths3b46e622007-09-17 08:09:54 +00001155
bellard798b0c22004-06-05 10:30:49 +00001156 full_update = 0;
1157
bellard83acc962006-08-18 09:32:04 +00001158 s->get_offsets(s, &line_offset, &start_addr, &line_compare);
bellarde89f66e2003-08-04 23:30:47 +00001159
1160 if (line_offset != s->line_offset ||
1161 start_addr != s->start_addr ||
1162 line_compare != s->line_compare) {
1163 s->line_offset = line_offset;
1164 s->start_addr = start_addr;
1165 s->line_compare = line_compare;
1166 full_update = 1;
1167 }
1168 return full_update;
1169}
1170
blueswir1b29169d2007-06-10 16:07:38 +00001171#define NB_DEPTHS 7
bellardd3079cd2006-05-10 22:17:36 +00001172
1173static inline int get_depth_index(DisplayState *s)
bellarde89f66e2003-08-04 23:30:47 +00001174{
aliguori0e1f5a02008-11-24 19:29:13 +00001175 switch(ds_get_bits_per_pixel(s)) {
bellarde89f66e2003-08-04 23:30:47 +00001176 default:
1177 case 8:
1178 return 0;
1179 case 15:
aliguori8927bcf2009-01-15 22:07:16 +00001180 return 1;
bellarde89f66e2003-08-04 23:30:47 +00001181 case 16:
aliguori8927bcf2009-01-15 22:07:16 +00001182 return 2;
bellarde89f66e2003-08-04 23:30:47 +00001183 case 32:
aliguori7b5d76d2009-03-13 15:02:13 +00001184 if (is_surface_bgr(s->surface))
1185 return 4;
1186 else
1187 return 3;
bellarde89f66e2003-08-04 23:30:47 +00001188 }
1189}
1190
Blue Swirl68f04a32010-05-14 19:32:11 +00001191static vga_draw_glyph8_func * const vga_draw_glyph8_table[NB_DEPTHS] = {
bellarde89f66e2003-08-04 23:30:47 +00001192 vga_draw_glyph8_8,
1193 vga_draw_glyph8_16,
1194 vga_draw_glyph8_16,
1195 vga_draw_glyph8_32,
bellardd3079cd2006-05-10 22:17:36 +00001196 vga_draw_glyph8_32,
blueswir1b29169d2007-06-10 16:07:38 +00001197 vga_draw_glyph8_16,
1198 vga_draw_glyph8_16,
bellarde89f66e2003-08-04 23:30:47 +00001199};
1200
Blue Swirl68f04a32010-05-14 19:32:11 +00001201static vga_draw_glyph8_func * const vga_draw_glyph16_table[NB_DEPTHS] = {
bellard17b00182003-08-08 23:50:57 +00001202 vga_draw_glyph16_8,
1203 vga_draw_glyph16_16,
1204 vga_draw_glyph16_16,
1205 vga_draw_glyph16_32,
bellardd3079cd2006-05-10 22:17:36 +00001206 vga_draw_glyph16_32,
blueswir1b29169d2007-06-10 16:07:38 +00001207 vga_draw_glyph16_16,
1208 vga_draw_glyph16_16,
bellard17b00182003-08-08 23:50:57 +00001209};
1210
Blue Swirl68f04a32010-05-14 19:32:11 +00001211static vga_draw_glyph9_func * const vga_draw_glyph9_table[NB_DEPTHS] = {
bellarde89f66e2003-08-04 23:30:47 +00001212 vga_draw_glyph9_8,
1213 vga_draw_glyph9_16,
1214 vga_draw_glyph9_16,
1215 vga_draw_glyph9_32,
bellardd3079cd2006-05-10 22:17:36 +00001216 vga_draw_glyph9_32,
blueswir1b29169d2007-06-10 16:07:38 +00001217 vga_draw_glyph9_16,
1218 vga_draw_glyph9_16,
bellarde89f66e2003-08-04 23:30:47 +00001219};
ths3b46e622007-09-17 08:09:54 +00001220
bellarde89f66e2003-08-04 23:30:47 +00001221static const uint8_t cursor_glyph[32 * 4] = {
1222 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1223 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1224 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1225 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1226 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1227 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1228 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1229 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1230 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1231 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1232 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1233 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1234 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1235 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1236 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1237 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
ths3b46e622007-09-17 08:09:54 +00001238};
bellarde89f66e2003-08-04 23:30:47 +00001239
Juan Quintelacedd91d2009-08-31 16:07:24 +02001240static void vga_get_text_resolution(VGACommonState *s, int *pwidth, int *pheight,
blueswir14c5e8c52009-01-04 10:56:46 +00001241 int *pcwidth, int *pcheight)
1242{
1243 int width, cwidth, height, cheight;
1244
1245 /* total width & height */
Blue Swirl5e55efc2012-01-29 17:02:07 +00001246 cheight = (s->cr[VGA_CRTC_MAX_SCAN] & 0x1f) + 1;
blueswir14c5e8c52009-01-04 10:56:46 +00001247 cwidth = 8;
Blue Swirl5e55efc2012-01-29 17:02:07 +00001248 if (!(s->sr[VGA_SEQ_CLOCK_MODE] & VGA_SR01_CHAR_CLK_8DOTS)) {
blueswir14c5e8c52009-01-04 10:56:46 +00001249 cwidth = 9;
Blue Swirl5e55efc2012-01-29 17:02:07 +00001250 }
1251 if (s->sr[VGA_SEQ_CLOCK_MODE] & 0x08) {
blueswir14c5e8c52009-01-04 10:56:46 +00001252 cwidth = 16; /* NOTE: no 18 pixel wide */
Blue Swirl5e55efc2012-01-29 17:02:07 +00001253 }
1254 width = (s->cr[VGA_CRTC_H_DISP] + 1);
1255 if (s->cr[VGA_CRTC_V_TOTAL] == 100) {
blueswir14c5e8c52009-01-04 10:56:46 +00001256 /* ugly hack for CGA 160x100x16 - explain me the logic */
1257 height = 100;
1258 } else {
Blue Swirl5e55efc2012-01-29 17:02:07 +00001259 height = s->cr[VGA_CRTC_V_DISP_END] |
1260 ((s->cr[VGA_CRTC_OVERFLOW] & 0x02) << 7) |
1261 ((s->cr[VGA_CRTC_OVERFLOW] & 0x40) << 3);
blueswir14c5e8c52009-01-04 10:56:46 +00001262 height = (height + 1) / cheight;
1263 }
1264
1265 *pwidth = width;
1266 *pheight = height;
1267 *pcwidth = cwidth;
1268 *pcheight = cheight;
1269}
1270
aliguori7d957bd2009-01-15 22:14:11 +00001271typedef unsigned int rgb_to_pixel_dup_func(unsigned int r, unsigned int g, unsigned b);
1272
Blue Swirl68f04a32010-05-14 19:32:11 +00001273static rgb_to_pixel_dup_func * const rgb_to_pixel_dup_table[NB_DEPTHS] = {
aliguoribdb19572009-01-26 17:07:42 +00001274 rgb_to_pixel8_dup,
1275 rgb_to_pixel15_dup,
1276 rgb_to_pixel16_dup,
1277 rgb_to_pixel32_dup,
1278 rgb_to_pixel32bgr_dup,
1279 rgb_to_pixel15bgr_dup,
1280 rgb_to_pixel16bgr_dup,
1281};
aliguori7d957bd2009-01-15 22:14:11 +00001282
ths5fafdf22007-09-16 21:08:06 +00001283/*
1284 * Text mode update
bellarde89f66e2003-08-04 23:30:47 +00001285 * Missing:
1286 * - double scan
ths5fafdf22007-09-16 21:08:06 +00001287 * - double width
bellarde89f66e2003-08-04 23:30:47 +00001288 * - underline
1289 * - flashing
1290 */
Juan Quintelacedd91d2009-08-31 16:07:24 +02001291static void vga_draw_text(VGACommonState *s, int full_update)
bellarde89f66e2003-08-04 23:30:47 +00001292{
1293 int cx, cy, cheight, cw, ch, cattr, height, width, ch_attr;
malccae334c2009-11-06 16:08:26 +03001294 int cx_min, cx_max, linesize, x_incr, line, line1;
bellarde89f66e2003-08-04 23:30:47 +00001295 uint32_t offset, fgcol, bgcol, v, cursor_offset;
malcd1984192009-11-06 03:46:12 +03001296 uint8_t *d1, *d, *src, *dest, *cursor_ptr;
bellarde89f66e2003-08-04 23:30:47 +00001297 const uint8_t *font_ptr, *font_base[2];
1298 int dup9, line_offset, depth_index;
1299 uint32_t *palette;
1300 uint32_t *ch_attr_ptr;
1301 vga_draw_glyph8_func *vga_draw_glyph8;
1302 vga_draw_glyph9_func *vga_draw_glyph9;
1303
bellarde89f66e2003-08-04 23:30:47 +00001304 /* compute font data address (in plane 2) */
Blue Swirl5e55efc2012-01-29 17:02:07 +00001305 v = s->sr[VGA_SEQ_CHARACTER_MAP];
bellard1078f662004-05-20 12:46:38 +00001306 offset = (((v >> 4) & 1) | ((v << 1) & 6)) * 8192 * 4 + 2;
bellarde89f66e2003-08-04 23:30:47 +00001307 if (offset != s->font_offsets[0]) {
1308 s->font_offsets[0] = offset;
1309 full_update = 1;
1310 }
1311 font_base[0] = s->vram_ptr + offset;
1312
bellard1078f662004-05-20 12:46:38 +00001313 offset = (((v >> 5) & 1) | ((v >> 1) & 6)) * 8192 * 4 + 2;
bellarde89f66e2003-08-04 23:30:47 +00001314 font_base[1] = s->vram_ptr + offset;
1315 if (offset != s->font_offsets[1]) {
1316 s->font_offsets[1] = offset;
1317 full_update = 1;
1318 }
Jan Kiszka80763882011-08-22 19:12:12 +02001319 if (s->plane_updated & (1 << 2) || s->chain4_alias) {
bellard546fa6a2004-11-14 17:52:01 +00001320 /* if the plane 2 was modified since the last display, it
1321 indicates the font may have been modified */
1322 s->plane_updated = 0;
1323 full_update = 1;
1324 }
aliguori799e7092009-04-07 20:55:29 +00001325 full_update |= update_basic_params(s);
bellarde89f66e2003-08-04 23:30:47 +00001326
1327 line_offset = s->line_offset;
bellarde89f66e2003-08-04 23:30:47 +00001328
blueswir14c5e8c52009-01-04 10:56:46 +00001329 vga_get_text_resolution(s, &width, &height, &cw, &cheight);
Stefan Weil1b296042012-04-28 21:16:21 +02001330 if ((height * width) <= 1) {
1331 /* better than nothing: exit if transient size is too small */
1332 return;
1333 }
bellard3294b942004-04-15 22:35:16 +00001334 if ((height * width) > CH_ATTR_SIZE) {
1335 /* better than nothing: exit if transient size is too big */
1336 return;
1337 }
1338
aliguori799e7092009-04-07 20:55:29 +00001339 if (width != s->last_width || height != s->last_height ||
1340 cw != s->last_cw || cheight != s->last_ch || s->last_depth) {
1341 s->last_scr_width = width * cw;
1342 s->last_scr_height = height * cheight;
1343 qemu_console_resize(s->ds, s->last_scr_width, s->last_scr_height);
1344 s->last_depth = 0;
1345 s->last_width = width;
1346 s->last_height = height;
1347 s->last_ch = cheight;
1348 s->last_cw = cw;
1349 full_update = 1;
1350 }
aliguori7d957bd2009-01-15 22:14:11 +00001351 s->rgb_to_pixel =
1352 rgb_to_pixel_dup_table[get_depth_index(s->ds)];
1353 full_update |= update_palette16(s);
1354 palette = s->last_palette;
1355 x_incr = cw * ((ds_get_bits_per_pixel(s->ds) + 7) >> 3);
1356
Blue Swirl5e55efc2012-01-29 17:02:07 +00001357 cursor_offset = ((s->cr[VGA_CRTC_CURSOR_HI] << 8) |
1358 s->cr[VGA_CRTC_CURSOR_LO]) - s->start_addr;
bellarde89f66e2003-08-04 23:30:47 +00001359 if (cursor_offset != s->cursor_offset ||
Blue Swirl5e55efc2012-01-29 17:02:07 +00001360 s->cr[VGA_CRTC_CURSOR_START] != s->cursor_start ||
1361 s->cr[VGA_CRTC_CURSOR_END] != s->cursor_end) {
bellarde89f66e2003-08-04 23:30:47 +00001362 /* if the cursor position changed, we update the old and new
1363 chars */
1364 if (s->cursor_offset < CH_ATTR_SIZE)
1365 s->last_ch_attr[s->cursor_offset] = -1;
1366 if (cursor_offset < CH_ATTR_SIZE)
1367 s->last_ch_attr[cursor_offset] = -1;
1368 s->cursor_offset = cursor_offset;
Blue Swirl5e55efc2012-01-29 17:02:07 +00001369 s->cursor_start = s->cr[VGA_CRTC_CURSOR_START];
1370 s->cursor_end = s->cr[VGA_CRTC_CURSOR_END];
bellarde89f66e2003-08-04 23:30:47 +00001371 }
bellard39cf7802003-08-05 23:06:22 +00001372 cursor_ptr = s->vram_ptr + (s->start_addr + cursor_offset) * 4;
ths3b46e622007-09-17 08:09:54 +00001373
bellardd3079cd2006-05-10 22:17:36 +00001374 depth_index = get_depth_index(s->ds);
bellard17b00182003-08-08 23:50:57 +00001375 if (cw == 16)
1376 vga_draw_glyph8 = vga_draw_glyph16_table[depth_index];
1377 else
1378 vga_draw_glyph8 = vga_draw_glyph8_table[depth_index];
bellarde89f66e2003-08-04 23:30:47 +00001379 vga_draw_glyph9 = vga_draw_glyph9_table[depth_index];
ths3b46e622007-09-17 08:09:54 +00001380
aliguori0e1f5a02008-11-24 19:29:13 +00001381 dest = ds_get_data(s->ds);
1382 linesize = ds_get_linesize(s->ds);
bellarde89f66e2003-08-04 23:30:47 +00001383 ch_attr_ptr = s->last_ch_attr;
malcd1984192009-11-06 03:46:12 +03001384 line = 0;
1385 offset = s->start_addr * 4;
bellarde89f66e2003-08-04 23:30:47 +00001386 for(cy = 0; cy < height; cy++) {
1387 d1 = dest;
malcd1984192009-11-06 03:46:12 +03001388 src = s->vram_ptr + offset;
bellarde89f66e2003-08-04 23:30:47 +00001389 cx_min = width;
1390 cx_max = -1;
1391 for(cx = 0; cx < width; cx++) {
1392 ch_attr = *(uint16_t *)src;
1393 if (full_update || ch_attr != *ch_attr_ptr) {
1394 if (cx < cx_min)
1395 cx_min = cx;
1396 if (cx > cx_max)
1397 cx_max = cx;
1398 *ch_attr_ptr = ch_attr;
Juan Quintelae2542fe2009-07-27 16:13:06 +02001399#ifdef HOST_WORDS_BIGENDIAN
bellarde89f66e2003-08-04 23:30:47 +00001400 ch = ch_attr >> 8;
1401 cattr = ch_attr & 0xff;
1402#else
1403 ch = ch_attr & 0xff;
1404 cattr = ch_attr >> 8;
1405#endif
1406 font_ptr = font_base[(cattr >> 3) & 1];
1407 font_ptr += 32 * 4 * ch;
1408 bgcol = palette[cattr >> 4];
1409 fgcol = palette[cattr & 0x0f];
bellard17b00182003-08-08 23:50:57 +00001410 if (cw != 9) {
ths5fafdf22007-09-16 21:08:06 +00001411 vga_draw_glyph8(d1, linesize,
bellarde89f66e2003-08-04 23:30:47 +00001412 font_ptr, cheight, fgcol, bgcol);
1413 } else {
1414 dup9 = 0;
Blue Swirl5e55efc2012-01-29 17:02:07 +00001415 if (ch >= 0xb0 && ch <= 0xdf &&
1416 (s->ar[VGA_ATC_MODE] & 0x04)) {
bellarde89f66e2003-08-04 23:30:47 +00001417 dup9 = 1;
Blue Swirl5e55efc2012-01-29 17:02:07 +00001418 }
ths5fafdf22007-09-16 21:08:06 +00001419 vga_draw_glyph9(d1, linesize,
bellarde89f66e2003-08-04 23:30:47 +00001420 font_ptr, cheight, fgcol, bgcol, dup9);
1421 }
1422 if (src == cursor_ptr &&
Blue Swirl5e55efc2012-01-29 17:02:07 +00001423 !(s->cr[VGA_CRTC_CURSOR_START] & 0x20)) {
bellarde89f66e2003-08-04 23:30:47 +00001424 int line_start, line_last, h;
1425 /* draw the cursor */
Blue Swirl5e55efc2012-01-29 17:02:07 +00001426 line_start = s->cr[VGA_CRTC_CURSOR_START] & 0x1f;
1427 line_last = s->cr[VGA_CRTC_CURSOR_END] & 0x1f;
bellarde89f66e2003-08-04 23:30:47 +00001428 /* XXX: check that */
1429 if (line_last > cheight - 1)
1430 line_last = cheight - 1;
1431 if (line_last >= line_start && line_start < cheight) {
1432 h = line_last - line_start + 1;
1433 d = d1 + linesize * line_start;
bellard17b00182003-08-08 23:50:57 +00001434 if (cw != 9) {
ths5fafdf22007-09-16 21:08:06 +00001435 vga_draw_glyph8(d, linesize,
bellarde89f66e2003-08-04 23:30:47 +00001436 cursor_glyph, h, fgcol, bgcol);
1437 } else {
ths5fafdf22007-09-16 21:08:06 +00001438 vga_draw_glyph9(d, linesize,
bellarde89f66e2003-08-04 23:30:47 +00001439 cursor_glyph, h, fgcol, bgcol, 1);
1440 }
1441 }
1442 }
1443 }
1444 d1 += x_incr;
1445 src += 4;
1446 ch_attr_ptr++;
1447 }
1448 if (cx_max != -1) {
ths5fafdf22007-09-16 21:08:06 +00001449 dpy_update(s->ds, cx_min * cw, cy * cheight,
bellarde89f66e2003-08-04 23:30:47 +00001450 (cx_max - cx_min + 1) * cw, cheight);
1451 }
1452 dest += linesize * cheight;
malccae334c2009-11-06 16:08:26 +03001453 line1 = line + cheight;
1454 offset += line_offset;
1455 if (line < s->line_compare && line1 >= s->line_compare) {
malcd1984192009-11-06 03:46:12 +03001456 offset = 0;
1457 }
malccae334c2009-11-06 16:08:26 +03001458 line = line1;
bellarde89f66e2003-08-04 23:30:47 +00001459 }
1460}
1461
bellard17b00182003-08-08 23:50:57 +00001462enum {
1463 VGA_DRAW_LINE2,
1464 VGA_DRAW_LINE2D2,
1465 VGA_DRAW_LINE4,
1466 VGA_DRAW_LINE4D2,
1467 VGA_DRAW_LINE8D2,
1468 VGA_DRAW_LINE8,
1469 VGA_DRAW_LINE15,
1470 VGA_DRAW_LINE16,
bellard4fa0f5d2004-02-06 19:47:52 +00001471 VGA_DRAW_LINE24,
bellard17b00182003-08-08 23:50:57 +00001472 VGA_DRAW_LINE32,
1473 VGA_DRAW_LINE_NB,
1474};
1475
Blue Swirl68f04a32010-05-14 19:32:11 +00001476static vga_draw_line_func * const vga_draw_line_table[NB_DEPTHS * VGA_DRAW_LINE_NB] = {
bellarde89f66e2003-08-04 23:30:47 +00001477 vga_draw_line2_8,
1478 vga_draw_line2_16,
1479 vga_draw_line2_16,
1480 vga_draw_line2_32,
bellardd3079cd2006-05-10 22:17:36 +00001481 vga_draw_line2_32,
blueswir1b29169d2007-06-10 16:07:38 +00001482 vga_draw_line2_16,
1483 vga_draw_line2_16,
bellarde89f66e2003-08-04 23:30:47 +00001484
bellard17b00182003-08-08 23:50:57 +00001485 vga_draw_line2d2_8,
1486 vga_draw_line2d2_16,
1487 vga_draw_line2d2_16,
1488 vga_draw_line2d2_32,
bellardd3079cd2006-05-10 22:17:36 +00001489 vga_draw_line2d2_32,
blueswir1b29169d2007-06-10 16:07:38 +00001490 vga_draw_line2d2_16,
1491 vga_draw_line2d2_16,
bellard17b00182003-08-08 23:50:57 +00001492
bellarde89f66e2003-08-04 23:30:47 +00001493 vga_draw_line4_8,
1494 vga_draw_line4_16,
1495 vga_draw_line4_16,
1496 vga_draw_line4_32,
bellardd3079cd2006-05-10 22:17:36 +00001497 vga_draw_line4_32,
blueswir1b29169d2007-06-10 16:07:38 +00001498 vga_draw_line4_16,
1499 vga_draw_line4_16,
bellarde89f66e2003-08-04 23:30:47 +00001500
bellard17b00182003-08-08 23:50:57 +00001501 vga_draw_line4d2_8,
1502 vga_draw_line4d2_16,
1503 vga_draw_line4d2_16,
1504 vga_draw_line4d2_32,
bellardd3079cd2006-05-10 22:17:36 +00001505 vga_draw_line4d2_32,
blueswir1b29169d2007-06-10 16:07:38 +00001506 vga_draw_line4d2_16,
1507 vga_draw_line4d2_16,
bellard17b00182003-08-08 23:50:57 +00001508
1509 vga_draw_line8d2_8,
1510 vga_draw_line8d2_16,
1511 vga_draw_line8d2_16,
1512 vga_draw_line8d2_32,
bellardd3079cd2006-05-10 22:17:36 +00001513 vga_draw_line8d2_32,
blueswir1b29169d2007-06-10 16:07:38 +00001514 vga_draw_line8d2_16,
1515 vga_draw_line8d2_16,
bellard17b00182003-08-08 23:50:57 +00001516
bellarde89f66e2003-08-04 23:30:47 +00001517 vga_draw_line8_8,
1518 vga_draw_line8_16,
1519 vga_draw_line8_16,
1520 vga_draw_line8_32,
bellardd3079cd2006-05-10 22:17:36 +00001521 vga_draw_line8_32,
blueswir1b29169d2007-06-10 16:07:38 +00001522 vga_draw_line8_16,
1523 vga_draw_line8_16,
bellarde89f66e2003-08-04 23:30:47 +00001524
1525 vga_draw_line15_8,
1526 vga_draw_line15_15,
1527 vga_draw_line15_16,
1528 vga_draw_line15_32,
bellardd3079cd2006-05-10 22:17:36 +00001529 vga_draw_line15_32bgr,
blueswir1b29169d2007-06-10 16:07:38 +00001530 vga_draw_line15_15bgr,
1531 vga_draw_line15_16bgr,
bellarde89f66e2003-08-04 23:30:47 +00001532
1533 vga_draw_line16_8,
1534 vga_draw_line16_15,
1535 vga_draw_line16_16,
1536 vga_draw_line16_32,
bellardd3079cd2006-05-10 22:17:36 +00001537 vga_draw_line16_32bgr,
blueswir1b29169d2007-06-10 16:07:38 +00001538 vga_draw_line16_15bgr,
1539 vga_draw_line16_16bgr,
bellarde89f66e2003-08-04 23:30:47 +00001540
bellard4fa0f5d2004-02-06 19:47:52 +00001541 vga_draw_line24_8,
1542 vga_draw_line24_15,
1543 vga_draw_line24_16,
1544 vga_draw_line24_32,
bellardd3079cd2006-05-10 22:17:36 +00001545 vga_draw_line24_32bgr,
blueswir1b29169d2007-06-10 16:07:38 +00001546 vga_draw_line24_15bgr,
1547 vga_draw_line24_16bgr,
bellard4fa0f5d2004-02-06 19:47:52 +00001548
bellarde89f66e2003-08-04 23:30:47 +00001549 vga_draw_line32_8,
1550 vga_draw_line32_15,
1551 vga_draw_line32_16,
1552 vga_draw_line32_32,
bellardd3079cd2006-05-10 22:17:36 +00001553 vga_draw_line32_32bgr,
blueswir1b29169d2007-06-10 16:07:38 +00001554 vga_draw_line32_15bgr,
1555 vga_draw_line32_16bgr,
bellardd3079cd2006-05-10 22:17:36 +00001556};
1557
Juan Quintelacedd91d2009-08-31 16:07:24 +02001558static int vga_get_bpp(VGACommonState *s)
bellard798b0c22004-06-05 10:30:49 +00001559{
1560 int ret;
1561#ifdef CONFIG_BOCHS_VBE
1562 if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED) {
1563 ret = s->vbe_regs[VBE_DISPI_INDEX_BPP];
ths5fafdf22007-09-16 21:08:06 +00001564 } else
bellard798b0c22004-06-05 10:30:49 +00001565#endif
1566 {
1567 ret = 0;
1568 }
1569 return ret;
1570}
1571
Juan Quintelacedd91d2009-08-31 16:07:24 +02001572static void vga_get_resolution(VGACommonState *s, int *pwidth, int *pheight)
bellarda130a412004-06-08 00:59:19 +00001573{
1574 int width, height;
ths3b46e622007-09-17 08:09:54 +00001575
bellard8454df82006-06-13 16:37:40 +00001576#ifdef CONFIG_BOCHS_VBE
1577 if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED) {
1578 width = s->vbe_regs[VBE_DISPI_INDEX_XRES];
1579 height = s->vbe_regs[VBE_DISPI_INDEX_YRES];
ths5fafdf22007-09-16 21:08:06 +00001580 } else
bellard8454df82006-06-13 16:37:40 +00001581#endif
1582 {
Blue Swirl5e55efc2012-01-29 17:02:07 +00001583 width = (s->cr[VGA_CRTC_H_DISP] + 1) * 8;
1584 height = s->cr[VGA_CRTC_V_DISP_END] |
1585 ((s->cr[VGA_CRTC_OVERFLOW] & 0x02) << 7) |
1586 ((s->cr[VGA_CRTC_OVERFLOW] & 0x40) << 3);
bellard8454df82006-06-13 16:37:40 +00001587 height = (height + 1);
1588 }
bellarda130a412004-06-08 00:59:19 +00001589 *pwidth = width;
1590 *pheight = height;
1591}
1592
Juan Quintelacedd91d2009-08-31 16:07:24 +02001593void vga_invalidate_scanlines(VGACommonState *s, int y1, int y2)
bellarda8aa6692004-06-06 15:17:19 +00001594{
1595 int y;
1596 if (y1 >= VGA_MAX_HEIGHT)
1597 return;
1598 if (y2 >= VGA_MAX_HEIGHT)
1599 y2 = VGA_MAX_HEIGHT;
1600 for(y = y1; y < y2; y++) {
1601 s->invalidated_y_table[y >> 5] |= 1 << (y & 0x1f);
1602 }
1603}
1604
Juan Quintelacedd91d2009-08-31 16:07:24 +02001605static void vga_sync_dirty_bitmap(VGACommonState *s)
aliguori2bec46d2008-11-24 20:21:41 +00001606{
Avi Kivityb1950432011-08-08 16:08:57 +03001607 memory_region_sync_dirty_bitmap(&s->vram);
aliguori2bec46d2008-11-24 20:21:41 +00001608}
1609
Juan Quintela50af3242009-09-21 14:35:18 +02001610void vga_dirty_log_start(VGACommonState *s)
1611{
Avi Kivityb1950432011-08-08 16:08:57 +03001612 memory_region_set_log(&s->vram, true, DIRTY_MEMORY_VGA);
Anthony Liguorib5cc6e32009-12-18 08:08:10 +10001613}
Anthony Liguorif0138a62009-12-18 08:08:07 +10001614
Anthony Liguorib5cc6e32009-12-18 08:08:10 +10001615void vga_dirty_log_stop(VGACommonState *s)
1616{
Avi Kivityb1950432011-08-08 16:08:57 +03001617 memory_region_set_log(&s->vram, false, DIRTY_MEMORY_VGA);
Anthony Liguorib5cc6e32009-12-18 08:08:10 +10001618}
1619
aliguori799e7092009-04-07 20:55:29 +00001620/*
1621 * graphic modes
1622 */
Juan Quintelacedd91d2009-08-31 16:07:24 +02001623static void vga_draw_graphic(VGACommonState *s, int full_update)
bellarde89f66e2003-08-04 23:30:47 +00001624{
Avi Kivity12c7e752009-04-27 17:57:12 +00001625 int y1, y, update, linesize, y_start, double_scan, mask, depth;
1626 int width, height, shift_control, line_offset, bwidth, bits;
Anthony Liguoric227f092009-10-01 16:12:16 -05001627 ram_addr_t page0, page1, page_min, page_max;
bellarda07cf922003-09-30 21:29:03 +00001628 int disp_width, multi_scan, multi_run;
aliguori799e7092009-04-07 20:55:29 +00001629 uint8_t *d;
1630 uint32_t v, addr1, addr;
1631 vga_draw_line_func *vga_draw_line;
1632
1633 full_update |= update_basic_params(s);
1634
1635 if (!full_update)
1636 vga_sync_dirty_bitmap(s);
aliguori2bec46d2008-11-24 20:21:41 +00001637
bellarda130a412004-06-08 00:59:19 +00001638 s->get_resolution(s, &width, &height);
bellard17b00182003-08-08 23:50:57 +00001639 disp_width = width;
bellard09a79b42004-05-26 22:58:01 +00001640
Blue Swirl5e55efc2012-01-29 17:02:07 +00001641 shift_control = (s->gr[VGA_GFX_MODE] >> 5) & 3;
1642 double_scan = (s->cr[VGA_CRTC_MAX_SCAN] >> 7);
aliguori799e7092009-04-07 20:55:29 +00001643 if (shift_control != 1) {
Blue Swirl5e55efc2012-01-29 17:02:07 +00001644 multi_scan = (((s->cr[VGA_CRTC_MAX_SCAN] & 0x1f) + 1) << double_scan)
1645 - 1;
aliguori799e7092009-04-07 20:55:29 +00001646 } else {
1647 /* in CGA modes, multi_scan is ignored */
1648 /* XXX: is it correct ? */
1649 multi_scan = double_scan;
1650 }
1651 multi_run = multi_scan;
bellard17b00182003-08-08 23:50:57 +00001652 if (shift_control != s->shift_control ||
1653 double_scan != s->double_scan) {
aliguori799e7092009-04-07 20:55:29 +00001654 full_update = 1;
bellard17b00182003-08-08 23:50:57 +00001655 s->shift_control = shift_control;
1656 s->double_scan = double_scan;
1657 }
ths3b46e622007-09-17 08:09:54 +00001658
malcaba35a62009-03-17 16:05:50 +00001659 if (shift_control == 0) {
Blue Swirl5e55efc2012-01-29 17:02:07 +00001660 if (s->sr[VGA_SEQ_CLOCK_MODE] & 8) {
malcaba35a62009-03-17 16:05:50 +00001661 disp_width <<= 1;
1662 }
1663 } else if (shift_control == 1) {
Blue Swirl5e55efc2012-01-29 17:02:07 +00001664 if (s->sr[VGA_SEQ_CLOCK_MODE] & 8) {
malcaba35a62009-03-17 16:05:50 +00001665 disp_width <<= 1;
1666 }
1667 }
1668
aliguori799e7092009-04-07 20:55:29 +00001669 depth = s->get_bpp(s);
aurel32e3697092009-01-16 19:45:28 +00001670 if (s->line_offset != s->last_line_offset ||
1671 disp_width != s->last_width ||
1672 height != s->last_height ||
aliguori799e7092009-04-07 20:55:29 +00001673 s->last_depth != depth) {
Juan Quintelae2542fe2009-07-27 16:13:06 +02001674#if defined(HOST_WORDS_BIGENDIAN) == defined(TARGET_WORDS_BIGENDIAN)
aurel32e3697092009-01-16 19:45:28 +00001675 if (depth == 16 || depth == 32) {
malc0da2ea12009-01-23 19:56:19 +00001676#else
1677 if (depth == 32) {
1678#endif
aliguorib8c18e42009-03-13 15:02:18 +00001679 qemu_free_displaysurface(s->ds);
1680 s->ds->surface = qemu_create_displaysurface_from(disp_width, height, depth,
1681 s->line_offset,
1682 s->vram_ptr + (s->start_addr * 4));
Juan Quintelae2542fe2009-07-27 16:13:06 +02001683#if defined(HOST_WORDS_BIGENDIAN) != defined(TARGET_WORDS_BIGENDIAN)
aliguorib8c18e42009-03-13 15:02:18 +00001684 s->ds->surface->pf = qemu_different_endianness_pixelformat(depth);
malc0da2ea12009-01-23 19:56:19 +00001685#endif
aliguorib8c18e42009-03-13 15:02:18 +00001686 dpy_resize(s->ds);
aurel32e3697092009-01-16 19:45:28 +00001687 } else {
1688 qemu_console_resize(s->ds, disp_width, height);
1689 }
1690 s->last_scr_width = disp_width;
1691 s->last_scr_height = height;
1692 s->last_width = disp_width;
1693 s->last_height = height;
1694 s->last_line_offset = s->line_offset;
1695 s->last_depth = depth;
aliguori799e7092009-04-07 20:55:29 +00001696 full_update = 1;
1697 } else if (is_buffer_shared(s->ds->surface) &&
aurel32e3697092009-01-16 19:45:28 +00001698 (full_update || s->ds->surface->data != s->vram_ptr + (s->start_addr * 4))) {
1699 s->ds->surface->data = s->vram_ptr + (s->start_addr * 4);
1700 dpy_setdata(s->ds);
1701 }
1702
1703 s->rgb_to_pixel =
1704 rgb_to_pixel_dup_table[get_depth_index(s->ds)];
1705
aliguori799e7092009-04-07 20:55:29 +00001706 if (shift_control == 0) {
bellard17b00182003-08-08 23:50:57 +00001707 full_update |= update_palette16(s);
Blue Swirl5e55efc2012-01-29 17:02:07 +00001708 if (s->sr[VGA_SEQ_CLOCK_MODE] & 8) {
bellard17b00182003-08-08 23:50:57 +00001709 v = VGA_DRAW_LINE4D2;
bellard17b00182003-08-08 23:50:57 +00001710 } else {
1711 v = VGA_DRAW_LINE4;
1712 }
aurel3215342722008-05-04 13:11:53 +00001713 bits = 4;
aliguori799e7092009-04-07 20:55:29 +00001714 } else if (shift_control == 1) {
bellard17b00182003-08-08 23:50:57 +00001715 full_update |= update_palette16(s);
Blue Swirl5e55efc2012-01-29 17:02:07 +00001716 if (s->sr[VGA_SEQ_CLOCK_MODE] & 8) {
bellard17b00182003-08-08 23:50:57 +00001717 v = VGA_DRAW_LINE2D2;
bellard17b00182003-08-08 23:50:57 +00001718 } else {
1719 v = VGA_DRAW_LINE2;
1720 }
aurel3215342722008-05-04 13:11:53 +00001721 bits = 4;
bellard17b00182003-08-08 23:50:57 +00001722 } else {
bellard798b0c22004-06-05 10:30:49 +00001723 switch(s->get_bpp(s)) {
1724 default:
1725 case 0:
bellard4fa0f5d2004-02-06 19:47:52 +00001726 full_update |= update_palette256(s);
1727 v = VGA_DRAW_LINE8D2;
aurel3215342722008-05-04 13:11:53 +00001728 bits = 4;
bellard798b0c22004-06-05 10:30:49 +00001729 break;
1730 case 8:
1731 full_update |= update_palette256(s);
1732 v = VGA_DRAW_LINE8;
aurel3215342722008-05-04 13:11:53 +00001733 bits = 8;
bellard798b0c22004-06-05 10:30:49 +00001734 break;
1735 case 15:
1736 v = VGA_DRAW_LINE15;
aurel3215342722008-05-04 13:11:53 +00001737 bits = 16;
bellard798b0c22004-06-05 10:30:49 +00001738 break;
1739 case 16:
1740 v = VGA_DRAW_LINE16;
aurel3215342722008-05-04 13:11:53 +00001741 bits = 16;
bellard798b0c22004-06-05 10:30:49 +00001742 break;
1743 case 24:
1744 v = VGA_DRAW_LINE24;
aurel3215342722008-05-04 13:11:53 +00001745 bits = 24;
bellard798b0c22004-06-05 10:30:49 +00001746 break;
1747 case 32:
1748 v = VGA_DRAW_LINE32;
aurel3215342722008-05-04 13:11:53 +00001749 bits = 32;
bellard798b0c22004-06-05 10:30:49 +00001750 break;
bellard4fa0f5d2004-02-06 19:47:52 +00001751 }
bellard17b00182003-08-08 23:50:57 +00001752 }
bellardd3079cd2006-05-10 22:17:36 +00001753 vga_draw_line = vga_draw_line_table[v * NB_DEPTHS + get_depth_index(s->ds)];
bellarde89f66e2003-08-04 23:30:47 +00001754
aliguori7d957bd2009-01-15 22:14:11 +00001755 if (!is_buffer_shared(s->ds->surface) && s->cursor_invalidate)
bellarda8aa6692004-06-06 15:17:19 +00001756 s->cursor_invalidate(s);
ths3b46e622007-09-17 08:09:54 +00001757
bellarde89f66e2003-08-04 23:30:47 +00001758 line_offset = s->line_offset;
bellard17b00182003-08-08 23:50:57 +00001759#if 0
bellardf6c958c2004-11-07 22:57:20 +00001760 printf("w=%d h=%d v=%d line_offset=%d cr[0x09]=0x%02x cr[0x17]=0x%02x linecmp=%d sr[0x01]=0x%02x\n",
Blue Swirl5e55efc2012-01-29 17:02:07 +00001761 width, height, v, line_offset, s->cr[9], s->cr[VGA_CRTC_MODE],
1762 s->line_compare, s->sr[VGA_SEQ_CLOCK_MODE]);
bellard17b00182003-08-08 23:50:57 +00001763#endif
bellarde89f66e2003-08-04 23:30:47 +00001764 addr1 = (s->start_addr * 4);
aurel3215342722008-05-04 13:11:53 +00001765 bwidth = (width * bits + 7) / 8;
bellard39cf7802003-08-05 23:06:22 +00001766 y_start = -1;
Avi Kivity12c7e752009-04-27 17:57:12 +00001767 page_min = -1;
1768 page_max = 0;
aliguori0e1f5a02008-11-24 19:29:13 +00001769 d = ds_get_data(s->ds);
1770 linesize = ds_get_linesize(s->ds);
bellard17b00182003-08-08 23:50:57 +00001771 y1 = 0;
bellarde89f66e2003-08-04 23:30:47 +00001772 for(y = 0; y < height; y++) {
1773 addr = addr1;
Blue Swirl5e55efc2012-01-29 17:02:07 +00001774 if (!(s->cr[VGA_CRTC_MODE] & 1)) {
bellard17b00182003-08-08 23:50:57 +00001775 int shift;
bellarde89f66e2003-08-04 23:30:47 +00001776 /* CGA compatibility handling */
Blue Swirl5e55efc2012-01-29 17:02:07 +00001777 shift = 14 + ((s->cr[VGA_CRTC_MODE] >> 6) & 1);
bellard17b00182003-08-08 23:50:57 +00001778 addr = (addr & ~(1 << shift)) | ((y1 & 1) << shift);
bellarde89f66e2003-08-04 23:30:47 +00001779 }
Blue Swirl5e55efc2012-01-29 17:02:07 +00001780 if (!(s->cr[VGA_CRTC_MODE] & 2)) {
bellard17b00182003-08-08 23:50:57 +00001781 addr = (addr & ~0x8000) | ((y1 & 2) << 14);
bellarde89f66e2003-08-04 23:30:47 +00001782 }
Jan Kiszka734781c2012-02-07 16:03:24 +01001783 update = full_update;
Blue Swirlcd7a45c2012-01-22 16:38:21 +00001784 page0 = addr;
1785 page1 = addr + bwidth - 1;
Jan Kiszka734781c2012-02-07 16:03:24 +01001786 update |= memory_region_get_dirty(&s->vram, page0, page1 - page0,
1787 DIRTY_MEMORY_VGA);
bellarda8aa6692004-06-06 15:17:19 +00001788 /* explicit invalidation for the hardware cursor */
1789 update |= (s->invalidated_y_table[y >> 5] >> (y & 0x1f)) & 1;
bellarde89f66e2003-08-04 23:30:47 +00001790 if (update) {
bellard39cf7802003-08-05 23:06:22 +00001791 if (y_start < 0)
1792 y_start = y;
bellarde89f66e2003-08-04 23:30:47 +00001793 if (page0 < page_min)
1794 page_min = page0;
1795 if (page1 > page_max)
1796 page_max = page1;
aliguori7d957bd2009-01-15 22:14:11 +00001797 if (!(is_buffer_shared(s->ds->surface))) {
1798 vga_draw_line(s, d, s->vram_ptr + addr, width);
1799 if (s->cursor_draw_line)
1800 s->cursor_draw_line(s, d, y);
1801 }
bellard39cf7802003-08-05 23:06:22 +00001802 } else {
1803 if (y_start >= 0) {
1804 /* flush to display */
ths5fafdf22007-09-16 21:08:06 +00001805 dpy_update(s->ds, 0, y_start,
aliguori799e7092009-04-07 20:55:29 +00001806 disp_width, y - y_start);
bellard39cf7802003-08-05 23:06:22 +00001807 y_start = -1;
1808 }
bellarde89f66e2003-08-04 23:30:47 +00001809 }
bellarda07cf922003-09-30 21:29:03 +00001810 if (!multi_run) {
Blue Swirl5e55efc2012-01-29 17:02:07 +00001811 mask = (s->cr[VGA_CRTC_MODE] & 3) ^ 3;
bellardf6c958c2004-11-07 22:57:20 +00001812 if ((y1 & mask) == mask)
1813 addr1 += line_offset;
1814 y1++;
aliguori799e7092009-04-07 20:55:29 +00001815 multi_run = multi_scan;
bellarda07cf922003-09-30 21:29:03 +00001816 } else {
1817 multi_run--;
bellarde89f66e2003-08-04 23:30:47 +00001818 }
bellardf6c958c2004-11-07 22:57:20 +00001819 /* line compare acts on the displayed lines */
1820 if (y == s->line_compare)
1821 addr1 = 0;
bellarde89f66e2003-08-04 23:30:47 +00001822 d += linesize;
1823 }
bellard39cf7802003-08-05 23:06:22 +00001824 if (y_start >= 0) {
1825 /* flush to display */
ths5fafdf22007-09-16 21:08:06 +00001826 dpy_update(s->ds, 0, y_start,
aliguori799e7092009-04-07 20:55:29 +00001827 disp_width, y - y_start);
bellard39cf7802003-08-05 23:06:22 +00001828 }
bellarde89f66e2003-08-04 23:30:47 +00001829 /* reset modified pages */
Avi Kivity12c7e752009-04-27 17:57:12 +00001830 if (page_max >= page_min) {
Avi Kivityb1950432011-08-08 16:08:57 +03001831 memory_region_reset_dirty(&s->vram,
1832 page_min,
Blue Swirlcd7a45c2012-01-22 16:38:21 +00001833 page_max - page_min,
Avi Kivityb1950432011-08-08 16:08:57 +03001834 DIRTY_MEMORY_VGA);
bellarde89f66e2003-08-04 23:30:47 +00001835 }
bellarda8aa6692004-06-06 15:17:19 +00001836 memset(s->invalidated_y_table, 0, ((height + 31) >> 5) * 4);
bellarde89f66e2003-08-04 23:30:47 +00001837}
1838
Juan Quintelacedd91d2009-08-31 16:07:24 +02001839static void vga_draw_blank(VGACommonState *s, int full_update)
bellard2aebb3e2004-04-15 22:28:04 +00001840{
1841 int i, w, val;
1842 uint8_t *d;
1843
1844 if (!full_update)
1845 return;
1846 if (s->last_scr_width <= 0 || s->last_scr_height <= 0)
1847 return;
aliguori2bec46d2008-11-24 20:21:41 +00001848
aliguori7d957bd2009-01-15 22:14:11 +00001849 s->rgb_to_pixel =
1850 rgb_to_pixel_dup_table[get_depth_index(s->ds)];
aliguori0e1f5a02008-11-24 19:29:13 +00001851 if (ds_get_bits_per_pixel(s->ds) == 8)
bellard2aebb3e2004-04-15 22:28:04 +00001852 val = s->rgb_to_pixel(0, 0, 0);
1853 else
1854 val = 0;
aliguori0e1f5a02008-11-24 19:29:13 +00001855 w = s->last_scr_width * ((ds_get_bits_per_pixel(s->ds) + 7) >> 3);
1856 d = ds_get_data(s->ds);
bellard2aebb3e2004-04-15 22:28:04 +00001857 for(i = 0; i < s->last_scr_height; i++) {
1858 memset(d, val, w);
aliguori0e1f5a02008-11-24 19:29:13 +00001859 d += ds_get_linesize(s->ds);
bellard2aebb3e2004-04-15 22:28:04 +00001860 }
ths5fafdf22007-09-16 21:08:06 +00001861 dpy_update(s->ds, 0, 0,
bellard2aebb3e2004-04-15 22:28:04 +00001862 s->last_scr_width, s->last_scr_height);
1863}
1864
aliguori799e7092009-04-07 20:55:29 +00001865#define GMODE_TEXT 0
1866#define GMODE_GRAPH 1
1867#define GMODE_BLANK 2
1868
pbrook95219892006-04-09 01:06:34 +00001869static void vga_update_display(void *opaque)
bellarde89f66e2003-08-04 23:30:47 +00001870{
Juan Quintelacedd91d2009-08-31 16:07:24 +02001871 VGACommonState *s = opaque;
aliguori799e7092009-04-07 20:55:29 +00001872 int full_update, graphic_mode;
bellarde89f66e2003-08-04 23:30:47 +00001873
Jan Kiszkae9a07332011-09-30 12:31:14 +02001874 qemu_flush_coalesced_mmio_buffer();
1875
aliguori0e1f5a02008-11-24 19:29:13 +00001876 if (ds_get_bits_per_pixel(s->ds) == 0) {
bellard0f359202004-03-14 21:42:10 +00001877 /* nothing to do */
bellard59a983b2004-03-17 23:17:16 +00001878 } else {
Aurelien Jarno3098b9f2009-11-27 18:42:26 +01001879 full_update = 0;
aliguori799e7092009-04-07 20:55:29 +00001880 if (!(s->ar_index & 0x20)) {
1881 graphic_mode = GMODE_BLANK;
1882 } else {
Blue Swirl5e55efc2012-01-29 17:02:07 +00001883 graphic_mode = s->gr[VGA_GFX_MISC] & VGA_GR06_GRAPHICS_MODE;
aliguori799e7092009-04-07 20:55:29 +00001884 }
1885 if (graphic_mode != s->graphic_mode) {
1886 s->graphic_mode = graphic_mode;
1887 full_update = 1;
1888 }
1889 switch(graphic_mode) {
bellard2aebb3e2004-04-15 22:28:04 +00001890 case GMODE_TEXT:
bellarde89f66e2003-08-04 23:30:47 +00001891 vga_draw_text(s, full_update);
bellard2aebb3e2004-04-15 22:28:04 +00001892 break;
1893 case GMODE_GRAPH:
1894 vga_draw_graphic(s, full_update);
1895 break;
1896 case GMODE_BLANK:
1897 default:
1898 vga_draw_blank(s, full_update);
1899 break;
1900 }
bellarde89f66e2003-08-04 23:30:47 +00001901 }
1902}
1903
bellarda130a412004-06-08 00:59:19 +00001904/* force a full display refresh */
pbrook95219892006-04-09 01:06:34 +00001905static void vga_invalidate_display(void *opaque)
bellarda130a412004-06-08 00:59:19 +00001906{
Juan Quintelacedd91d2009-08-31 16:07:24 +02001907 VGACommonState *s = opaque;
ths3b46e622007-09-17 08:09:54 +00001908
Aurelien Jarno3098b9f2009-11-27 18:42:26 +01001909 s->last_width = -1;
1910 s->last_height = -1;
bellarda130a412004-06-08 00:59:19 +00001911}
1912
Juan Quintela03a3e7b2009-08-24 18:42:45 +02001913void vga_common_reset(VGACommonState *s)
bellarde89f66e2003-08-04 23:30:47 +00001914{
blueswir16e6b7362008-12-28 18:27:10 +00001915 s->sr_index = 0;
1916 memset(s->sr, '\0', sizeof(s->sr));
1917 s->gr_index = 0;
1918 memset(s->gr, '\0', sizeof(s->gr));
1919 s->ar_index = 0;
1920 memset(s->ar, '\0', sizeof(s->ar));
1921 s->ar_flip_flop = 0;
1922 s->cr_index = 0;
1923 memset(s->cr, '\0', sizeof(s->cr));
1924 s->msr = 0;
1925 s->fcr = 0;
1926 s->st00 = 0;
1927 s->st01 = 0;
1928 s->dac_state = 0;
1929 s->dac_sub_index = 0;
1930 s->dac_read_index = 0;
1931 s->dac_write_index = 0;
1932 memset(s->dac_cache, '\0', sizeof(s->dac_cache));
1933 s->dac_8bit = 0;
1934 memset(s->palette, '\0', sizeof(s->palette));
1935 s->bank_offset = 0;
1936#ifdef CONFIG_BOCHS_VBE
1937 s->vbe_index = 0;
1938 memset(s->vbe_regs, '\0', sizeof(s->vbe_regs));
Gerd Hoffmannaf922842010-03-25 11:38:52 +01001939 s->vbe_regs[VBE_DISPI_INDEX_ID] = VBE_DISPI_ID5;
blueswir16e6b7362008-12-28 18:27:10 +00001940 s->vbe_start_addr = 0;
1941 s->vbe_line_offset = 0;
1942 s->vbe_bank_mask = (s->vram_size >> 16) - 1;
1943#endif
1944 memset(s->font_offsets, '\0', sizeof(s->font_offsets));
aliguori799e7092009-04-07 20:55:29 +00001945 s->graphic_mode = -1; /* force full update */
blueswir16e6b7362008-12-28 18:27:10 +00001946 s->shift_control = 0;
1947 s->double_scan = 0;
1948 s->line_offset = 0;
1949 s->line_compare = 0;
1950 s->start_addr = 0;
1951 s->plane_updated = 0;
1952 s->last_cw = 0;
1953 s->last_ch = 0;
1954 s->last_width = 0;
1955 s->last_height = 0;
1956 s->last_scr_width = 0;
1957 s->last_scr_height = 0;
1958 s->cursor_start = 0;
1959 s->cursor_end = 0;
1960 s->cursor_offset = 0;
1961 memset(s->invalidated_y_table, '\0', sizeof(s->invalidated_y_table));
1962 memset(s->last_palette, '\0', sizeof(s->last_palette));
1963 memset(s->last_ch_attr, '\0', sizeof(s->last_ch_attr));
1964 switch (vga_retrace_method) {
1965 case VGA_RETRACE_DUMB:
1966 break;
1967 case VGA_RETRACE_PRECISE:
1968 memset(&s->retrace_info, 0, sizeof (s->retrace_info));
1969 break;
1970 }
Jan Kiszka80763882011-08-22 19:12:12 +02001971 vga_update_memory_access(s);
bellarde89f66e2003-08-04 23:30:47 +00001972}
1973
Juan Quintela03a3e7b2009-08-24 18:42:45 +02001974static void vga_reset(void *opaque)
1975{
Juan Quintelacedd91d2009-08-31 16:07:24 +02001976 VGACommonState *s = opaque;
Juan Quintela03a3e7b2009-08-24 18:42:45 +02001977 vga_common_reset(s);
1978}
1979
balrog4d3b6f62008-02-10 16:33:14 +00001980#define TEXTMODE_X(x) ((x) % width)
1981#define TEXTMODE_Y(x) ((x) / width)
1982#define VMEM2CHTYPE(v) ((v & 0xff0007ff) | \
1983 ((v & 0x00000800) << 10) | ((v & 0x00007000) >> 1))
1984/* relay text rendering to the display driver
1985 * instead of doing a full vga_update_display() */
Anthony Liguoric227f092009-10-01 16:12:16 -05001986static void vga_update_text(void *opaque, console_ch_t *chardata)
balrog4d3b6f62008-02-10 16:33:14 +00001987{
Juan Quintelacedd91d2009-08-31 16:07:24 +02001988 VGACommonState *s = opaque;
aliguori799e7092009-04-07 20:55:29 +00001989 int graphic_mode, i, cursor_offset, cursor_visible;
balrog4d3b6f62008-02-10 16:33:14 +00001990 int cw, cheight, width, height, size, c_min, c_max;
1991 uint32_t *src;
Anthony Liguoric227f092009-10-01 16:12:16 -05001992 console_ch_t *dst, val;
balrog4d3b6f62008-02-10 16:33:14 +00001993 char msg_buffer[80];
aliguori799e7092009-04-07 20:55:29 +00001994 int full_update = 0;
balrog4d3b6f62008-02-10 16:33:14 +00001995
Jan Kiszkae9a07332011-09-30 12:31:14 +02001996 qemu_flush_coalesced_mmio_buffer();
1997
aliguori799e7092009-04-07 20:55:29 +00001998 if (!(s->ar_index & 0x20)) {
1999 graphic_mode = GMODE_BLANK;
2000 } else {
Blue Swirl5e55efc2012-01-29 17:02:07 +00002001 graphic_mode = s->gr[VGA_GFX_MISC] & VGA_GR06_GRAPHICS_MODE;
aliguori799e7092009-04-07 20:55:29 +00002002 }
2003 if (graphic_mode != s->graphic_mode) {
2004 s->graphic_mode = graphic_mode;
2005 full_update = 1;
2006 }
2007 if (s->last_width == -1) {
2008 s->last_width = 0;
2009 full_update = 1;
2010 }
2011
2012 switch (graphic_mode) {
balrog4d3b6f62008-02-10 16:33:14 +00002013 case GMODE_TEXT:
2014 /* TODO: update palette */
aliguori799e7092009-04-07 20:55:29 +00002015 full_update |= update_basic_params(s);
balrog4d3b6f62008-02-10 16:33:14 +00002016
aliguori9586fef2009-04-05 18:41:18 +00002017 /* total width & height */
Blue Swirl5e55efc2012-01-29 17:02:07 +00002018 cheight = (s->cr[VGA_CRTC_MAX_SCAN] & 0x1f) + 1;
aliguori799e7092009-04-07 20:55:29 +00002019 cw = 8;
Blue Swirl5e55efc2012-01-29 17:02:07 +00002020 if (!(s->sr[VGA_SEQ_CLOCK_MODE] & VGA_SR01_CHAR_CLK_8DOTS)) {
aliguori799e7092009-04-07 20:55:29 +00002021 cw = 9;
Blue Swirl5e55efc2012-01-29 17:02:07 +00002022 }
2023 if (s->sr[VGA_SEQ_CLOCK_MODE] & 0x08) {
aliguori799e7092009-04-07 20:55:29 +00002024 cw = 16; /* NOTE: no 18 pixel wide */
Blue Swirl5e55efc2012-01-29 17:02:07 +00002025 }
2026 width = (s->cr[VGA_CRTC_H_DISP] + 1);
2027 if (s->cr[VGA_CRTC_V_TOTAL] == 100) {
aliguori799e7092009-04-07 20:55:29 +00002028 /* ugly hack for CGA 160x100x16 - explain me the logic */
2029 height = 100;
2030 } else {
Blue Swirl5e55efc2012-01-29 17:02:07 +00002031 height = s->cr[VGA_CRTC_V_DISP_END] |
2032 ((s->cr[VGA_CRTC_OVERFLOW] & 0x02) << 7) |
2033 ((s->cr[VGA_CRTC_OVERFLOW] & 0x40) << 3);
aliguori799e7092009-04-07 20:55:29 +00002034 height = (height + 1) / cheight;
2035 }
2036
balrog4d3b6f62008-02-10 16:33:14 +00002037 size = (height * width);
2038 if (size > CH_ATTR_SIZE) {
2039 if (!full_update)
2040 return;
2041
blueswir1363a37d2008-08-21 17:58:08 +00002042 snprintf(msg_buffer, sizeof(msg_buffer), "%i x %i Text mode",
2043 width, height);
balrog4d3b6f62008-02-10 16:33:14 +00002044 break;
2045 }
2046
aliguori799e7092009-04-07 20:55:29 +00002047 if (width != s->last_width || height != s->last_height ||
2048 cw != s->last_cw || cheight != s->last_ch) {
2049 s->last_scr_width = width * cw;
2050 s->last_scr_height = height * cheight;
2051 s->ds->surface->width = width;
2052 s->ds->surface->height = height;
2053 dpy_resize(s->ds);
2054 s->last_width = width;
2055 s->last_height = height;
2056 s->last_ch = cheight;
2057 s->last_cw = cw;
2058 full_update = 1;
2059 }
2060
balrog4d3b6f62008-02-10 16:33:14 +00002061 /* Update "hardware" cursor */
Blue Swirl5e55efc2012-01-29 17:02:07 +00002062 cursor_offset = ((s->cr[VGA_CRTC_CURSOR_HI] << 8) |
2063 s->cr[VGA_CRTC_CURSOR_LO]) - s->start_addr;
balrog4d3b6f62008-02-10 16:33:14 +00002064 if (cursor_offset != s->cursor_offset ||
Blue Swirl5e55efc2012-01-29 17:02:07 +00002065 s->cr[VGA_CRTC_CURSOR_START] != s->cursor_start ||
2066 s->cr[VGA_CRTC_CURSOR_END] != s->cursor_end || full_update) {
2067 cursor_visible = !(s->cr[VGA_CRTC_CURSOR_START] & 0x20);
balrog4d3b6f62008-02-10 16:33:14 +00002068 if (cursor_visible && cursor_offset < size && cursor_offset >= 0)
2069 dpy_cursor(s->ds,
2070 TEXTMODE_X(cursor_offset),
2071 TEXTMODE_Y(cursor_offset));
2072 else
2073 dpy_cursor(s->ds, -1, -1);
2074 s->cursor_offset = cursor_offset;
Blue Swirl5e55efc2012-01-29 17:02:07 +00002075 s->cursor_start = s->cr[VGA_CRTC_CURSOR_START];
2076 s->cursor_end = s->cr[VGA_CRTC_CURSOR_END];
balrog4d3b6f62008-02-10 16:33:14 +00002077 }
2078
2079 src = (uint32_t *) s->vram_ptr + s->start_addr;
2080 dst = chardata;
2081
2082 if (full_update) {
2083 for (i = 0; i < size; src ++, dst ++, i ++)
Aurelien Jarno9ae19b62011-01-04 21:58:24 +01002084 console_write_ch(dst, VMEM2CHTYPE(le32_to_cpu(*src)));
balrog4d3b6f62008-02-10 16:33:14 +00002085
2086 dpy_update(s->ds, 0, 0, width, height);
2087 } else {
2088 c_max = 0;
2089
2090 for (i = 0; i < size; src ++, dst ++, i ++) {
Aurelien Jarno9ae19b62011-01-04 21:58:24 +01002091 console_write_ch(&val, VMEM2CHTYPE(le32_to_cpu(*src)));
balrog4d3b6f62008-02-10 16:33:14 +00002092 if (*dst != val) {
2093 *dst = val;
2094 c_max = i;
2095 break;
2096 }
2097 }
2098 c_min = i;
2099 for (; i < size; src ++, dst ++, i ++) {
Aurelien Jarno9ae19b62011-01-04 21:58:24 +01002100 console_write_ch(&val, VMEM2CHTYPE(le32_to_cpu(*src)));
balrog4d3b6f62008-02-10 16:33:14 +00002101 if (*dst != val) {
2102 *dst = val;
2103 c_max = i;
2104 }
2105 }
2106
2107 if (c_min <= c_max) {
2108 i = TEXTMODE_Y(c_min);
2109 dpy_update(s->ds, 0, i, width, TEXTMODE_Y(c_max) - i + 1);
2110 }
2111 }
2112
2113 return;
2114 case GMODE_GRAPH:
2115 if (!full_update)
2116 return;
2117
2118 s->get_resolution(s, &width, &height);
blueswir1363a37d2008-08-21 17:58:08 +00002119 snprintf(msg_buffer, sizeof(msg_buffer), "%i x %i Graphic mode",
2120 width, height);
balrog4d3b6f62008-02-10 16:33:14 +00002121 break;
2122 case GMODE_BLANK:
2123 default:
2124 if (!full_update)
2125 return;
2126
blueswir1363a37d2008-08-21 17:58:08 +00002127 snprintf(msg_buffer, sizeof(msg_buffer), "VGA Blank mode");
balrog4d3b6f62008-02-10 16:33:14 +00002128 break;
2129 }
2130
2131 /* Display a message */
balrog5228c2d2008-02-11 00:09:42 +00002132 s->last_width = 60;
2133 s->last_height = height = 3;
balrog4d3b6f62008-02-10 16:33:14 +00002134 dpy_cursor(s->ds, -1, -1);
aliguori7d957bd2009-01-15 22:14:11 +00002135 s->ds->surface->width = s->last_width;
2136 s->ds->surface->height = height;
2137 dpy_resize(s->ds);
balrog4d3b6f62008-02-10 16:33:14 +00002138
balrog5228c2d2008-02-11 00:09:42 +00002139 for (dst = chardata, i = 0; i < s->last_width * height; i ++)
balrog4d3b6f62008-02-10 16:33:14 +00002140 console_write_ch(dst ++, ' ');
2141
2142 size = strlen(msg_buffer);
balrog5228c2d2008-02-11 00:09:42 +00002143 width = (s->last_width - size) / 2;
2144 dst = chardata + s->last_width + width;
balrog4d3b6f62008-02-10 16:33:14 +00002145 for (i = 0; i < size; i ++)
2146 console_write_ch(dst ++, 0x00200100 | msg_buffer[i]);
2147
balrog5228c2d2008-02-11 00:09:42 +00002148 dpy_update(s->ds, 0, 0, s->last_width, height);
balrog4d3b6f62008-02-10 16:33:14 +00002149}
2150
Avi Kivityb1950432011-08-08 16:08:57 +03002151static uint64_t vga_mem_read(void *opaque, target_phys_addr_t addr,
2152 unsigned size)
2153{
2154 VGACommonState *s = opaque;
bellarde89f66e2003-08-04 23:30:47 +00002155
Avi Kivityb2a5e762011-08-08 16:09:01 +03002156 return vga_mem_readb(s, addr);
Avi Kivityb1950432011-08-08 16:08:57 +03002157}
2158
2159static void vga_mem_write(void *opaque, target_phys_addr_t addr,
2160 uint64_t data, unsigned size)
2161{
2162 VGACommonState *s = opaque;
2163
Avi Kivityb2a5e762011-08-08 16:09:01 +03002164 return vga_mem_writeb(s, addr, data);
Avi Kivityb1950432011-08-08 16:08:57 +03002165}
2166
2167const MemoryRegionOps vga_mem_ops = {
2168 .read = vga_mem_read,
2169 .write = vga_mem_write,
2170 .endianness = DEVICE_LITTLE_ENDIAN,
Avi Kivityb2a5e762011-08-08 16:09:01 +03002171 .impl = {
2172 .min_access_size = 1,
2173 .max_access_size = 1,
2174 },
bellarde89f66e2003-08-04 23:30:47 +00002175};
2176
Juan Quintela11b6b342009-10-14 15:25:25 +02002177static int vga_common_post_load(void *opaque, int version_id)
bellardb0a21b52004-03-31 18:58:38 +00002178{
Juan Quintela0d65ddc2009-08-31 16:07:14 +02002179 VGACommonState *s = opaque;
bellardb0a21b52004-03-31 18:58:38 +00002180
2181 /* force refresh */
aliguori799e7092009-04-07 20:55:29 +00002182 s->graphic_mode = -1;
bellardb0a21b52004-03-31 18:58:38 +00002183 return 0;
2184}
2185
Juan Quintela11b6b342009-10-14 15:25:25 +02002186const VMStateDescription vmstate_vga_common = {
2187 .name = "vga",
2188 .version_id = 2,
2189 .minimum_version_id = 2,
2190 .minimum_version_id_old = 2,
2191 .post_load = vga_common_post_load,
2192 .fields = (VMStateField []) {
2193 VMSTATE_UINT32(latch, VGACommonState),
2194 VMSTATE_UINT8(sr_index, VGACommonState),
2195 VMSTATE_PARTIAL_BUFFER(sr, VGACommonState, 8),
2196 VMSTATE_UINT8(gr_index, VGACommonState),
2197 VMSTATE_PARTIAL_BUFFER(gr, VGACommonState, 16),
2198 VMSTATE_UINT8(ar_index, VGACommonState),
2199 VMSTATE_BUFFER(ar, VGACommonState),
2200 VMSTATE_INT32(ar_flip_flop, VGACommonState),
2201 VMSTATE_UINT8(cr_index, VGACommonState),
2202 VMSTATE_BUFFER(cr, VGACommonState),
2203 VMSTATE_UINT8(msr, VGACommonState),
2204 VMSTATE_UINT8(fcr, VGACommonState),
2205 VMSTATE_UINT8(st00, VGACommonState),
2206 VMSTATE_UINT8(st01, VGACommonState),
2207
2208 VMSTATE_UINT8(dac_state, VGACommonState),
2209 VMSTATE_UINT8(dac_sub_index, VGACommonState),
2210 VMSTATE_UINT8(dac_read_index, VGACommonState),
2211 VMSTATE_UINT8(dac_write_index, VGACommonState),
2212 VMSTATE_BUFFER(dac_cache, VGACommonState),
2213 VMSTATE_BUFFER(palette, VGACommonState),
2214
2215 VMSTATE_INT32(bank_offset, VGACommonState),
2216 VMSTATE_UINT8_EQUAL(is_vbe_vmstate, VGACommonState),
2217#ifdef CONFIG_BOCHS_VBE
2218 VMSTATE_UINT16(vbe_index, VGACommonState),
2219 VMSTATE_UINT16_ARRAY(vbe_regs, VGACommonState, VBE_DISPI_INDEX_NB),
2220 VMSTATE_UINT32(vbe_start_addr, VGACommonState),
2221 VMSTATE_UINT32(vbe_line_offset, VGACommonState),
2222 VMSTATE_UINT32(vbe_bank_mask, VGACommonState),
2223#endif
2224 VMSTATE_END_OF_LIST()
2225 }
2226};
2227
Gerd Hoffmann4a1e2442012-05-24 09:59:44 +02002228void vga_common_init(VGACommonState *s)
bellarde89f66e2003-08-04 23:30:47 +00002229{
bellard17b00182003-08-08 23:50:57 +00002230 int i, j, v, b;
bellarde89f66e2003-08-04 23:30:47 +00002231
2232 for(i = 0;i < 256; i++) {
2233 v = 0;
2234 for(j = 0; j < 8; j++) {
2235 v |= ((i >> j) & 1) << (j * 4);
2236 }
2237 expand4[i] = v;
2238
2239 v = 0;
2240 for(j = 0; j < 4; j++) {
2241 v |= ((i >> (2 * j)) & 3) << (j * 4);
2242 }
2243 expand2[i] = v;
2244 }
bellard17b00182003-08-08 23:50:57 +00002245 for(i = 0; i < 16; i++) {
2246 v = 0;
2247 for(j = 0; j < 4; j++) {
2248 b = ((i >> j) & 1);
2249 v |= b << (2 * j);
2250 v |= b << (2 * j + 1);
2251 }
2252 expand4to8[i] = v;
2253 }
bellarde89f66e2003-08-04 23:30:47 +00002254
Gerd Hoffmann4a1e2442012-05-24 09:59:44 +02002255 /* valid range: 1 MB -> 256 MB */
2256 s->vram_size = 1024 * 1024;
2257 while (s->vram_size < (s->vram_size_mb << 20) &&
2258 s->vram_size < (256 << 20)) {
2259 s->vram_size <<= 1;
2260 }
2261 s->vram_size_mb = s->vram_size >> 20;
2262
Juan Quintela2a3138a2009-10-14 14:10:11 +02002263#ifdef CONFIG_BOCHS_VBE
2264 s->is_vbe_vmstate = 1;
2265#else
2266 s->is_vbe_vmstate = 0;
2267#endif
Gerd Hoffmann4a1e2442012-05-24 09:59:44 +02002268 memory_region_init_ram(&s->vram, "vga.vram", s->vram_size);
Avi Kivityc5705a72011-12-20 15:59:12 +02002269 vmstate_register_ram_global(&s->vram);
Avi Kivityc65adf92011-12-18 16:40:50 +02002270 xen_register_framebuffer(&s->vram);
Avi Kivityb1950432011-08-08 16:08:57 +03002271 s->vram_ptr = memory_region_get_ram_ptr(&s->vram);
bellard798b0c22004-06-05 10:30:49 +00002272 s->get_bpp = vga_get_bpp;
2273 s->get_offsets = vga_get_offsets;
bellarda130a412004-06-08 00:59:19 +00002274 s->get_resolution = vga_get_resolution;
thsd34cab92007-04-02 01:10:46 +00002275 s->update = vga_update_display;
2276 s->invalidate = vga_invalidate_display;
2277 s->screen_dump = vga_screen_dump;
balrog4d3b6f62008-02-10 16:33:14 +00002278 s->text_update = vga_update_text;
malccb5a7aa2008-09-28 00:42:12 +00002279 switch (vga_retrace_method) {
2280 case VGA_RETRACE_DUMB:
2281 s->retrace = vga_dumb_retrace;
2282 s->update_retrace_info = vga_dumb_update_retrace_info;
2283 break;
2284
2285 case VGA_RETRACE_PRECISE:
2286 s->retrace = vga_precise_retrace;
2287 s->update_retrace_info = vga_precise_update_retrace_info;
malccb5a7aa2008-09-28 00:42:12 +00002288 break;
2289 }
Avi Kivityb1950432011-08-08 16:08:57 +03002290 vga_dirty_log_start(s);
bellard798b0c22004-06-05 10:30:49 +00002291}
2292
Richard Henderson0a039dc2011-08-16 08:27:39 -07002293static const MemoryRegionPortio vga_portio_list[] = {
2294 { 0x04, 2, 1, .read = vga_ioport_read, .write = vga_ioport_write }, /* 3b4 */
2295 { 0x0a, 1, 1, .read = vga_ioport_read, .write = vga_ioport_write }, /* 3ba */
2296 { 0x10, 16, 1, .read = vga_ioport_read, .write = vga_ioport_write }, /* 3c0 */
2297 { 0x24, 2, 1, .read = vga_ioport_read, .write = vga_ioport_write }, /* 3d4 */
2298 { 0x2a, 1, 1, .read = vga_ioport_read, .write = vga_ioport_write }, /* 3da */
2299 PORTIO_END_OF_LIST(),
2300};
2301
2302#ifdef CONFIG_BOCHS_VBE
2303static const MemoryRegionPortio vbe_portio_list[] = {
2304 { 0, 1, 2, .read = vbe_ioport_read_index, .write = vbe_ioport_write_index },
2305# ifdef TARGET_I386
2306 { 1, 1, 2, .read = vbe_ioport_read_data, .write = vbe_ioport_write_data },
2307# else
2308 { 2, 1, 2, .read = vbe_ioport_read_data, .write = vbe_ioport_write_data },
2309# endif
2310 PORTIO_END_OF_LIST(),
2311};
2312#endif /* CONFIG_BOCHS_VBE */
2313
2314/* Used by both ISA and PCI */
2315MemoryRegion *vga_init_io(VGACommonState *s,
2316 const MemoryRegionPortio **vga_ports,
2317 const MemoryRegionPortio **vbe_ports)
bellard798b0c22004-06-05 10:30:49 +00002318{
Avi Kivityb1950432011-08-08 16:08:57 +03002319 MemoryRegion *vga_mem;
2320
Richard Henderson0a039dc2011-08-16 08:27:39 -07002321 *vga_ports = vga_portio_list;
2322 *vbe_ports = NULL;
bellard4fa0f5d2004-02-06 19:47:52 +00002323#ifdef CONFIG_BOCHS_VBE
Richard Henderson0a039dc2011-08-16 08:27:39 -07002324 *vbe_ports = vbe_portio_list;
bellard4fa0f5d2004-02-06 19:47:52 +00002325#endif
2326
Anthony Liguori7267c092011-08-20 22:09:37 -05002327 vga_mem = g_malloc(sizeof(*vga_mem));
Avi Kivityb1950432011-08-08 16:08:57 +03002328 memory_region_init_io(vga_mem, &vga_mem_ops, s,
2329 "vga-lowmem", 0x20000);
2330
2331 return vga_mem;
Blue Swirl7435b792011-02-13 14:01:05 +00002332}
2333
Richard Henderson0a039dc2011-08-16 08:27:39 -07002334void vga_init(VGACommonState *s, MemoryRegion *address_space,
2335 MemoryRegion *address_space_io, bool init_vga_ports)
Blue Swirl7435b792011-02-13 14:01:05 +00002336{
Avi Kivityb1950432011-08-08 16:08:57 +03002337 MemoryRegion *vga_io_memory;
Richard Henderson0a039dc2011-08-16 08:27:39 -07002338 const MemoryRegionPortio *vga_ports, *vbe_ports;
2339 PortioList *vga_port_list = g_new(PortioList, 1);
2340 PortioList *vbe_port_list = g_new(PortioList, 1);
Blue Swirl7435b792011-02-13 14:01:05 +00002341
2342 qemu_register_reset(vga_reset, s);
2343
2344 s->bank_offset = 0;
2345
Jan Kiszka80763882011-08-22 19:12:12 +02002346 s->legacy_address_space = address_space;
2347
Richard Henderson0a039dc2011-08-16 08:27:39 -07002348 vga_io_memory = vga_init_io(s, &vga_ports, &vbe_ports);
Avi Kivitybe20f9e2011-08-15 17:17:37 +03002349 memory_region_add_subregion_overlap(address_space,
Avi Kivityb1950432011-08-08 16:08:57 +03002350 isa_mem_base + 0x000a0000,
2351 vga_io_memory,
2352 1);
2353 memory_region_set_coalescing(vga_io_memory);
Richard Henderson0a039dc2011-08-16 08:27:39 -07002354 if (init_vga_ports) {
2355 portio_list_init(vga_port_list, vga_ports, s, "vga");
2356 portio_list_add(vga_port_list, address_space_io, 0x3b0);
2357 }
2358 if (vbe_ports) {
2359 portio_list_init(vbe_port_list, vbe_ports, s, "vbe");
2360 portio_list_add(vbe_port_list, address_space_io, 0x1ce);
2361 }
bellardd2269f62006-08-17 10:44:00 +00002362}
bellard1078f662004-05-20 12:46:38 +00002363
Avi Kivitybe20f9e2011-08-15 17:17:37 +03002364void vga_init_vbe(VGACommonState *s, MemoryRegion *system_memory)
Anthony Liguorif0138a62009-12-18 08:08:07 +10002365{
2366#ifdef CONFIG_BOCHS_VBE
Avi Kivity8294a642012-05-09 18:23:06 +03002367 /* With pc-0.12 and below we map both the PCI BAR and the fixed VBE region,
2368 * so use an alias to avoid double-mapping the same region.
2369 */
2370 memory_region_init_alias(&s->vram_vbe, "vram.vbe",
2371 &s->vram, 0, memory_region_size(&s->vram));
Anthony Liguorif0138a62009-12-18 08:08:07 +10002372 /* XXX: use optimized standard vga accesses */
Avi Kivitybe20f9e2011-08-15 17:17:37 +03002373 memory_region_add_subregion(system_memory,
Avi Kivityb1950432011-08-08 16:08:57 +03002374 VBE_DISPI_LFB_PHYSICAL_ADDRESS,
Avi Kivity8294a642012-05-09 18:23:06 +03002375 &s->vram_vbe);
Anthony Liguorif0138a62009-12-18 08:08:07 +10002376 s->vbe_mapped = 1;
2377#endif
2378}
bellard59a983b2004-03-17 23:17:16 +00002379/********************************************************/
2380/* vga screen dump */
2381
aliguorie07d6302009-01-16 19:07:10 +00002382int ppm_save(const char *filename, struct DisplaySurface *ds)
bellard59a983b2004-03-17 23:17:16 +00002383{
2384 FILE *f;
2385 uint8_t *d, *d1;
aliguorie07d6302009-01-16 19:07:10 +00002386 uint32_t v;
bellard59a983b2004-03-17 23:17:16 +00002387 int y, x;
aliguorie07d6302009-01-16 19:07:10 +00002388 uint8_t r, g, b;
Avi Kivityf8e378f2011-06-20 11:12:47 +03002389 int ret;
2390 char *linebuf, *pbuf;
bellard59a983b2004-03-17 23:17:16 +00002391
Alon Levy72750012012-03-11 18:11:27 +02002392 trace_ppm_save(filename, ds);
bellard59a983b2004-03-17 23:17:16 +00002393 f = fopen(filename, "wb");
2394 if (!f)
2395 return -1;
2396 fprintf(f, "P6\n%d %d\n%d\n",
aliguorie07d6302009-01-16 19:07:10 +00002397 ds->width, ds->height, 255);
Anthony Liguori7267c092011-08-20 22:09:37 -05002398 linebuf = g_malloc(ds->width * 3);
aliguorie07d6302009-01-16 19:07:10 +00002399 d1 = ds->data;
2400 for(y = 0; y < ds->height; y++) {
bellard59a983b2004-03-17 23:17:16 +00002401 d = d1;
Avi Kivityf8e378f2011-06-20 11:12:47 +03002402 pbuf = linebuf;
aliguorie07d6302009-01-16 19:07:10 +00002403 for(x = 0; x < ds->width; x++) {
2404 if (ds->pf.bits_per_pixel == 32)
2405 v = *(uint32_t *)d;
2406 else
2407 v = (uint32_t) (*(uint16_t *)d);
Avi Kivitya0f42612012-01-03 15:32:57 +02002408 /* Limited to 8 or fewer bits per channel: */
2409 r = ((v >> ds->pf.rshift) & ds->pf.rmax) << (8 - ds->pf.rbits);
2410 g = ((v >> ds->pf.gshift) & ds->pf.gmax) << (8 - ds->pf.gbits);
2411 b = ((v >> ds->pf.bshift) & ds->pf.bmax) << (8 - ds->pf.bbits);
Avi Kivityf8e378f2011-06-20 11:12:47 +03002412 *pbuf++ = r;
2413 *pbuf++ = g;
2414 *pbuf++ = b;
aliguorie07d6302009-01-16 19:07:10 +00002415 d += ds->pf.bytes_per_pixel;
bellard59a983b2004-03-17 23:17:16 +00002416 }
aliguorie07d6302009-01-16 19:07:10 +00002417 d1 += ds->linesize;
Avi Kivityf8e378f2011-06-20 11:12:47 +03002418 ret = fwrite(linebuf, 1, pbuf - linebuf, f);
2419 (void)ret;
bellard59a983b2004-03-17 23:17:16 +00002420 }
Anthony Liguori7267c092011-08-20 22:09:37 -05002421 g_free(linebuf);
bellard59a983b2004-03-17 23:17:16 +00002422 fclose(f);
2423 return 0;
2424}
2425
blueswir14c5e8c52009-01-04 10:56:46 +00002426/* save the vga display in a PPM image even if no display is
2427 available */
Gerd Hoffmann45efb162012-02-24 12:43:45 +01002428static void vga_screen_dump(void *opaque, const char *filename, bool cswitch)
blueswir14c5e8c52009-01-04 10:56:46 +00002429{
Juan Quintelacedd91d2009-08-31 16:07:24 +02002430 VGACommonState *s = opaque;
blueswir14c5e8c52009-01-04 10:56:46 +00002431
Gerd Hoffmann45efb162012-02-24 12:43:45 +01002432 if (cswitch) {
2433 vga_invalidate_display(s);
Gerd Hoffmann45efb162012-02-24 12:43:45 +01002434 }
Gerd Hoffmann08c4ea22012-03-01 08:34:40 +01002435 vga_hw_update();
Gerd Hoffmann9a51f5b2012-02-24 12:43:43 +01002436 ppm_save(filename, s->ds->surface);
blueswir14c5e8c52009-01-04 10:56:46 +00002437}