blob: 2f54054d8c1284bec402aba279e1275cf419335e [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
陳韋任e965fc32012-02-06 14:02:55 +08002 * emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard7d132992003-03-06 23:23:54 +000018 */
bellarde4533c72003-06-15 19:51:39 +000019#include "config.h"
Blue Swirlcea5f9a2011-05-15 16:03:25 +000020#include "cpu.h"
Paolo Bonzini76cad712012-10-24 11:12:21 +020021#include "disas/disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000022#include "tcg.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010023#include "qemu/atomic.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010024#include "sysemu/qtest.h"
bellard7d132992003-03-06 23:23:54 +000025
Andreas Färber5638d182013-08-27 17:52:12 +020026void cpu_loop_exit(CPUState *cpu)
bellarde4533c72003-06-15 19:51:39 +000027{
Andreas Färberd77953b2013-01-16 19:29:31 +010028 cpu->current_tb = NULL;
Andreas Färber6f03bef2013-08-26 06:22:03 +020029 siglongjmp(cpu->jmp_env, 1);
bellarde4533c72003-06-15 19:51:39 +000030}
thsbfed01f2007-06-03 17:44:37 +000031
bellardfbf9eeb2004-04-25 21:21:33 +000032/* exit the current TB from a signal handler. The host registers are
33 restored in a state compatible with the CPU emulator
34 */
Blue Swirl9eff14f2011-05-21 08:42:35 +000035#if defined(CONFIG_SOFTMMU)
Andreas Färber0ea8cb82013-09-03 02:12:23 +020036void cpu_resume_from_signal(CPUState *cpu, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000037{
Blue Swirl9eff14f2011-05-21 08:42:35 +000038 /* XXX: restore cpu registers saved in host registers */
39
Andreas Färber27103422013-08-26 08:31:06 +020040 cpu->exception_index = -1;
Andreas Färber6f03bef2013-08-26 06:22:03 +020041 siglongjmp(cpu->jmp_env, 1);
Blue Swirl9eff14f2011-05-21 08:42:35 +000042}
Blue Swirl9eff14f2011-05-21 08:42:35 +000043#endif
bellardfbf9eeb2004-04-25 21:21:33 +000044
Peter Maydell77211372013-02-22 18:10:02 +000045/* Execute a TB, and fix up the CPU state afterwards if necessary */
46static inline tcg_target_ulong cpu_tb_exec(CPUState *cpu, uint8_t *tb_ptr)
47{
48 CPUArchState *env = cpu->env_ptr;
Richard Henderson03afa5f2013-11-06 17:29:39 +100049 uintptr_t next_tb;
50
51#if defined(DEBUG_DISAS)
52 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
53#if defined(TARGET_I386)
54 log_cpu_state(cpu, CPU_DUMP_CCOP);
55#elif defined(TARGET_M68K)
56 /* ??? Should not modify env state for dumping. */
57 cpu_m68k_flush_flags(env, env->cc_op);
58 env->cc_op = CC_OP_FLAGS;
59 env->sr = (env->sr & 0xffe0) | env->cc_dest | (env->cc_x << 4);
60 log_cpu_state(cpu, 0);
61#else
62 log_cpu_state(cpu, 0);
63#endif
64 }
65#endif /* DEBUG_DISAS */
66
67 next_tb = tcg_qemu_tb_exec(env, tb_ptr);
Peter Maydell77211372013-02-22 18:10:02 +000068 if ((next_tb & TB_EXIT_MASK) > TB_EXIT_IDX1) {
69 /* We didn't start executing this TB (eg because the instruction
70 * counter hit zero); we must restore the guest PC to the address
71 * of the start of the TB.
72 */
Andreas Färberbdf7ae52013-06-28 19:31:32 +020073 CPUClass *cc = CPU_GET_CLASS(cpu);
Peter Maydell77211372013-02-22 18:10:02 +000074 TranslationBlock *tb = (TranslationBlock *)(next_tb & ~TB_EXIT_MASK);
Andreas Färberbdf7ae52013-06-28 19:31:32 +020075 if (cc->synchronize_from_tb) {
76 cc->synchronize_from_tb(cpu, tb);
77 } else {
78 assert(cc->set_pc);
79 cc->set_pc(cpu, tb->pc);
80 }
Peter Maydell77211372013-02-22 18:10:02 +000081 }
Peter Maydell378df4b2013-02-22 18:10:03 +000082 if ((next_tb & TB_EXIT_MASK) == TB_EXIT_REQUESTED) {
83 /* We were asked to stop executing TBs (probably a pending
84 * interrupt. We've now stopped, so clear the flag.
85 */
86 cpu->tcg_exit_req = 0;
87 }
Peter Maydell77211372013-02-22 18:10:02 +000088 return next_tb;
89}
90
pbrook2e70f6e2008-06-29 01:03:05 +000091/* Execute the code without caching the generated code. An interpreter
92 could be used if available. */
Andreas Färber9349b4f2012-03-14 01:38:32 +010093static void cpu_exec_nocache(CPUArchState *env, int max_cycles,
Blue Swirlcea5f9a2011-05-15 16:03:25 +000094 TranslationBlock *orig_tb)
pbrook2e70f6e2008-06-29 01:03:05 +000095{
Andreas Färberd77953b2013-01-16 19:29:31 +010096 CPUState *cpu = ENV_GET_CPU(env);
pbrook2e70f6e2008-06-29 01:03:05 +000097 TranslationBlock *tb;
98
99 /* Should never happen.
100 We only end up here when an existing TB is too long. */
101 if (max_cycles > CF_COUNT_MASK)
102 max_cycles = CF_COUNT_MASK;
103
Andreas Färber648f0342013-09-01 17:43:17 +0200104 tb = tb_gen_code(cpu, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
pbrook2e70f6e2008-06-29 01:03:05 +0000105 max_cycles);
Andreas Färberd77953b2013-01-16 19:29:31 +0100106 cpu->current_tb = tb;
pbrook2e70f6e2008-06-29 01:03:05 +0000107 /* execute the generated code */
Peter Maydell77211372013-02-22 18:10:02 +0000108 cpu_tb_exec(cpu, tb->tc_ptr);
Andreas Färberd77953b2013-01-16 19:29:31 +0100109 cpu->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000110 tb_phys_invalidate(tb, -1);
111 tb_free(tb);
112}
113
Andreas Färber9349b4f2012-03-14 01:38:32 +0100114static TranslationBlock *tb_find_slow(CPUArchState *env,
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000115 target_ulong pc,
bellard8a40a182005-11-20 10:35:40 +0000116 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +0000117 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +0000118{
Andreas Färber8cd70432013-08-26 06:03:38 +0200119 CPUState *cpu = ENV_GET_CPU(env);
bellard8a40a182005-11-20 10:35:40 +0000120 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +0000121 unsigned int h;
Blue Swirl337fc752011-09-04 11:06:22 +0000122 tb_page_addr_t phys_pc, phys_page1;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000123 target_ulong virt_page2;
ths3b46e622007-09-17 08:09:54 +0000124
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700125 tcg_ctx.tb_ctx.tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +0000126
bellard8a40a182005-11-20 10:35:40 +0000127 /* find translated block using physical mappings */
Paul Brook41c1b1c2010-03-12 16:54:58 +0000128 phys_pc = get_page_addr_code(env, pc);
bellard8a40a182005-11-20 10:35:40 +0000129 phys_page1 = phys_pc & TARGET_PAGE_MASK;
bellard8a40a182005-11-20 10:35:40 +0000130 h = tb_phys_hash_func(phys_pc);
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700131 ptb1 = &tcg_ctx.tb_ctx.tb_phys_hash[h];
bellard8a40a182005-11-20 10:35:40 +0000132 for(;;) {
133 tb = *ptb1;
134 if (!tb)
135 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000136 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000137 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000138 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000139 tb->flags == flags) {
140 /* check next page if needed */
141 if (tb->page_addr[1] != -1) {
Blue Swirl337fc752011-09-04 11:06:22 +0000142 tb_page_addr_t phys_page2;
143
ths5fafdf22007-09-16 21:08:06 +0000144 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000145 TARGET_PAGE_SIZE;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000146 phys_page2 = get_page_addr_code(env, virt_page2);
bellard8a40a182005-11-20 10:35:40 +0000147 if (tb->page_addr[1] == phys_page2)
148 goto found;
149 } else {
150 goto found;
151 }
152 }
153 ptb1 = &tb->phys_hash_next;
154 }
155 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000156 /* if no translated code available, then translate it now */
Andreas Färber648f0342013-09-01 17:43:17 +0200157 tb = tb_gen_code(cpu, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000158
bellard8a40a182005-11-20 10:35:40 +0000159 found:
Kirill Batuzov2c90fe22010-12-02 16:12:46 +0300160 /* Move the last found TB to the head of the list */
161 if (likely(*ptb1)) {
162 *ptb1 = tb->phys_hash_next;
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700163 tb->phys_hash_next = tcg_ctx.tb_ctx.tb_phys_hash[h];
164 tcg_ctx.tb_ctx.tb_phys_hash[h] = tb;
Kirill Batuzov2c90fe22010-12-02 16:12:46 +0300165 }
bellard8a40a182005-11-20 10:35:40 +0000166 /* we add the TB in the virtual pc hash table */
Andreas Färber8cd70432013-08-26 06:03:38 +0200167 cpu->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000168 return tb;
169}
170
Andreas Färber9349b4f2012-03-14 01:38:32 +0100171static inline TranslationBlock *tb_find_fast(CPUArchState *env)
bellard8a40a182005-11-20 10:35:40 +0000172{
Andreas Färber8cd70432013-08-26 06:03:38 +0200173 CPUState *cpu = ENV_GET_CPU(env);
bellard8a40a182005-11-20 10:35:40 +0000174 TranslationBlock *tb;
175 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000176 int flags;
bellard8a40a182005-11-20 10:35:40 +0000177
178 /* we record a subset of the CPU state. It will
179 always be the same before a given translated block
180 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000181 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
Andreas Färber8cd70432013-08-26 06:03:38 +0200182 tb = cpu->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000183 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
184 tb->flags != flags)) {
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000185 tb = tb_find_slow(env, pc, cs_base, flags);
bellard8a40a182005-11-20 10:35:40 +0000186 }
187 return tb;
188}
189
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100190static CPUDebugExcpHandler *debug_excp_handler;
191
Igor Mammedov84e3b602012-06-21 18:29:38 +0200192void cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100193{
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100194 debug_excp_handler = handler;
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100195}
196
Andreas Färber9349b4f2012-03-14 01:38:32 +0100197static void cpu_handle_debug_exception(CPUArchState *env)
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100198{
Andreas Färberff4700b2013-08-26 18:23:18 +0200199 CPUState *cpu = ENV_GET_CPU(env);
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100200 CPUWatchpoint *wp;
201
Andreas Färberff4700b2013-08-26 18:23:18 +0200202 if (!cpu->watchpoint_hit) {
203 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100204 wp->flags &= ~BP_WATCHPOINT_HIT;
205 }
206 }
207 if (debug_excp_handler) {
208 debug_excp_handler(env);
209 }
210}
211
bellard7d132992003-03-06 23:23:54 +0000212/* main execution loop */
213
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300214volatile sig_atomic_t exit_request;
215
Andreas Färber9349b4f2012-03-14 01:38:32 +0100216int cpu_exec(CPUArchState *env)
bellard7d132992003-03-06 23:23:54 +0000217{
Andreas Färberc356a1b2012-05-04 19:39:23 +0200218 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färber97a8ea52013-02-02 10:57:51 +0100219#if !(defined(CONFIG_USER_ONLY) && \
220 (defined(TARGET_M68K) || defined(TARGET_PPC) || defined(TARGET_S390X)))
221 CPUClass *cc = CPU_GET_CLASS(cpu);
222#endif
Andreas Färber693fa552013-12-24 03:18:12 +0100223#ifdef TARGET_I386
224 X86CPU *x86_cpu = X86_CPU(cpu);
225#endif
bellard8a40a182005-11-20 10:35:40 +0000226 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000227 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000228 uint8_t *tc_ptr;
Richard Henderson3e9bd632013-08-20 14:40:25 -0700229 uintptr_t next_tb;
Peter Maydellbae2c272014-04-04 17:42:56 +0100230 /* This must be volatile so it is not trashed by longjmp() */
231 volatile bool have_tb_lock = false;
bellard8c6939c2003-06-09 15:28:00 +0000232
Andreas Färber259186a2013-01-17 18:51:17 +0100233 if (cpu->halted) {
Andreas Färber3993c6b2012-05-03 06:43:49 +0200234 if (!cpu_has_work(cpu)) {
Paolo Bonzinieda48c32011-03-12 17:43:56 +0100235 return EXCP_HALTED;
236 }
237
Andreas Färber259186a2013-01-17 18:51:17 +0100238 cpu->halted = 0;
Paolo Bonzinieda48c32011-03-12 17:43:56 +0100239 }
bellard5a1e3cf2005-11-23 21:02:53 +0000240
Andreas Färber4917cf42013-05-27 05:17:50 +0200241 current_cpu = cpu;
bellarde4533c72003-06-15 19:51:39 +0000242
Andreas Färber4917cf42013-05-27 05:17:50 +0200243 /* As long as current_cpu is null, up to the assignment just above,
Olivier Hainqueec9bd892013-04-09 18:06:54 +0200244 * requests by other threads to exit the execution loop are expected to
245 * be issued using the exit_request global. We must make sure that our
Andreas Färber4917cf42013-05-27 05:17:50 +0200246 * evaluation of the global value is performed past the current_cpu
Olivier Hainqueec9bd892013-04-09 18:06:54 +0200247 * value transition point, which requires a memory barrier as well as
248 * an instruction scheduling constraint on modern architectures. */
249 smp_mb();
250
Jan Kiszkac629a4b2010-06-25 16:56:52 +0200251 if (unlikely(exit_request)) {
Andreas Färberfcd7d002012-12-17 08:02:44 +0100252 cpu->exit_request = 1;
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300253 }
254
thsecb644f2007-06-03 18:45:53 +0000255#if defined(TARGET_I386)
Jan Kiszka6792a572011-02-07 12:19:18 +0100256 /* put eflags in CPU temporary format */
257 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
liguang80cf2c82013-05-28 16:21:08 +0800258 env->df = 1 - (2 * ((env->eflags >> 10) & 1));
Jan Kiszka6792a572011-02-07 12:19:18 +0100259 CC_OP = CC_OP_EFLAGS;
260 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000261#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000262#elif defined(TARGET_M68K)
263 env->cc_op = CC_OP_FLAGS;
264 env->cc_dest = env->sr & 0xf;
265 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000266#elif defined(TARGET_ALPHA)
267#elif defined(TARGET_ARM)
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800268#elif defined(TARGET_UNICORE32)
thsecb644f2007-06-03 18:45:53 +0000269#elif defined(TARGET_PPC)
Elie Richa4e85f822011-07-22 05:58:39 +0000270 env->reserve_addr = -1;
Michael Walle81ea0e12011-02-17 23:45:02 +0100271#elif defined(TARGET_LM32)
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200272#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000273#elif defined(TARGET_MIPS)
Anthony Greend15a9c22013-03-18 15:49:25 -0400274#elif defined(TARGET_MOXIE)
Jia Liue67db062012-07-20 15:50:39 +0800275#elif defined(TARGET_OPENRISC)
bellardfdf9b3e2006-04-27 21:07:38 +0000276#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000277#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100278#elif defined(TARGET_S390X)
Max Filippov23288262011-09-06 03:55:25 +0400279#elif defined(TARGET_XTENSA)
bellardfdf9b3e2006-04-27 21:07:38 +0000280 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000281#else
282#error unsupported target CPU
283#endif
Andreas Färber27103422013-08-26 08:31:06 +0200284 cpu->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000285
bellard7d132992003-03-06 23:23:54 +0000286 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000287 for(;;) {
Andreas Färber6f03bef2013-08-26 06:22:03 +0200288 if (sigsetjmp(cpu->jmp_env, 0) == 0) {
bellard3fb2ded2003-06-24 13:22:59 +0000289 /* if an exception is pending, we execute it here */
Andreas Färber27103422013-08-26 08:31:06 +0200290 if (cpu->exception_index >= 0) {
291 if (cpu->exception_index >= EXCP_INTERRUPT) {
bellard3fb2ded2003-06-24 13:22:59 +0000292 /* exit request from the cpu execution loop */
Andreas Färber27103422013-08-26 08:31:06 +0200293 ret = cpu->exception_index;
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100294 if (ret == EXCP_DEBUG) {
295 cpu_handle_debug_exception(env);
296 }
bellard3fb2ded2003-06-24 13:22:59 +0000297 break;
aurel3272d239e2009-01-14 19:40:27 +0000298 } else {
299#if defined(CONFIG_USER_ONLY)
bellard3fb2ded2003-06-24 13:22:59 +0000300 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000301 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000302 loop */
bellard83479e72003-06-25 16:12:37 +0000303#if defined(TARGET_I386)
Andreas Färber97a8ea52013-02-02 10:57:51 +0100304 cc->do_interrupt(cpu);
bellard83479e72003-06-25 16:12:37 +0000305#endif
Andreas Färber27103422013-08-26 08:31:06 +0200306 ret = cpu->exception_index;
bellard3fb2ded2003-06-24 13:22:59 +0000307 break;
aurel3272d239e2009-01-14 19:40:27 +0000308#else
Andreas Färber97a8ea52013-02-02 10:57:51 +0100309 cc->do_interrupt(cpu);
Andreas Färber27103422013-08-26 08:31:06 +0200310 cpu->exception_index = -1;
aurel3272d239e2009-01-14 19:40:27 +0000311#endif
bellard3fb2ded2003-06-24 13:22:59 +0000312 }
ths5fafdf22007-09-16 21:08:06 +0000313 }
bellard9df217a2005-02-10 22:05:51 +0000314
blueswir1b5fc09a2008-05-04 06:38:18 +0000315 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000316 for(;;) {
Andreas Färber259186a2013-01-17 18:51:17 +0100317 interrupt_request = cpu->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000318 if (unlikely(interrupt_request)) {
Andreas Färbered2803d2013-06-21 20:20:45 +0200319 if (unlikely(cpu->singlestep_enabled & SSTEP_NOIRQ)) {
malce1638bd2008-11-06 18:54:46 +0000320 /* Mask out external interrupts for this step. */
Richard Henderson3125f762011-05-04 13:34:25 -0700321 interrupt_request &= ~CPU_INTERRUPT_SSTEP_MASK;
malce1638bd2008-11-06 18:54:46 +0000322 }
pbrook6658ffb2007-03-16 23:58:11 +0000323 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
Andreas Färber259186a2013-01-17 18:51:17 +0100324 cpu->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
Andreas Färber27103422013-08-26 08:31:06 +0200325 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +0200326 cpu_loop_exit(cpu);
pbrook6658ffb2007-03-16 23:58:11 +0000327 }
balroga90b7312007-05-01 01:28:01 +0000328#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200329 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800330 defined(TARGET_MICROBLAZE) || defined(TARGET_LM32) || defined(TARGET_UNICORE32)
balroga90b7312007-05-01 01:28:01 +0000331 if (interrupt_request & CPU_INTERRUPT_HALT) {
Andreas Färber259186a2013-01-17 18:51:17 +0100332 cpu->interrupt_request &= ~CPU_INTERRUPT_HALT;
333 cpu->halted = 1;
Andreas Färber27103422013-08-26 08:31:06 +0200334 cpu->exception_index = EXCP_HLT;
Andreas Färber5638d182013-08-27 17:52:12 +0200335 cpu_loop_exit(cpu);
balroga90b7312007-05-01 01:28:01 +0000336 }
337#endif
bellard68a79312003-06-30 13:12:32 +0000338#if defined(TARGET_I386)
Jan Kiszka5d62c432012-07-09 16:42:32 +0200339#if !defined(CONFIG_USER_ONLY)
340 if (interrupt_request & CPU_INTERRUPT_POLL) {
Andreas Färber259186a2013-01-17 18:51:17 +0100341 cpu->interrupt_request &= ~CPU_INTERRUPT_POLL;
Andreas Färber693fa552013-12-24 03:18:12 +0100342 apic_poll_irq(x86_cpu->apic_state);
Jan Kiszka5d62c432012-07-09 16:42:32 +0200343 }
344#endif
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300345 if (interrupt_request & CPU_INTERRUPT_INIT) {
Blue Swirl77b2bc22012-04-28 19:35:10 +0000346 cpu_svm_check_intercept_param(env, SVM_EXIT_INIT,
347 0);
Andreas Färber693fa552013-12-24 03:18:12 +0100348 do_cpu_init(x86_cpu);
Andreas Färber27103422013-08-26 08:31:06 +0200349 cpu->exception_index = EXCP_HALTED;
Andreas Färber5638d182013-08-27 17:52:12 +0200350 cpu_loop_exit(cpu);
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300351 } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
Andreas Färber693fa552013-12-24 03:18:12 +0100352 do_cpu_sipi(x86_cpu);
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300353 } else if (env->hflags2 & HF2_GIF_MASK) {
bellarddb620f42008-06-04 17:02:19 +0000354 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
355 !(env->hflags & HF_SMM_MASK)) {
Blue Swirl77b2bc22012-04-28 19:35:10 +0000356 cpu_svm_check_intercept_param(env, SVM_EXIT_SMI,
357 0);
Andreas Färber259186a2013-01-17 18:51:17 +0100358 cpu->interrupt_request &= ~CPU_INTERRUPT_SMI;
Andreas Färber693fa552013-12-24 03:18:12 +0100359 do_smm_enter(x86_cpu);
bellarddb620f42008-06-04 17:02:19 +0000360 next_tb = 0;
361 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
362 !(env->hflags2 & HF2_NMI_MASK)) {
Andreas Färber259186a2013-01-17 18:51:17 +0100363 cpu->interrupt_request &= ~CPU_INTERRUPT_NMI;
bellarddb620f42008-06-04 17:02:19 +0000364 env->hflags2 |= HF2_NMI_MASK;
Blue Swirle694d4e2011-05-16 19:38:48 +0000365 do_interrupt_x86_hardirq(env, EXCP02_NMI, 1);
bellarddb620f42008-06-04 17:02:19 +0000366 next_tb = 0;
陳韋任e965fc32012-02-06 14:02:55 +0800367 } else if (interrupt_request & CPU_INTERRUPT_MCE) {
Andreas Färber259186a2013-01-17 18:51:17 +0100368 cpu->interrupt_request &= ~CPU_INTERRUPT_MCE;
Blue Swirle694d4e2011-05-16 19:38:48 +0000369 do_interrupt_x86_hardirq(env, EXCP12_MCHK, 0);
Huang Ying79c4f6b2009-06-23 10:05:14 +0800370 next_tb = 0;
bellarddb620f42008-06-04 17:02:19 +0000371 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
372 (((env->hflags2 & HF2_VINTR_MASK) &&
373 (env->hflags2 & HF2_HIF_MASK)) ||
374 (!(env->hflags2 & HF2_VINTR_MASK) &&
375 (env->eflags & IF_MASK &&
376 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
377 int intno;
Blue Swirl77b2bc22012-04-28 19:35:10 +0000378 cpu_svm_check_intercept_param(env, SVM_EXIT_INTR,
379 0);
Andreas Färber259186a2013-01-17 18:51:17 +0100380 cpu->interrupt_request &= ~(CPU_INTERRUPT_HARD |
381 CPU_INTERRUPT_VIRQ);
bellarddb620f42008-06-04 17:02:19 +0000382 intno = cpu_get_pic_interrupt(env);
malc4f213872012-08-27 18:33:12 +0400383 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
384 do_interrupt_x86_hardirq(env, intno, 1);
385 /* ensure that no TB jump will be modified as
386 the program flow was changed */
387 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000388#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000389 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
390 (env->eflags & IF_MASK) &&
391 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
392 int intno;
393 /* FIXME: this should respect TPR */
Blue Swirl77b2bc22012-04-28 19:35:10 +0000394 cpu_svm_check_intercept_param(env, SVM_EXIT_VINTR,
395 0);
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +0100396 intno = ldl_phys(cpu->as,
397 env->vm_vmcb
398 + offsetof(struct vmcb,
399 control.int_vector));
aliguori93fcfe32009-01-15 22:34:14 +0000400 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
Blue Swirle694d4e2011-05-16 19:38:48 +0000401 do_interrupt_x86_hardirq(env, intno, 1);
Andreas Färber259186a2013-01-17 18:51:17 +0100402 cpu->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000403 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000404#endif
bellarddb620f42008-06-04 17:02:19 +0000405 }
bellard68a79312003-06-30 13:12:32 +0000406 }
bellardce097762004-01-04 23:53:18 +0000407#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000408 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
Andreas Färberc356a1b2012-05-04 19:39:23 +0200409 cpu_reset(cpu);
bellard9fddaa02004-05-21 12:59:32 +0000410 }
j_mayer47103572007-03-30 09:38:04 +0000411 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000412 ppc_hw_interrupt(env);
Andreas Färber259186a2013-01-17 18:51:17 +0100413 if (env->pending_interrupts == 0) {
414 cpu->interrupt_request &= ~CPU_INTERRUPT_HARD;
415 }
blueswir1b5fc09a2008-05-04 06:38:18 +0000416 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000417 }
Michael Walle81ea0e12011-02-17 23:45:02 +0100418#elif defined(TARGET_LM32)
419 if ((interrupt_request & CPU_INTERRUPT_HARD)
420 && (env->ie & IE_IE)) {
Andreas Färber27103422013-08-26 08:31:06 +0200421 cpu->exception_index = EXCP_IRQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100422 cc->do_interrupt(cpu);
Michael Walle81ea0e12011-02-17 23:45:02 +0100423 next_tb = 0;
424 }
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200425#elif defined(TARGET_MICROBLAZE)
426 if ((interrupt_request & CPU_INTERRUPT_HARD)
427 && (env->sregs[SR_MSR] & MSR_IE)
428 && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
429 && !(env->iflags & (D_FLAG | IMM_FLAG))) {
Andreas Färber27103422013-08-26 08:31:06 +0200430 cpu->exception_index = EXCP_IRQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100431 cc->do_interrupt(cpu);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200432 next_tb = 0;
433 }
bellard6af0bf92005-07-02 14:58:51 +0000434#elif defined(TARGET_MIPS)
435 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
Aurelien Jarno4cdc1cd2010-12-25 22:56:32 +0100436 cpu_mips_hw_interrupts_pending(env)) {
bellard6af0bf92005-07-02 14:58:51 +0000437 /* Raise it */
Andreas Färber27103422013-08-26 08:31:06 +0200438 cpu->exception_index = EXCP_EXT_INTERRUPT;
bellard6af0bf92005-07-02 14:58:51 +0000439 env->error_code = 0;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100440 cc->do_interrupt(cpu);
blueswir1b5fc09a2008-05-04 06:38:18 +0000441 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000442 }
Jia Liub6a71ef2012-07-20 15:50:41 +0800443#elif defined(TARGET_OPENRISC)
444 {
445 int idx = -1;
446 if ((interrupt_request & CPU_INTERRUPT_HARD)
447 && (env->sr & SR_IEE)) {
448 idx = EXCP_INT;
449 }
450 if ((interrupt_request & CPU_INTERRUPT_TIMER)
451 && (env->sr & SR_TEE)) {
452 idx = EXCP_TICK;
453 }
454 if (idx >= 0) {
Andreas Färber27103422013-08-26 08:31:06 +0200455 cpu->exception_index = idx;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100456 cc->do_interrupt(cpu);
Jia Liub6a71ef2012-07-20 15:50:41 +0800457 next_tb = 0;
458 }
459 }
bellarde95c8d52004-09-30 22:22:08 +0000460#elif defined(TARGET_SPARC)
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300461 if (interrupt_request & CPU_INTERRUPT_HARD) {
462 if (cpu_interrupts_enabled(env) &&
463 env->interrupt_index > 0) {
464 int pil = env->interrupt_index & 0xf;
465 int type = env->interrupt_index & 0xf0;
bellard66321a12005-04-06 20:47:48 +0000466
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300467 if (((type == TT_EXTINT) &&
468 cpu_pil_allowed(env, pil)) ||
469 type != TT_EXTINT) {
Andreas Färber27103422013-08-26 08:31:06 +0200470 cpu->exception_index = env->interrupt_index;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100471 cc->do_interrupt(cpu);
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300472 next_tb = 0;
473 }
474 }
陳韋任e965fc32012-02-06 14:02:55 +0800475 }
bellardb5ff1b32005-11-26 10:38:39 +0000476#elif defined(TARGET_ARM)
477 if (interrupt_request & CPU_INTERRUPT_FIQ
Peter Maydell4cc35612014-02-26 17:20:06 +0000478 && !(env->daif & PSTATE_F)) {
Andreas Färber27103422013-08-26 08:31:06 +0200479 cpu->exception_index = EXCP_FIQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100480 cc->do_interrupt(cpu);
blueswir1b5fc09a2008-05-04 06:38:18 +0000481 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000482 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000483 /* ARMv7-M interrupt return works by loading a magic value
484 into the PC. On real hardware the load causes the
485 return to occur. The qemu implementation performs the
486 jump normally, then does the exception return when the
487 CPU tries to execute code at the magic address.
488 This will cause the magic PC value to be pushed to
Stefan Weila1c72732011-04-28 17:20:38 +0200489 the stack if an interrupt occurred at the wrong time.
pbrook9ee6e8b2007-11-11 00:04:49 +0000490 We avoid this by disabling interrupts when
491 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000492 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000493 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
Peter Maydell4cc35612014-02-26 17:20:06 +0000494 || !(env->daif & PSTATE_I))) {
Andreas Färber27103422013-08-26 08:31:06 +0200495 cpu->exception_index = EXCP_IRQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100496 cc->do_interrupt(cpu);
blueswir1b5fc09a2008-05-04 06:38:18 +0000497 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000498 }
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800499#elif defined(TARGET_UNICORE32)
500 if (interrupt_request & CPU_INTERRUPT_HARD
501 && !(env->uncached_asr & ASR_I)) {
Andreas Färber27103422013-08-26 08:31:06 +0200502 cpu->exception_index = UC32_EXCP_INTR;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100503 cc->do_interrupt(cpu);
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800504 next_tb = 0;
505 }
bellardfdf9b3e2006-04-27 21:07:38 +0000506#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000507 if (interrupt_request & CPU_INTERRUPT_HARD) {
Andreas Färber97a8ea52013-02-02 10:57:51 +0100508 cc->do_interrupt(cpu);
blueswir1b5fc09a2008-05-04 06:38:18 +0000509 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000510 }
j_mayereddf68a2007-04-05 07:22:49 +0000511#elif defined(TARGET_ALPHA)
Richard Henderson6a80e082011-04-18 15:09:09 -0700512 {
513 int idx = -1;
514 /* ??? This hard-codes the OSF/1 interrupt levels. */
陳韋任e965fc32012-02-06 14:02:55 +0800515 switch (env->pal_mode ? 7 : env->ps & PS_INT_MASK) {
Richard Henderson6a80e082011-04-18 15:09:09 -0700516 case 0 ... 3:
517 if (interrupt_request & CPU_INTERRUPT_HARD) {
518 idx = EXCP_DEV_INTERRUPT;
519 }
520 /* FALLTHRU */
521 case 4:
522 if (interrupt_request & CPU_INTERRUPT_TIMER) {
523 idx = EXCP_CLK_INTERRUPT;
524 }
525 /* FALLTHRU */
526 case 5:
527 if (interrupt_request & CPU_INTERRUPT_SMP) {
528 idx = EXCP_SMP_INTERRUPT;
529 }
530 /* FALLTHRU */
531 case 6:
532 if (interrupt_request & CPU_INTERRUPT_MCHK) {
533 idx = EXCP_MCHK;
534 }
535 }
536 if (idx >= 0) {
Andreas Färber27103422013-08-26 08:31:06 +0200537 cpu->exception_index = idx;
Richard Henderson6a80e082011-04-18 15:09:09 -0700538 env->error_code = 0;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100539 cc->do_interrupt(cpu);
Richard Henderson6a80e082011-04-18 15:09:09 -0700540 next_tb = 0;
541 }
j_mayereddf68a2007-04-05 07:22:49 +0000542 }
thsf1ccf902007-10-08 13:16:14 +0000543#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000544 if (interrupt_request & CPU_INTERRUPT_HARD
Edgar E. Iglesiasfb9fb692010-02-15 11:17:33 +0100545 && (env->pregs[PR_CCS] & I_FLAG)
546 && !env->locked_irq) {
Andreas Färber27103422013-08-26 08:31:06 +0200547 cpu->exception_index = EXCP_IRQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100548 cc->do_interrupt(cpu);
edgar_igl1b1a38b2008-06-09 23:18:06 +0000549 next_tb = 0;
550 }
Lars Persson82193142012-06-14 16:23:55 +0200551 if (interrupt_request & CPU_INTERRUPT_NMI) {
552 unsigned int m_flag_archval;
553 if (env->pregs[PR_VR] < 32) {
554 m_flag_archval = M_FLAG_V10;
555 } else {
556 m_flag_archval = M_FLAG_V32;
557 }
558 if ((env->pregs[PR_CCS] & m_flag_archval)) {
Andreas Färber27103422013-08-26 08:31:06 +0200559 cpu->exception_index = EXCP_NMI;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100560 cc->do_interrupt(cpu);
Lars Persson82193142012-06-14 16:23:55 +0200561 next_tb = 0;
562 }
thsf1ccf902007-10-08 13:16:14 +0000563 }
pbrook06338792007-05-23 19:58:11 +0000564#elif defined(TARGET_M68K)
565 if (interrupt_request & CPU_INTERRUPT_HARD
566 && ((env->sr & SR_I) >> SR_I_SHIFT)
567 < env->pending_level) {
568 /* Real hardware gets the interrupt vector via an
569 IACK cycle at this point. Current emulated
570 hardware doesn't rely on this, so we
571 provide/save the vector when the interrupt is
572 first signalled. */
Andreas Färber27103422013-08-26 08:31:06 +0200573 cpu->exception_index = env->pending_vector;
Blue Swirl3c688822011-05-21 07:55:24 +0000574 do_interrupt_m68k_hardirq(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000575 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000576 }
Alexander Graf3110e292011-04-15 17:32:48 +0200577#elif defined(TARGET_S390X) && !defined(CONFIG_USER_ONLY)
578 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
579 (env->psw.mask & PSW_MASK_EXT)) {
Andreas Färber97a8ea52013-02-02 10:57:51 +0100580 cc->do_interrupt(cpu);
Alexander Graf3110e292011-04-15 17:32:48 +0200581 next_tb = 0;
582 }
Max Filippov40643d72011-09-06 03:55:41 +0400583#elif defined(TARGET_XTENSA)
584 if (interrupt_request & CPU_INTERRUPT_HARD) {
Andreas Färber27103422013-08-26 08:31:06 +0200585 cpu->exception_index = EXC_IRQ;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100586 cc->do_interrupt(cpu);
Max Filippov40643d72011-09-06 03:55:41 +0400587 next_tb = 0;
588 }
bellard68a79312003-06-30 13:12:32 +0000589#endif
Stefan Weilff2712b2011-04-28 17:20:35 +0200590 /* Don't use the cached interrupt_request value,
bellard9d050952006-05-22 22:03:52 +0000591 do_interrupt may have updated the EXITTB flag. */
Andreas Färber259186a2013-01-17 18:51:17 +0100592 if (cpu->interrupt_request & CPU_INTERRUPT_EXITTB) {
593 cpu->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
bellardbf3e8bf2004-02-16 21:58:54 +0000594 /* ensure that no TB jump will be modified as
595 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000596 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000597 }
aurel32be214e62009-03-06 21:48:00 +0000598 }
Andreas Färberfcd7d002012-12-17 08:02:44 +0100599 if (unlikely(cpu->exit_request)) {
600 cpu->exit_request = 0;
Andreas Färber27103422013-08-26 08:31:06 +0200601 cpu->exception_index = EXCP_INTERRUPT;
Andreas Färber5638d182013-08-27 17:52:12 +0200602 cpu_loop_exit(cpu);
bellard3fb2ded2003-06-24 13:22:59 +0000603 }
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700604 spin_lock(&tcg_ctx.tb_ctx.tb_lock);
Peter Maydellbae2c272014-04-04 17:42:56 +0100605 have_tb_lock = true;
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000606 tb = tb_find_fast(env);
pbrookd5975362008-06-07 20:50:51 +0000607 /* Note: we do it here to avoid a gcc bug on Mac OS X when
608 doing it in tb_find_slow */
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700609 if (tcg_ctx.tb_ctx.tb_invalidated_flag) {
pbrookd5975362008-06-07 20:50:51 +0000610 /* as some TB could have been invalidated because
611 of memory exceptions while generating the code, we
612 must recompute the hash index here */
613 next_tb = 0;
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700614 tcg_ctx.tb_ctx.tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000615 }
Peter Maydellc30d1ae2013-04-11 21:21:46 +0100616 if (qemu_loglevel_mask(CPU_LOG_EXEC)) {
617 qemu_log("Trace %p [" TARGET_FMT_lx "] %s\n",
618 tb->tc_ptr, tb->pc, lookup_symbol(tb->pc));
619 }
bellard8a40a182005-11-20 10:35:40 +0000620 /* see if we can patch the calling TB. When the TB
621 spans two pages, we cannot safely do a direct
622 jump. */
Paolo Bonzini040f2fb2010-01-15 08:56:36 +0100623 if (next_tb != 0 && tb->page_addr[1] == -1) {
Peter Maydell09800112013-02-22 18:10:00 +0000624 tb_add_jump((TranslationBlock *)(next_tb & ~TB_EXIT_MASK),
625 next_tb & TB_EXIT_MASK, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000626 }
Peter Maydellbae2c272014-04-04 17:42:56 +0100627 have_tb_lock = false;
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700628 spin_unlock(&tcg_ctx.tb_ctx.tb_lock);
malc55e8b852008-11-04 14:18:13 +0000629
630 /* cpu_interrupt might be called while translating the
631 TB, but before it is linked into a potentially
632 infinite loop and becomes env->current_tb. Avoid
633 starting execution if there is a pending interrupt. */
Andreas Färberd77953b2013-01-16 19:29:31 +0100634 cpu->current_tb = tb;
Jan Kiszkab0052d12010-06-25 16:56:50 +0200635 barrier();
Andreas Färberfcd7d002012-12-17 08:02:44 +0100636 if (likely(!cpu->exit_request)) {
pbrook2e70f6e2008-06-29 01:03:05 +0000637 tc_ptr = tb->tc_ptr;
陳韋任e965fc32012-02-06 14:02:55 +0800638 /* execute the generated code */
Peter Maydell77211372013-02-22 18:10:02 +0000639 next_tb = cpu_tb_exec(cpu, tc_ptr);
Peter Maydell378df4b2013-02-22 18:10:03 +0000640 switch (next_tb & TB_EXIT_MASK) {
641 case TB_EXIT_REQUESTED:
642 /* Something asked us to stop executing
643 * chained TBs; just continue round the main
644 * loop. Whatever requested the exit will also
645 * have set something else (eg exit_request or
646 * interrupt_request) which we will handle
647 * next time around the loop.
648 */
649 tb = (TranslationBlock *)(next_tb & ~TB_EXIT_MASK);
650 next_tb = 0;
651 break;
652 case TB_EXIT_ICOUNT_EXPIRED:
653 {
thsbf20dc02008-06-30 17:22:19 +0000654 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000655 int insns_left;
Peter Maydell09800112013-02-22 18:10:00 +0000656 tb = (TranslationBlock *)(next_tb & ~TB_EXIT_MASK);
Andreas Färber28ecfd72013-08-26 05:51:49 +0200657 insns_left = cpu->icount_decr.u32;
Andreas Färberefee7342013-08-26 05:39:29 +0200658 if (cpu->icount_extra && insns_left >= 0) {
pbrook2e70f6e2008-06-29 01:03:05 +0000659 /* Refill decrementer and continue execution. */
Andreas Färberefee7342013-08-26 05:39:29 +0200660 cpu->icount_extra += insns_left;
661 if (cpu->icount_extra > 0xffff) {
pbrook2e70f6e2008-06-29 01:03:05 +0000662 insns_left = 0xffff;
663 } else {
Andreas Färberefee7342013-08-26 05:39:29 +0200664 insns_left = cpu->icount_extra;
pbrook2e70f6e2008-06-29 01:03:05 +0000665 }
Andreas Färberefee7342013-08-26 05:39:29 +0200666 cpu->icount_extra -= insns_left;
Andreas Färber28ecfd72013-08-26 05:51:49 +0200667 cpu->icount_decr.u16.low = insns_left;
pbrook2e70f6e2008-06-29 01:03:05 +0000668 } else {
669 if (insns_left > 0) {
670 /* Execute remaining instructions. */
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000671 cpu_exec_nocache(env, insns_left, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000672 }
Andreas Färber27103422013-08-26 08:31:06 +0200673 cpu->exception_index = EXCP_INTERRUPT;
pbrook2e70f6e2008-06-29 01:03:05 +0000674 next_tb = 0;
Andreas Färber5638d182013-08-27 17:52:12 +0200675 cpu_loop_exit(cpu);
pbrook2e70f6e2008-06-29 01:03:05 +0000676 }
Peter Maydell378df4b2013-02-22 18:10:03 +0000677 break;
678 }
679 default:
680 break;
pbrook2e70f6e2008-06-29 01:03:05 +0000681 }
682 }
Andreas Färberd77953b2013-01-16 19:29:31 +0100683 cpu->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000684 /* reset soft MMU for next block (it can currently
685 only be set by a memory fault) */
ths50a518e2007-06-03 18:52:15 +0000686 } /* for(;;) */
Jan Kiszka0d101932011-07-02 09:50:51 +0200687 } else {
688 /* Reload env after longjmp - the compiler may have smashed all
689 * local variables as longjmp is marked 'noreturn'. */
Andreas Färber4917cf42013-05-27 05:17:50 +0200690 cpu = current_cpu;
691 env = cpu->env_ptr;
Juergen Lock6c78f292013-10-03 16:09:37 +0200692#if !(defined(CONFIG_USER_ONLY) && \
693 (defined(TARGET_M68K) || defined(TARGET_PPC) || defined(TARGET_S390X)))
694 cc = CPU_GET_CLASS(cpu);
695#endif
Andreas Färber693fa552013-12-24 03:18:12 +0100696#ifdef TARGET_I386
697 x86_cpu = X86_CPU(cpu);
698#endif
Peter Maydellbae2c272014-04-04 17:42:56 +0100699 if (have_tb_lock) {
700 spin_unlock(&tcg_ctx.tb_ctx.tb_lock);
701 have_tb_lock = false;
702 }
bellard7d132992003-03-06 23:23:54 +0000703 }
bellard3fb2ded2003-06-24 13:22:59 +0000704 } /* for(;;) */
705
bellard7d132992003-03-06 23:23:54 +0000706
bellarde4533c72003-06-15 19:51:39 +0000707#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000708 /* restore flags in standard format */
Blue Swirle694d4e2011-05-16 19:38:48 +0000709 env->eflags = env->eflags | cpu_cc_compute_all(env, CC_OP)
liguang80cf2c82013-05-28 16:21:08 +0800710 | (env->df & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000711#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000712 /* XXX: Save/restore host fpu exception state?. */
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800713#elif defined(TARGET_UNICORE32)
bellard93ac68b2003-09-30 20:57:29 +0000714#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000715#elif defined(TARGET_PPC)
Michael Walle81ea0e12011-02-17 23:45:02 +0100716#elif defined(TARGET_LM32)
pbrooke6e59062006-10-22 00:18:54 +0000717#elif defined(TARGET_M68K)
718 cpu_m68k_flush_flags(env, env->cc_op);
719 env->cc_op = CC_OP_FLAGS;
720 env->sr = (env->sr & 0xffe0)
721 | env->cc_dest | (env->cc_x << 4);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200722#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000723#elif defined(TARGET_MIPS)
Anthony Greend15a9c22013-03-18 15:49:25 -0400724#elif defined(TARGET_MOXIE)
Jia Liue67db062012-07-20 15:50:39 +0800725#elif defined(TARGET_OPENRISC)
bellardfdf9b3e2006-04-27 21:07:38 +0000726#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000727#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000728#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100729#elif defined(TARGET_S390X)
Max Filippov23288262011-09-06 03:55:25 +0400730#elif defined(TARGET_XTENSA)
bellardfdf9b3e2006-04-27 21:07:38 +0000731 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000732#else
733#error unsupported target CPU
734#endif
pbrook1057eaa2007-02-04 13:37:44 +0000735
Andreas Färber4917cf42013-05-27 05:17:50 +0200736 /* fail safe : never use current_cpu outside cpu_exec() */
737 current_cpu = NULL;
bellard7d132992003-03-06 23:23:54 +0000738 return ret;
739}