blob: 47f1f2ea616f4961d0fba26f9ed959097276da91 [file] [log] [blame]
blueswir188103cf2009-03-07 16:57:53 +00001/* opcodes/i386-dis.c r1.126 */
bellarddc990652003-03-19 00:00:28 +00002/* Print i386 instructions for GDB, the GNU debugger.
bellardbc51c5c2004-03-17 23:46:04 +00003 Copyright 1988, 1989, 1991, 1993, 1994, 1995, 1996, 1997, 1998, 1999,
blueswir188103cf2009-03-07 16:57:53 +00004 2001, 2002, 2003, 2004, 2005, 2006 Free Software Foundation, Inc.
bellarddc990652003-03-19 00:00:28 +00005
blueswir1c2c73b42009-03-07 16:53:57 +00006 This file is part of GDB.
bellarddc990652003-03-19 00:00:28 +00007
blueswir1c2c73b42009-03-07 16:53:57 +00008 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 2 of the License, or
11 (at your option) any later version.
bellarddc990652003-03-19 00:00:28 +000012
blueswir1c2c73b42009-03-07 16:53:57 +000013 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
bellarddc990652003-03-19 00:00:28 +000017
blueswir1c2c73b42009-03-07 16:53:57 +000018 You should have received a copy of the GNU General Public License
Blue Swirl8167ee82009-07-16 20:47:01 +000019 along with this program; if not, see <http://www.gnu.org/licenses/>. */
bellarddc990652003-03-19 00:00:28 +000020
blueswir1c2c73b42009-03-07 16:53:57 +000021/* 80386 instruction printer by Pace Willisson (pace@prep.ai.mit.edu)
22 July 1988
23 modified by John Hassey (hassey@dg-rtp.dg.com)
24 x86-64 support added by Jan Hubicka (jh@suse.cz)
25 VIA PadLock support by Michal Ludvig (mludvig@suse.cz). */
bellarddc990652003-03-19 00:00:28 +000026
blueswir1c2c73b42009-03-07 16:53:57 +000027/* The main tables describing the instructions is essentially a copy
28 of the "Opcode Map" chapter (Appendix A) of the Intel 80386
29 Programmers Manual. Usually, there is a capital letter, followed
30 by a small letter. The capital letter tell the addressing mode,
31 and the small letter tells about the operand size. Refer to
32 the Intel manual for details. */
bellarddc990652003-03-19 00:00:28 +000033
bellardbb0ebb12003-04-10 00:02:33 +000034#include <stdlib.h>
Paolo Bonzini76cad712012-10-24 11:12:21 +020035#include "disas/bfd.h"
blueswir188103cf2009-03-07 16:57:53 +000036/* include/opcode/i386.h r1.78 */
37
38/* opcode/i386.h -- Intel 80386 opcode macros
39 Copyright 1989, 1991, 1992, 1993, 1994, 1995, 1996, 1997, 1998, 1999,
40 2000, 2001, 2002, 2003, 2004, 2005, 2006, 2007
41 Free Software Foundation, Inc.
42
43 This file is part of GAS, the GNU Assembler, and GDB, the GNU Debugger.
44
45 This program is free software; you can redistribute it and/or modify
46 it under the terms of the GNU General Public License as published by
47 the Free Software Foundation; either version 2 of the License, or
48 (at your option) any later version.
49
50 This program is distributed in the hope that it will be useful,
51 but WITHOUT ANY WARRANTY; without even the implied warranty of
52 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
53 GNU General Public License for more details.
54
55 You should have received a copy of the GNU General Public License
Blue Swirl8167ee82009-07-16 20:47:01 +000056 along with this program; if not, see <http://www.gnu.org/licenses/>. */
blueswir188103cf2009-03-07 16:57:53 +000057
58/* The SystemV/386 SVR3.2 assembler, and probably all AT&T derived
59 ix86 Unix assemblers, generate floating point instructions with
60 reversed source and destination registers in certain cases.
61 Unfortunately, gcc and possibly many other programs use this
62 reversed syntax, so we're stuck with it.
63
64 eg. `fsub %st(3),%st' results in st = st - st(3) as expected, but
65 `fsub %st,%st(3)' results in st(3) = st - st(3), rather than
66 the expected st(3) = st(3) - st
67
68 This happens with all the non-commutative arithmetic floating point
69 operations with two register operands, where the source register is
70 %st, and destination register is %st(i).
71
72 The affected opcode map is dceX, dcfX, deeX, defX. */
73
74#ifndef SYSV386_COMPAT
75/* Set non-zero for broken, compatible instructions. Set to zero for
76 non-broken opcodes at your peril. gcc generates SystemV/386
77 compatible instructions. */
78#define SYSV386_COMPAT 1
79#endif
80#ifndef OLDGCC_COMPAT
81/* Set non-zero to cater for old (<= 2.8.1) versions of gcc that could
82 generate nonsense fsubp, fsubrp, fdivp and fdivrp with operands
83 reversed. */
84#define OLDGCC_COMPAT SYSV386_COMPAT
85#endif
86
87#define MOV_AX_DISP32 0xa0
88#define POP_SEG_SHORT 0x07
89#define JUMP_PC_RELATIVE 0xeb
90#define INT_OPCODE 0xcd
91#define INT3_OPCODE 0xcc
92/* The opcode for the fwait instruction, which disassembler treats as a
93 prefix when it can. */
94#define FWAIT_OPCODE 0x9b
95#define ADDR_PREFIX_OPCODE 0x67
96#define DATA_PREFIX_OPCODE 0x66
97#define LOCK_PREFIX_OPCODE 0xf0
98#define CS_PREFIX_OPCODE 0x2e
99#define DS_PREFIX_OPCODE 0x3e
100#define ES_PREFIX_OPCODE 0x26
101#define FS_PREFIX_OPCODE 0x64
102#define GS_PREFIX_OPCODE 0x65
103#define SS_PREFIX_OPCODE 0x36
104#define REPNE_PREFIX_OPCODE 0xf2
105#define REPE_PREFIX_OPCODE 0xf3
106
107#define TWO_BYTE_OPCODE_ESCAPE 0x0f
108#define NOP_OPCODE (char) 0x90
109
110/* register numbers */
111#define EBP_REG_NUM 5
112#define ESP_REG_NUM 4
113
114/* modrm_byte.regmem for twobyte escape */
115#define ESCAPE_TO_TWO_BYTE_ADDRESSING ESP_REG_NUM
116/* index_base_byte.index for no index register addressing */
117#define NO_INDEX_REGISTER ESP_REG_NUM
118/* index_base_byte.base for no base register addressing */
119#define NO_BASE_REGISTER EBP_REG_NUM
120#define NO_BASE_REGISTER_16 6
121
122/* modrm.mode = REGMEM_FIELD_HAS_REG when a register is in there */
123#define REGMEM_FIELD_HAS_REG 0x3/* always = 0x3 */
124#define REGMEM_FIELD_HAS_MEM (~REGMEM_FIELD_HAS_REG)
125
126/* x86-64 extension prefix. */
127#define REX_OPCODE 0x40
128
129/* Indicates 64 bit operand size. */
130#define REX_W 8
131/* High extension to reg field of modrm byte. */
132#define REX_R 4
133/* High extension to SIB index field. */
134#define REX_X 2
135/* High extension to base field of modrm or SIB, or reg field of opcode. */
136#define REX_B 1
137
138/* max operands per insn */
139#define MAX_OPERANDS 4
140
141/* max immediates per insn (lcall, ljmp, insertq, extrq) */
142#define MAX_IMMEDIATE_OPERANDS 2
143
144/* max memory refs per insn (string ops) */
145#define MAX_MEMORY_OPERANDS 2
146
147/* max size of insn mnemonics. */
148#define MAX_MNEM_SIZE 16
149
150/* max size of register name in insn mnemonics. */
151#define MAX_REG_NAME_SIZE 8
152
153/* opcodes/i386-dis.c r1.126 */
blueswir1363a37d2008-08-21 17:58:08 +0000154#include "qemu-common.h"
bellarddc990652003-03-19 00:00:28 +0000155
bellardbc51c5c2004-03-17 23:46:04 +0000156#include <setjmp.h>
bellarddc990652003-03-19 00:00:28 +0000157
Blue Swirl156aa892010-04-18 14:27:44 +0000158static int fetch_data2(struct disassemble_info *, bfd_byte *);
159static int fetch_data(struct disassemble_info *, bfd_byte *);
blueswir1c2c73b42009-03-07 16:53:57 +0000160static void ckprefix (void);
161static const char *prefix_name (int, int);
162static int print_insn (bfd_vma, disassemble_info *);
163static void dofloat (int);
164static void OP_ST (int, int);
165static void OP_STi (int, int);
166static int putop (const char *, int);
167static void oappend (const char *);
168static void append_seg (void);
169static void OP_indirE (int, int);
170static void print_operand_value (char *buf, size_t bufsize, int hex, bfd_vma disp);
blueswir188103cf2009-03-07 16:57:53 +0000171static void print_displacement (char *, bfd_vma);
blueswir1c2c73b42009-03-07 16:53:57 +0000172static void OP_E (int, int);
173static void OP_G (int, int);
174static bfd_vma get64 (void);
175static bfd_signed_vma get32 (void);
176static bfd_signed_vma get32s (void);
177static int get16 (void);
178static void set_op (bfd_vma, int);
179static void OP_REG (int, int);
180static void OP_IMREG (int, int);
181static void OP_I (int, int);
182static void OP_I64 (int, int);
183static void OP_sI (int, int);
184static void OP_J (int, int);
185static void OP_SEG (int, int);
186static void OP_DIR (int, int);
187static void OP_OFF (int, int);
188static void OP_OFF64 (int, int);
189static void ptr_reg (int, int);
190static void OP_ESreg (int, int);
191static void OP_DSreg (int, int);
192static void OP_C (int, int);
193static void OP_D (int, int);
194static void OP_T (int, int);
blueswir188103cf2009-03-07 16:57:53 +0000195static void OP_R (int, int);
blueswir1c2c73b42009-03-07 16:53:57 +0000196static void OP_MMX (int, int);
197static void OP_XMM (int, int);
198static void OP_EM (int, int);
199static void OP_EX (int, int);
blueswir188103cf2009-03-07 16:57:53 +0000200static void OP_EMC (int,int);
201static void OP_MXC (int,int);
blueswir1c2c73b42009-03-07 16:53:57 +0000202static void OP_MS (int, int);
203static void OP_XS (int, int);
204static void OP_M (int, int);
205static void OP_VMX (int, int);
206static void OP_0fae (int, int);
207static void OP_0f07 (int, int);
blueswir188103cf2009-03-07 16:57:53 +0000208static void NOP_Fixup1 (int, int);
209static void NOP_Fixup2 (int, int);
blueswir1c2c73b42009-03-07 16:53:57 +0000210static void OP_3DNowSuffix (int, int);
211static void OP_SIMD_Suffix (int, int);
212static void SIMD_Fixup (int, int);
213static void PNI_Fixup (int, int);
214static void SVME_Fixup (int, int);
215static void INVLPG_Fixup (int, int);
216static void BadOp (void);
blueswir1c2c73b42009-03-07 16:53:57 +0000217static void VMX_Fixup (int, int);
218static void REP_Fixup (int, int);
blueswir188103cf2009-03-07 16:57:53 +0000219static void CMPXCHG8B_Fixup (int, int);
220static void XMM_Fixup (int, int);
221static void CRC32_Fixup (int, int);
bellardbc51c5c2004-03-17 23:46:04 +0000222
223struct dis_private {
bellarddc990652003-03-19 00:00:28 +0000224 /* Points to first byte not fetched. */
225 bfd_byte *max_fetched;
blueswir188103cf2009-03-07 16:57:53 +0000226 bfd_byte the_buffer[MAX_MNEM_SIZE];
bellarddc990652003-03-19 00:00:28 +0000227 bfd_vma insn_start;
bellardbc51c5c2004-03-17 23:46:04 +0000228 int orig_sizeflag;
Peter Maydell6ab7e542013-02-20 15:21:09 +0000229 sigjmp_buf bailout;
bellarddc990652003-03-19 00:00:28 +0000230};
231
blueswir1c2c73b42009-03-07 16:53:57 +0000232enum address_mode
233{
234 mode_16bit,
235 mode_32bit,
236 mode_64bit
237};
238
239static enum address_mode address_mode;
bellardbc51c5c2004-03-17 23:46:04 +0000240
241/* Flags for the prefixes for the current instruction. See below. */
242static int prefixes;
243
244/* REX prefix the current instruction. See below. */
245static int rex;
246/* Bits of REX we've already used. */
247static int rex_used;
bellardbc51c5c2004-03-17 23:46:04 +0000248/* Mark parts used in the REX prefix. When we are testing for
249 empty prefix (for 8bit register REX extension), just mask it
250 out. Otherwise test for REX bit is excuse for existence of REX
251 only in case value is nonzero. */
252#define USED_REX(value) \
253 { \
254 if (value) \
blueswir188103cf2009-03-07 16:57:53 +0000255 { \
256 if ((rex & value)) \
257 rex_used |= (value) | REX_OPCODE; \
258 } \
bellardbc51c5c2004-03-17 23:46:04 +0000259 else \
blueswir188103cf2009-03-07 16:57:53 +0000260 rex_used |= REX_OPCODE; \
bellardbc51c5c2004-03-17 23:46:04 +0000261 }
262
263/* Flags for prefixes which we somehow handled when printing the
264 current instruction. */
265static int used_prefixes;
266
267/* Flags stored in PREFIXES. */
268#define PREFIX_REPZ 1
269#define PREFIX_REPNZ 2
270#define PREFIX_LOCK 4
271#define PREFIX_CS 8
272#define PREFIX_SS 0x10
273#define PREFIX_DS 0x20
274#define PREFIX_ES 0x40
275#define PREFIX_FS 0x80
276#define PREFIX_GS 0x100
277#define PREFIX_DATA 0x200
278#define PREFIX_ADDR 0x400
279#define PREFIX_FWAIT 0x800
280
bellarddc990652003-03-19 00:00:28 +0000281/* Make sure that bytes from INFO->PRIVATE_DATA->BUFFER (inclusive)
282 to ADDR (exclusive) are valid. Returns 1 for success, longjmps
283 on error. */
bellarddc990652003-03-19 00:00:28 +0000284static int
Blue Swirl156aa892010-04-18 14:27:44 +0000285fetch_data2(struct disassemble_info *info, bfd_byte *addr)
bellarddc990652003-03-19 00:00:28 +0000286{
287 int status;
bellardbc51c5c2004-03-17 23:46:04 +0000288 struct dis_private *priv = (struct dis_private *) info->private_data;
bellarddc990652003-03-19 00:00:28 +0000289 bfd_vma start = priv->insn_start + (priv->max_fetched - priv->the_buffer);
290
blueswir188103cf2009-03-07 16:57:53 +0000291 if (addr <= priv->the_buffer + MAX_MNEM_SIZE)
blueswir1c2c73b42009-03-07 16:53:57 +0000292 status = (*info->read_memory_func) (start,
293 priv->max_fetched,
294 addr - priv->max_fetched,
295 info);
296 else
297 status = -1;
bellarddc990652003-03-19 00:00:28 +0000298 if (status != 0)
299 {
bellardbc51c5c2004-03-17 23:46:04 +0000300 /* If we did manage to read at least one byte, then
blueswir1c2c73b42009-03-07 16:53:57 +0000301 print_insn_i386 will do something sensible. Otherwise, print
302 an error. We do that here because this is where we know
303 STATUS. */
bellardbc51c5c2004-03-17 23:46:04 +0000304 if (priv->max_fetched == priv->the_buffer)
305 (*info->memory_error_func) (status, start, info);
Peter Maydell6ab7e542013-02-20 15:21:09 +0000306 siglongjmp(priv->bailout, 1);
bellarddc990652003-03-19 00:00:28 +0000307 }
308 else
309 priv->max_fetched = addr;
310 return 1;
311}
312
Blue Swirl156aa892010-04-18 14:27:44 +0000313static int
314fetch_data(struct disassemble_info *info, bfd_byte *addr)
315{
316 if (addr <= ((struct dis_private *) (info->private_data))->max_fetched) {
317 return 1;
318 } else {
319 return fetch_data2(info, addr);
320 }
321}
322
323
blueswir188103cf2009-03-07 16:57:53 +0000324#define XX { NULL, 0 }
bellardbc51c5c2004-03-17 23:46:04 +0000325
blueswir188103cf2009-03-07 16:57:53 +0000326#define Eb { OP_E, b_mode }
327#define Ev { OP_E, v_mode }
328#define Ed { OP_E, d_mode }
329#define Edq { OP_E, dq_mode }
330#define Edqw { OP_E, dqw_mode }
331#define Edqb { OP_E, dqb_mode }
332#define Edqd { OP_E, dqd_mode }
333#define indirEv { OP_indirE, stack_v_mode }
334#define indirEp { OP_indirE, f_mode }
335#define stackEv { OP_E, stack_v_mode }
336#define Em { OP_E, m_mode }
337#define Ew { OP_E, w_mode }
338#define M { OP_M, 0 } /* lea, lgdt, etc. */
339#define Ma { OP_M, v_mode }
340#define Mp { OP_M, f_mode } /* 32 or 48 bit memory operand for LDS, LES etc */
341#define Mq { OP_M, q_mode }
342#define Gb { OP_G, b_mode }
343#define Gv { OP_G, v_mode }
344#define Gd { OP_G, d_mode }
345#define Gdq { OP_G, dq_mode }
346#define Gm { OP_G, m_mode }
347#define Gw { OP_G, w_mode }
348#define Rd { OP_R, d_mode }
349#define Rm { OP_R, m_mode }
350#define Ib { OP_I, b_mode }
351#define sIb { OP_sI, b_mode } /* sign extened byte */
352#define Iv { OP_I, v_mode }
353#define Iq { OP_I, q_mode }
354#define Iv64 { OP_I64, v_mode }
355#define Iw { OP_I, w_mode }
356#define I1 { OP_I, const_1_mode }
357#define Jb { OP_J, b_mode }
358#define Jv { OP_J, v_mode }
359#define Cm { OP_C, m_mode }
360#define Dm { OP_D, m_mode }
361#define Td { OP_T, d_mode }
bellarddc990652003-03-19 00:00:28 +0000362
blueswir188103cf2009-03-07 16:57:53 +0000363#define RMeAX { OP_REG, eAX_reg }
364#define RMeBX { OP_REG, eBX_reg }
365#define RMeCX { OP_REG, eCX_reg }
366#define RMeDX { OP_REG, eDX_reg }
367#define RMeSP { OP_REG, eSP_reg }
368#define RMeBP { OP_REG, eBP_reg }
369#define RMeSI { OP_REG, eSI_reg }
370#define RMeDI { OP_REG, eDI_reg }
371#define RMrAX { OP_REG, rAX_reg }
372#define RMrBX { OP_REG, rBX_reg }
373#define RMrCX { OP_REG, rCX_reg }
374#define RMrDX { OP_REG, rDX_reg }
375#define RMrSP { OP_REG, rSP_reg }
376#define RMrBP { OP_REG, rBP_reg }
377#define RMrSI { OP_REG, rSI_reg }
378#define RMrDI { OP_REG, rDI_reg }
379#define RMAL { OP_REG, al_reg }
380#define RMAL { OP_REG, al_reg }
381#define RMCL { OP_REG, cl_reg }
382#define RMDL { OP_REG, dl_reg }
383#define RMBL { OP_REG, bl_reg }
384#define RMAH { OP_REG, ah_reg }
385#define RMCH { OP_REG, ch_reg }
386#define RMDH { OP_REG, dh_reg }
387#define RMBH { OP_REG, bh_reg }
388#define RMAX { OP_REG, ax_reg }
389#define RMDX { OP_REG, dx_reg }
bellardbc51c5c2004-03-17 23:46:04 +0000390
blueswir188103cf2009-03-07 16:57:53 +0000391#define eAX { OP_IMREG, eAX_reg }
392#define eBX { OP_IMREG, eBX_reg }
393#define eCX { OP_IMREG, eCX_reg }
394#define eDX { OP_IMREG, eDX_reg }
395#define eSP { OP_IMREG, eSP_reg }
396#define eBP { OP_IMREG, eBP_reg }
397#define eSI { OP_IMREG, eSI_reg }
398#define eDI { OP_IMREG, eDI_reg }
399#define AL { OP_IMREG, al_reg }
400#define CL { OP_IMREG, cl_reg }
401#define DL { OP_IMREG, dl_reg }
402#define BL { OP_IMREG, bl_reg }
403#define AH { OP_IMREG, ah_reg }
404#define CH { OP_IMREG, ch_reg }
405#define DH { OP_IMREG, dh_reg }
406#define BH { OP_IMREG, bh_reg }
407#define AX { OP_IMREG, ax_reg }
408#define DX { OP_IMREG, dx_reg }
409#define zAX { OP_IMREG, z_mode_ax_reg }
410#define indirDX { OP_IMREG, indir_dx_reg }
bellarddc990652003-03-19 00:00:28 +0000411
blueswir188103cf2009-03-07 16:57:53 +0000412#define Sw { OP_SEG, w_mode }
413#define Sv { OP_SEG, v_mode }
414#define Ap { OP_DIR, 0 }
415#define Ob { OP_OFF64, b_mode }
416#define Ov { OP_OFF64, v_mode }
417#define Xb { OP_DSreg, eSI_reg }
418#define Xv { OP_DSreg, eSI_reg }
419#define Xz { OP_DSreg, eSI_reg }
420#define Yb { OP_ESreg, eDI_reg }
421#define Yv { OP_ESreg, eDI_reg }
422#define DSBX { OP_DSreg, eBX_reg }
bellarddc990652003-03-19 00:00:28 +0000423
blueswir188103cf2009-03-07 16:57:53 +0000424#define es { OP_REG, es_reg }
425#define ss { OP_REG, ss_reg }
426#define cs { OP_REG, cs_reg }
427#define ds { OP_REG, ds_reg }
428#define fs { OP_REG, fs_reg }
429#define gs { OP_REG, gs_reg }
bellarddc990652003-03-19 00:00:28 +0000430
blueswir188103cf2009-03-07 16:57:53 +0000431#define MX { OP_MMX, 0 }
432#define XM { OP_XMM, 0 }
433#define EM { OP_EM, v_mode }
434#define EMd { OP_EM, d_mode }
435#define EMq { OP_EM, q_mode }
436#define EXd { OP_EX, d_mode }
437#define EXq { OP_EX, q_mode }
438#define EXx { OP_EX, x_mode }
439#define MS { OP_MS, v_mode }
440#define XS { OP_XS, v_mode }
441#define EMC { OP_EMC, v_mode }
442#define MXC { OP_MXC, 0 }
443#define VM { OP_VMX, q_mode }
444#define OPSUF { OP_3DNowSuffix, 0 }
445#define OPSIMD { OP_SIMD_Suffix, 0 }
446#define XMM0 { XMM_Fixup, 0 }
bellarddc990652003-03-19 00:00:28 +0000447
blueswir1c2c73b42009-03-07 16:53:57 +0000448/* Used handle "rep" prefix for string instructions. */
blueswir188103cf2009-03-07 16:57:53 +0000449#define Xbr { REP_Fixup, eSI_reg }
450#define Xvr { REP_Fixup, eSI_reg }
451#define Ybr { REP_Fixup, eDI_reg }
452#define Yvr { REP_Fixup, eDI_reg }
453#define Yzr { REP_Fixup, eDI_reg }
454#define indirDXr { REP_Fixup, indir_dx_reg }
455#define ALr { REP_Fixup, al_reg }
456#define eAXr { REP_Fixup, eAX_reg }
blueswir1c2c73b42009-03-07 16:53:57 +0000457
blueswir188103cf2009-03-07 16:57:53 +0000458#define cond_jump_flag { NULL, cond_jump_mode }
459#define loop_jcxz_flag { NULL, loop_jcxz_mode }
bellarddc990652003-03-19 00:00:28 +0000460
bellardbc51c5c2004-03-17 23:46:04 +0000461/* bits in sizeflag */
462#define SUFFIX_ALWAYS 4
463#define AFLAG 2
464#define DFLAG 1
bellarddc990652003-03-19 00:00:28 +0000465
bellardbc51c5c2004-03-17 23:46:04 +0000466#define b_mode 1 /* byte operand */
467#define v_mode 2 /* operand size depends on prefixes */
468#define w_mode 3 /* word operand */
469#define d_mode 4 /* double word operand */
470#define q_mode 5 /* quad word operand */
blueswir1c2c73b42009-03-07 16:53:57 +0000471#define t_mode 6 /* ten-byte operand */
472#define x_mode 7 /* 16-byte XMM operand */
473#define m_mode 8 /* d_mode in 32bit, q_mode in 64bit mode. */
474#define cond_jump_mode 9
475#define loop_jcxz_mode 10
476#define dq_mode 11 /* operand size depends on REX prefixes. */
477#define dqw_mode 12 /* registers like dq_mode, memory like w_mode. */
478#define f_mode 13 /* 4- or 6-byte pointer operand */
479#define const_1_mode 14
480#define stack_v_mode 15 /* v_mode for stack-related opcodes. */
blueswir188103cf2009-03-07 16:57:53 +0000481#define z_mode 16 /* non-quad operand size depends on prefixes */
482#define o_mode 17 /* 16-byte operand */
483#define dqb_mode 18 /* registers like dq_mode, memory like b_mode. */
484#define dqd_mode 19 /* registers like dq_mode, memory like d_mode. */
bellarddc990652003-03-19 00:00:28 +0000485
486#define es_reg 100
487#define cs_reg 101
488#define ss_reg 102
489#define ds_reg 103
490#define fs_reg 104
491#define gs_reg 105
bellarddc990652003-03-19 00:00:28 +0000492
bellardbc51c5c2004-03-17 23:46:04 +0000493#define eAX_reg 108
494#define eCX_reg 109
495#define eDX_reg 110
496#define eBX_reg 111
497#define eSP_reg 112
498#define eBP_reg 113
499#define eSI_reg 114
500#define eDI_reg 115
bellarddc990652003-03-19 00:00:28 +0000501
502#define al_reg 116
503#define cl_reg 117
504#define dl_reg 118
505#define bl_reg 119
506#define ah_reg 120
507#define ch_reg 121
508#define dh_reg 122
509#define bh_reg 123
510
511#define ax_reg 124
512#define cx_reg 125
513#define dx_reg 126
514#define bx_reg 127
515#define sp_reg 128
516#define bp_reg 129
517#define si_reg 130
518#define di_reg 131
519
bellardbc51c5c2004-03-17 23:46:04 +0000520#define rAX_reg 132
521#define rCX_reg 133
522#define rDX_reg 134
523#define rBX_reg 135
524#define rSP_reg 136
525#define rBP_reg 137
526#define rSI_reg 138
527#define rDI_reg 139
528
blueswir188103cf2009-03-07 16:57:53 +0000529#define z_mode_ax_reg 149
bellarddc990652003-03-19 00:00:28 +0000530#define indir_dx_reg 150
531
bellardbc51c5c2004-03-17 23:46:04 +0000532#define FLOATCODE 1
533#define USE_GROUPS 2
534#define USE_PREFIX_USER_TABLE 3
535#define X86_64_SPECIAL 4
blueswir1c2c73b42009-03-07 16:53:57 +0000536#define IS_3BYTE_OPCODE 5
bellarddc990652003-03-19 00:00:28 +0000537
blueswir188103cf2009-03-07 16:57:53 +0000538#define FLOAT NULL, { { NULL, FLOATCODE } }
bellardbc51c5c2004-03-17 23:46:04 +0000539
blueswir188103cf2009-03-07 16:57:53 +0000540#define GRP1a NULL, { { NULL, USE_GROUPS }, { NULL, 0 } }
541#define GRP1b NULL, { { NULL, USE_GROUPS }, { NULL, 1 } }
542#define GRP1S NULL, { { NULL, USE_GROUPS }, { NULL, 2 } }
543#define GRP1Ss NULL, { { NULL, USE_GROUPS }, { NULL, 3 } }
544#define GRP2b NULL, { { NULL, USE_GROUPS }, { NULL, 4 } }
545#define GRP2S NULL, { { NULL, USE_GROUPS }, { NULL, 5 } }
546#define GRP2b_one NULL, { { NULL, USE_GROUPS }, { NULL, 6 } }
547#define GRP2S_one NULL, { { NULL, USE_GROUPS }, { NULL, 7 } }
548#define GRP2b_cl NULL, { { NULL, USE_GROUPS }, { NULL, 8 } }
549#define GRP2S_cl NULL, { { NULL, USE_GROUPS }, { NULL, 9 } }
550#define GRP3b NULL, { { NULL, USE_GROUPS }, { NULL, 10 } }
551#define GRP3S NULL, { { NULL, USE_GROUPS }, { NULL, 11 } }
552#define GRP4 NULL, { { NULL, USE_GROUPS }, { NULL, 12 } }
553#define GRP5 NULL, { { NULL, USE_GROUPS }, { NULL, 13 } }
554#define GRP6 NULL, { { NULL, USE_GROUPS }, { NULL, 14 } }
555#define GRP7 NULL, { { NULL, USE_GROUPS }, { NULL, 15 } }
556#define GRP8 NULL, { { NULL, USE_GROUPS }, { NULL, 16 } }
557#define GRP9 NULL, { { NULL, USE_GROUPS }, { NULL, 17 } }
558#define GRP11_C6 NULL, { { NULL, USE_GROUPS }, { NULL, 18 } }
559#define GRP11_C7 NULL, { { NULL, USE_GROUPS }, { NULL, 19 } }
560#define GRP12 NULL, { { NULL, USE_GROUPS }, { NULL, 20 } }
561#define GRP13 NULL, { { NULL, USE_GROUPS }, { NULL, 21 } }
562#define GRP14 NULL, { { NULL, USE_GROUPS }, { NULL, 22 } }
563#define GRP15 NULL, { { NULL, USE_GROUPS }, { NULL, 23 } }
564#define GRP16 NULL, { { NULL, USE_GROUPS }, { NULL, 24 } }
565#define GRPAMD NULL, { { NULL, USE_GROUPS }, { NULL, 25 } }
566#define GRPPADLCK1 NULL, { { NULL, USE_GROUPS }, { NULL, 26 } }
567#define GRPPADLCK2 NULL, { { NULL, USE_GROUPS }, { NULL, 27 } }
bellardbc51c5c2004-03-17 23:46:04 +0000568
blueswir188103cf2009-03-07 16:57:53 +0000569#define PREGRP0 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 0 } }
570#define PREGRP1 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 1 } }
571#define PREGRP2 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 2 } }
572#define PREGRP3 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 3 } }
573#define PREGRP4 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 4 } }
574#define PREGRP5 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 5 } }
575#define PREGRP6 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 6 } }
576#define PREGRP7 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 7 } }
577#define PREGRP8 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 8 } }
578#define PREGRP9 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 9 } }
579#define PREGRP10 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 10 } }
580#define PREGRP11 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 11 } }
581#define PREGRP12 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 12 } }
582#define PREGRP13 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 13 } }
583#define PREGRP14 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 14 } }
584#define PREGRP15 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 15 } }
585#define PREGRP16 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 16 } }
586#define PREGRP17 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 17 } }
587#define PREGRP18 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 18 } }
588#define PREGRP19 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 19 } }
589#define PREGRP20 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 20 } }
590#define PREGRP21 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 21 } }
591#define PREGRP22 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 22 } }
592#define PREGRP23 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 23 } }
593#define PREGRP24 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 24 } }
594#define PREGRP25 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 25 } }
595#define PREGRP26 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 26 } }
596#define PREGRP27 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 27 } }
597#define PREGRP28 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 28 } }
598#define PREGRP29 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 29 } }
599#define PREGRP30 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 30 } }
600#define PREGRP31 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 31 } }
601#define PREGRP32 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 32 } }
602#define PREGRP33 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 33 } }
603#define PREGRP34 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 34 } }
604#define PREGRP35 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 35 } }
605#define PREGRP36 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 36 } }
606#define PREGRP37 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 37 } }
607#define PREGRP38 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 38 } }
608#define PREGRP39 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 39 } }
609#define PREGRP40 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 40 } }
610#define PREGRP41 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 41 } }
611#define PREGRP42 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 42 } }
612#define PREGRP43 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 43 } }
613#define PREGRP44 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 44 } }
614#define PREGRP45 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 45 } }
615#define PREGRP46 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 46 } }
616#define PREGRP47 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 47 } }
617#define PREGRP48 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 48 } }
618#define PREGRP49 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 49 } }
619#define PREGRP50 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 50 } }
620#define PREGRP51 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 51 } }
621#define PREGRP52 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 52 } }
622#define PREGRP53 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 53 } }
623#define PREGRP54 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 54 } }
624#define PREGRP55 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 55 } }
625#define PREGRP56 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 56 } }
626#define PREGRP57 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 57 } }
627#define PREGRP58 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 58 } }
628#define PREGRP59 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 59 } }
629#define PREGRP60 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 60 } }
630#define PREGRP61 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 61 } }
631#define PREGRP62 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 62 } }
632#define PREGRP63 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 63 } }
633#define PREGRP64 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 64 } }
634#define PREGRP65 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 65 } }
635#define PREGRP66 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 66 } }
636#define PREGRP67 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 67 } }
637#define PREGRP68 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 68 } }
638#define PREGRP69 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 69 } }
639#define PREGRP70 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 70 } }
640#define PREGRP71 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 71 } }
641#define PREGRP72 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 72 } }
642#define PREGRP73 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 73 } }
643#define PREGRP74 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 74 } }
644#define PREGRP75 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 75 } }
645#define PREGRP76 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 76 } }
646#define PREGRP77 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 77 } }
647#define PREGRP78 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 78 } }
648#define PREGRP79 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 79 } }
649#define PREGRP80 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 80 } }
650#define PREGRP81 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 81 } }
651#define PREGRP82 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 82 } }
652#define PREGRP83 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 83 } }
653#define PREGRP84 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 84 } }
654#define PREGRP85 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 85 } }
655#define PREGRP86 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 86 } }
656#define PREGRP87 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 87 } }
657#define PREGRP88 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 88 } }
658#define PREGRP89 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 89 } }
659#define PREGRP90 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 90 } }
660#define PREGRP91 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 91 } }
661#define PREGRP92 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 92 } }
662#define PREGRP93 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 93 } }
663#define PREGRP94 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 94 } }
664#define PREGRP95 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 95 } }
665#define PREGRP96 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 96 } }
666#define PREGRP97 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 97 } }
Aurelien Jarno8dbd3fc2013-03-31 12:58:30 +0200667#define PREGRP98 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 98 } }
Aurelien Jarno309b4de2013-03-31 12:58:30 +0200668#define PREGRP99 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 99 } }
669#define PREGRP100 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 100 } }
670#define PREGRP101 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 101 } }
671#define PREGRP102 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 102 } }
672#define PREGRP103 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 103 } }
673#define PREGRP104 NULL, { { NULL, USE_PREFIX_USER_TABLE }, { NULL, 104 } }
bellardbc51c5c2004-03-17 23:46:04 +0000674
bellardbc51c5c2004-03-17 23:46:04 +0000675
blueswir188103cf2009-03-07 16:57:53 +0000676#define X86_64_0 NULL, { { NULL, X86_64_SPECIAL }, { NULL, 0 } }
677#define X86_64_1 NULL, { { NULL, X86_64_SPECIAL }, { NULL, 1 } }
678#define X86_64_2 NULL, { { NULL, X86_64_SPECIAL }, { NULL, 2 } }
679#define X86_64_3 NULL, { { NULL, X86_64_SPECIAL }, { NULL, 3 } }
680
681#define THREE_BYTE_0 NULL, { { NULL, IS_3BYTE_OPCODE }, { NULL, 0 } }
682#define THREE_BYTE_1 NULL, { { NULL, IS_3BYTE_OPCODE }, { NULL, 1 } }
blueswir1c2c73b42009-03-07 16:53:57 +0000683
684typedef void (*op_rtn) (int bytemode, int sizeflag);
bellarddc990652003-03-19 00:00:28 +0000685
686struct dis386 {
bellardbc51c5c2004-03-17 23:46:04 +0000687 const char *name;
blueswir188103cf2009-03-07 16:57:53 +0000688 struct
689 {
690 op_rtn rtn;
691 int bytemode;
692 } op[MAX_OPERANDS];
bellarddc990652003-03-19 00:00:28 +0000693};
694
bellardbc51c5c2004-03-17 23:46:04 +0000695/* Upper case letters in the instruction names here are macros.
696 'A' => print 'b' if no register operands or suffix_always is true
697 'B' => print 'b' if suffix_always is true
blueswir1c2c73b42009-03-07 16:53:57 +0000698 'C' => print 's' or 'l' ('w' or 'd' in Intel mode) depending on operand
699 . size prefix
blueswir188103cf2009-03-07 16:57:53 +0000700 'D' => print 'w' if no register operands or 'w', 'l' or 'q', if
701 . suffix_always is true
bellardbc51c5c2004-03-17 23:46:04 +0000702 'E' => print 'e' if 32-bit form of jcxz
703 'F' => print 'w' or 'l' depending on address size prefix (loop insns)
blueswir188103cf2009-03-07 16:57:53 +0000704 'G' => print 'w' or 'l' depending on operand size prefix (i/o insns)
bellardbc51c5c2004-03-17 23:46:04 +0000705 'H' => print ",pt" or ",pn" branch hint
blueswir1c2c73b42009-03-07 16:53:57 +0000706 'I' => honor following macro letter even in Intel mode (implemented only
707 . for some of the macro letters)
708 'J' => print 'l'
blueswir188103cf2009-03-07 16:57:53 +0000709 'K' => print 'd' or 'q' if rex prefix is present.
bellardbc51c5c2004-03-17 23:46:04 +0000710 'L' => print 'l' if suffix_always is true
711 'N' => print 'n' if instruction has no wait "prefix"
blueswir188103cf2009-03-07 16:57:53 +0000712 'O' => print 'd' or 'o' (or 'q' in Intel mode)
bellardbc51c5c2004-03-17 23:46:04 +0000713 'P' => print 'w', 'l' or 'q' if instruction has an operand size prefix,
714 . or suffix_always is true. print 'q' if rex prefix is present.
715 'Q' => print 'w', 'l' or 'q' if no register operands or suffix_always
716 . is true
blueswir188103cf2009-03-07 16:57:53 +0000717 'R' => print 'w', 'l' or 'q' ('d' for 'l' and 'e' in Intel mode)
bellardbc51c5c2004-03-17 23:46:04 +0000718 'S' => print 'w', 'l' or 'q' if suffix_always is true
719 'T' => print 'q' in 64bit mode and behave as 'P' otherwise
720 'U' => print 'q' in 64bit mode and behave as 'Q' otherwise
blueswir1c2c73b42009-03-07 16:53:57 +0000721 'V' => print 'q' in 64bit mode and behave as 'S' otherwise
blueswir188103cf2009-03-07 16:57:53 +0000722 'W' => print 'b', 'w' or 'l' ('d' in Intel mode)
blueswir1c2c73b42009-03-07 16:53:57 +0000723 'X' => print 's', 'd' depending on data16 prefix (for XMM)
bellardbc51c5c2004-03-17 23:46:04 +0000724 'Y' => 'q' if instruction has an REX 64bit overwrite prefix
blueswir1c2c73b42009-03-07 16:53:57 +0000725 'Z' => print 'q' in 64bit mode and behave as 'L' otherwise
bellardbc51c5c2004-03-17 23:46:04 +0000726
727 Many of the above letters print nothing in Intel mode. See "putop"
728 for the details.
729
730 Braces '{' and '}', and vertical bars '|', indicate alternative
731 mnemonic strings for AT&T, Intel, X86_64 AT&T, and X86_64 Intel
732 modes. In cases where there are only two alternatives, the X86_64
733 instruction is reserved, and "(bad)" is printed.
734*/
735
736static const struct dis386 dis386[] = {
bellarddc990652003-03-19 00:00:28 +0000737 /* 00 */
blueswir188103cf2009-03-07 16:57:53 +0000738 { "addB", { Eb, Gb } },
739 { "addS", { Ev, Gv } },
740 { "addB", { Gb, Eb } },
741 { "addS", { Gv, Ev } },
742 { "addB", { AL, Ib } },
743 { "addS", { eAX, Iv } },
744 { "push{T|}", { es } },
745 { "pop{T|}", { es } },
bellarddc990652003-03-19 00:00:28 +0000746 /* 08 */
blueswir188103cf2009-03-07 16:57:53 +0000747 { "orB", { Eb, Gb } },
748 { "orS", { Ev, Gv } },
749 { "orB", { Gb, Eb } },
750 { "orS", { Gv, Ev } },
751 { "orB", { AL, Ib } },
752 { "orS", { eAX, Iv } },
753 { "push{T|}", { cs } },
754 { "(bad)", { XX } }, /* 0x0f extended opcode escape */
bellarddc990652003-03-19 00:00:28 +0000755 /* 10 */
blueswir188103cf2009-03-07 16:57:53 +0000756 { "adcB", { Eb, Gb } },
757 { "adcS", { Ev, Gv } },
758 { "adcB", { Gb, Eb } },
759 { "adcS", { Gv, Ev } },
760 { "adcB", { AL, Ib } },
761 { "adcS", { eAX, Iv } },
762 { "push{T|}", { ss } },
763 { "pop{T|}", { ss } },
bellarddc990652003-03-19 00:00:28 +0000764 /* 18 */
blueswir188103cf2009-03-07 16:57:53 +0000765 { "sbbB", { Eb, Gb } },
766 { "sbbS", { Ev, Gv } },
767 { "sbbB", { Gb, Eb } },
768 { "sbbS", { Gv, Ev } },
769 { "sbbB", { AL, Ib } },
770 { "sbbS", { eAX, Iv } },
771 { "push{T|}", { ds } },
772 { "pop{T|}", { ds } },
bellarddc990652003-03-19 00:00:28 +0000773 /* 20 */
blueswir188103cf2009-03-07 16:57:53 +0000774 { "andB", { Eb, Gb } },
775 { "andS", { Ev, Gv } },
776 { "andB", { Gb, Eb } },
777 { "andS", { Gv, Ev } },
778 { "andB", { AL, Ib } },
779 { "andS", { eAX, Iv } },
780 { "(bad)", { XX } }, /* SEG ES prefix */
781 { "daa{|}", { XX } },
bellarddc990652003-03-19 00:00:28 +0000782 /* 28 */
blueswir188103cf2009-03-07 16:57:53 +0000783 { "subB", { Eb, Gb } },
784 { "subS", { Ev, Gv } },
785 { "subB", { Gb, Eb } },
786 { "subS", { Gv, Ev } },
787 { "subB", { AL, Ib } },
788 { "subS", { eAX, Iv } },
789 { "(bad)", { XX } }, /* SEG CS prefix */
790 { "das{|}", { XX } },
bellarddc990652003-03-19 00:00:28 +0000791 /* 30 */
blueswir188103cf2009-03-07 16:57:53 +0000792 { "xorB", { Eb, Gb } },
793 { "xorS", { Ev, Gv } },
794 { "xorB", { Gb, Eb } },
795 { "xorS", { Gv, Ev } },
796 { "xorB", { AL, Ib } },
797 { "xorS", { eAX, Iv } },
798 { "(bad)", { XX } }, /* SEG SS prefix */
799 { "aaa{|}", { XX } },
bellarddc990652003-03-19 00:00:28 +0000800 /* 38 */
blueswir188103cf2009-03-07 16:57:53 +0000801 { "cmpB", { Eb, Gb } },
802 { "cmpS", { Ev, Gv } },
803 { "cmpB", { Gb, Eb } },
804 { "cmpS", { Gv, Ev } },
805 { "cmpB", { AL, Ib } },
806 { "cmpS", { eAX, Iv } },
807 { "(bad)", { XX } }, /* SEG DS prefix */
808 { "aas{|}", { XX } },
bellarddc990652003-03-19 00:00:28 +0000809 /* 40 */
blueswir188103cf2009-03-07 16:57:53 +0000810 { "inc{S|}", { RMeAX } },
811 { "inc{S|}", { RMeCX } },
812 { "inc{S|}", { RMeDX } },
813 { "inc{S|}", { RMeBX } },
814 { "inc{S|}", { RMeSP } },
815 { "inc{S|}", { RMeBP } },
816 { "inc{S|}", { RMeSI } },
817 { "inc{S|}", { RMeDI } },
bellarddc990652003-03-19 00:00:28 +0000818 /* 48 */
blueswir188103cf2009-03-07 16:57:53 +0000819 { "dec{S|}", { RMeAX } },
820 { "dec{S|}", { RMeCX } },
821 { "dec{S|}", { RMeDX } },
822 { "dec{S|}", { RMeBX } },
823 { "dec{S|}", { RMeSP } },
824 { "dec{S|}", { RMeBP } },
825 { "dec{S|}", { RMeSI } },
826 { "dec{S|}", { RMeDI } },
bellarddc990652003-03-19 00:00:28 +0000827 /* 50 */
blueswir188103cf2009-03-07 16:57:53 +0000828 { "pushV", { RMrAX } },
829 { "pushV", { RMrCX } },
830 { "pushV", { RMrDX } },
831 { "pushV", { RMrBX } },
832 { "pushV", { RMrSP } },
833 { "pushV", { RMrBP } },
834 { "pushV", { RMrSI } },
835 { "pushV", { RMrDI } },
bellarddc990652003-03-19 00:00:28 +0000836 /* 58 */
blueswir188103cf2009-03-07 16:57:53 +0000837 { "popV", { RMrAX } },
838 { "popV", { RMrCX } },
839 { "popV", { RMrDX } },
840 { "popV", { RMrBX } },
841 { "popV", { RMrSP } },
842 { "popV", { RMrBP } },
843 { "popV", { RMrSI } },
844 { "popV", { RMrDI } },
bellarddc990652003-03-19 00:00:28 +0000845 /* 60 */
bellardbc51c5c2004-03-17 23:46:04 +0000846 { X86_64_0 },
blueswir188103cf2009-03-07 16:57:53 +0000847 { X86_64_1 },
848 { X86_64_2 },
849 { X86_64_3 },
850 { "(bad)", { XX } }, /* seg fs */
851 { "(bad)", { XX } }, /* seg gs */
852 { "(bad)", { XX } }, /* op size prefix */
853 { "(bad)", { XX } }, /* adr size prefix */
bellarddc990652003-03-19 00:00:28 +0000854 /* 68 */
blueswir188103cf2009-03-07 16:57:53 +0000855 { "pushT", { Iq } },
856 { "imulS", { Gv, Ev, Iv } },
857 { "pushT", { sIb } },
858 { "imulS", { Gv, Ev, sIb } },
859 { "ins{b||b|}", { Ybr, indirDX } },
860 { "ins{R||G|}", { Yzr, indirDX } },
861 { "outs{b||b|}", { indirDXr, Xb } },
862 { "outs{R||G|}", { indirDXr, Xz } },
bellarddc990652003-03-19 00:00:28 +0000863 /* 70 */
blueswir188103cf2009-03-07 16:57:53 +0000864 { "joH", { Jb, XX, cond_jump_flag } },
865 { "jnoH", { Jb, XX, cond_jump_flag } },
866 { "jbH", { Jb, XX, cond_jump_flag } },
867 { "jaeH", { Jb, XX, cond_jump_flag } },
868 { "jeH", { Jb, XX, cond_jump_flag } },
869 { "jneH", { Jb, XX, cond_jump_flag } },
870 { "jbeH", { Jb, XX, cond_jump_flag } },
871 { "jaH", { Jb, XX, cond_jump_flag } },
bellarddc990652003-03-19 00:00:28 +0000872 /* 78 */
blueswir188103cf2009-03-07 16:57:53 +0000873 { "jsH", { Jb, XX, cond_jump_flag } },
874 { "jnsH", { Jb, XX, cond_jump_flag } },
875 { "jpH", { Jb, XX, cond_jump_flag } },
876 { "jnpH", { Jb, XX, cond_jump_flag } },
877 { "jlH", { Jb, XX, cond_jump_flag } },
878 { "jgeH", { Jb, XX, cond_jump_flag } },
879 { "jleH", { Jb, XX, cond_jump_flag } },
880 { "jgH", { Jb, XX, cond_jump_flag } },
bellarddc990652003-03-19 00:00:28 +0000881 /* 80 */
882 { GRP1b },
883 { GRP1S },
blueswir188103cf2009-03-07 16:57:53 +0000884 { "(bad)", { XX } },
bellarddc990652003-03-19 00:00:28 +0000885 { GRP1Ss },
blueswir188103cf2009-03-07 16:57:53 +0000886 { "testB", { Eb, Gb } },
887 { "testS", { Ev, Gv } },
888 { "xchgB", { Eb, Gb } },
889 { "xchgS", { Ev, Gv } },
bellarddc990652003-03-19 00:00:28 +0000890 /* 88 */
blueswir188103cf2009-03-07 16:57:53 +0000891 { "movB", { Eb, Gb } },
892 { "movS", { Ev, Gv } },
893 { "movB", { Gb, Eb } },
894 { "movS", { Gv, Ev } },
895 { "movD", { Sv, Sw } },
896 { "leaS", { Gv, M } },
897 { "movD", { Sw, Sv } },
898 { GRP1a },
bellarddc990652003-03-19 00:00:28 +0000899 /* 90 */
blueswir188103cf2009-03-07 16:57:53 +0000900 { PREGRP38 },
901 { "xchgS", { RMeCX, eAX } },
902 { "xchgS", { RMeDX, eAX } },
903 { "xchgS", { RMeBX, eAX } },
904 { "xchgS", { RMeSP, eAX } },
905 { "xchgS", { RMeBP, eAX } },
906 { "xchgS", { RMeSI, eAX } },
907 { "xchgS", { RMeDI, eAX } },
bellarddc990652003-03-19 00:00:28 +0000908 /* 98 */
blueswir188103cf2009-03-07 16:57:53 +0000909 { "cW{t||t|}R", { XX } },
910 { "cR{t||t|}O", { XX } },
911 { "Jcall{T|}", { Ap } },
912 { "(bad)", { XX } }, /* fwait */
913 { "pushfT", { XX } },
914 { "popfT", { XX } },
915 { "sahf{|}", { XX } },
916 { "lahf{|}", { XX } },
bellarddc990652003-03-19 00:00:28 +0000917 /* a0 */
blueswir188103cf2009-03-07 16:57:53 +0000918 { "movB", { AL, Ob } },
919 { "movS", { eAX, Ov } },
920 { "movB", { Ob, AL } },
921 { "movS", { Ov, eAX } },
922 { "movs{b||b|}", { Ybr, Xb } },
923 { "movs{R||R|}", { Yvr, Xv } },
924 { "cmps{b||b|}", { Xb, Yb } },
925 { "cmps{R||R|}", { Xv, Yv } },
bellarddc990652003-03-19 00:00:28 +0000926 /* a8 */
blueswir188103cf2009-03-07 16:57:53 +0000927 { "testB", { AL, Ib } },
928 { "testS", { eAX, Iv } },
929 { "stosB", { Ybr, AL } },
930 { "stosS", { Yvr, eAX } },
931 { "lodsB", { ALr, Xb } },
932 { "lodsS", { eAXr, Xv } },
933 { "scasB", { AL, Yb } },
934 { "scasS", { eAX, Yv } },
bellarddc990652003-03-19 00:00:28 +0000935 /* b0 */
blueswir188103cf2009-03-07 16:57:53 +0000936 { "movB", { RMAL, Ib } },
937 { "movB", { RMCL, Ib } },
938 { "movB", { RMDL, Ib } },
939 { "movB", { RMBL, Ib } },
940 { "movB", { RMAH, Ib } },
941 { "movB", { RMCH, Ib } },
942 { "movB", { RMDH, Ib } },
943 { "movB", { RMBH, Ib } },
bellarddc990652003-03-19 00:00:28 +0000944 /* b8 */
blueswir188103cf2009-03-07 16:57:53 +0000945 { "movS", { RMeAX, Iv64 } },
946 { "movS", { RMeCX, Iv64 } },
947 { "movS", { RMeDX, Iv64 } },
948 { "movS", { RMeBX, Iv64 } },
949 { "movS", { RMeSP, Iv64 } },
950 { "movS", { RMeBP, Iv64 } },
951 { "movS", { RMeSI, Iv64 } },
952 { "movS", { RMeDI, Iv64 } },
bellarddc990652003-03-19 00:00:28 +0000953 /* c0 */
954 { GRP2b },
955 { GRP2S },
blueswir188103cf2009-03-07 16:57:53 +0000956 { "retT", { Iw } },
957 { "retT", { XX } },
958 { "les{S|}", { Gv, Mp } },
959 { "ldsS", { Gv, Mp } },
960 { GRP11_C6 },
961 { GRP11_C7 },
bellarddc990652003-03-19 00:00:28 +0000962 /* c8 */
blueswir188103cf2009-03-07 16:57:53 +0000963 { "enterT", { Iw, Ib } },
964 { "leaveT", { XX } },
965 { "lretP", { Iw } },
966 { "lretP", { XX } },
967 { "int3", { XX } },
968 { "int", { Ib } },
969 { "into{|}", { XX } },
970 { "iretP", { XX } },
bellarddc990652003-03-19 00:00:28 +0000971 /* d0 */
972 { GRP2b_one },
973 { GRP2S_one },
974 { GRP2b_cl },
975 { GRP2S_cl },
blueswir188103cf2009-03-07 16:57:53 +0000976 { "aam{|}", { sIb } },
977 { "aad{|}", { sIb } },
978 { "(bad)", { XX } },
979 { "xlat", { DSBX } },
bellarddc990652003-03-19 00:00:28 +0000980 /* d8 */
981 { FLOAT },
982 { FLOAT },
983 { FLOAT },
984 { FLOAT },
985 { FLOAT },
986 { FLOAT },
987 { FLOAT },
988 { FLOAT },
989 /* e0 */
blueswir188103cf2009-03-07 16:57:53 +0000990 { "loopneFH", { Jb, XX, loop_jcxz_flag } },
991 { "loopeFH", { Jb, XX, loop_jcxz_flag } },
992 { "loopFH", { Jb, XX, loop_jcxz_flag } },
993 { "jEcxzH", { Jb, XX, loop_jcxz_flag } },
994 { "inB", { AL, Ib } },
995 { "inG", { zAX, Ib } },
996 { "outB", { Ib, AL } },
997 { "outG", { Ib, zAX } },
bellarddc990652003-03-19 00:00:28 +0000998 /* e8 */
blueswir188103cf2009-03-07 16:57:53 +0000999 { "callT", { Jv } },
1000 { "jmpT", { Jv } },
1001 { "Jjmp{T|}", { Ap } },
1002 { "jmp", { Jb } },
1003 { "inB", { AL, indirDX } },
1004 { "inG", { zAX, indirDX } },
1005 { "outB", { indirDX, AL } },
1006 { "outG", { indirDX, zAX } },
bellarddc990652003-03-19 00:00:28 +00001007 /* f0 */
blueswir188103cf2009-03-07 16:57:53 +00001008 { "(bad)", { XX } }, /* lock prefix */
1009 { "icebp", { XX } },
1010 { "(bad)", { XX } }, /* repne */
1011 { "(bad)", { XX } }, /* repz */
1012 { "hlt", { XX } },
1013 { "cmc", { XX } },
bellarddc990652003-03-19 00:00:28 +00001014 { GRP3b },
1015 { GRP3S },
1016 /* f8 */
blueswir188103cf2009-03-07 16:57:53 +00001017 { "clc", { XX } },
1018 { "stc", { XX } },
1019 { "cli", { XX } },
1020 { "sti", { XX } },
1021 { "cld", { XX } },
1022 { "std", { XX } },
bellarddc990652003-03-19 00:00:28 +00001023 { GRP4 },
1024 { GRP5 },
1025};
1026
bellardbc51c5c2004-03-17 23:46:04 +00001027static const struct dis386 dis386_twobyte[] = {
bellarddc990652003-03-19 00:00:28 +00001028 /* 00 */
1029 { GRP6 },
1030 { GRP7 },
blueswir188103cf2009-03-07 16:57:53 +00001031 { "larS", { Gv, Ew } },
1032 { "lslS", { Gv, Ew } },
1033 { "(bad)", { XX } },
1034 { "syscall", { XX } },
1035 { "clts", { XX } },
1036 { "sysretP", { XX } },
bellarddc990652003-03-19 00:00:28 +00001037 /* 08 */
blueswir188103cf2009-03-07 16:57:53 +00001038 { "invd", { XX } },
1039 { "wbinvd", { XX } },
1040 { "(bad)", { XX } },
1041 { "ud2a", { XX } },
1042 { "(bad)", { XX } },
bellardbc51c5c2004-03-17 23:46:04 +00001043 { GRPAMD },
blueswir188103cf2009-03-07 16:57:53 +00001044 { "femms", { XX } },
1045 { "", { MX, EM, OPSUF } }, /* See OP_3DNowSuffix. */
bellarddc990652003-03-19 00:00:28 +00001046 /* 10 */
bellardbc51c5c2004-03-17 23:46:04 +00001047 { PREGRP8 },
1048 { PREGRP9 },
blueswir1c2c73b42009-03-07 16:53:57 +00001049 { PREGRP30 },
blueswir188103cf2009-03-07 16:57:53 +00001050 { "movlpX", { EXq, XM, { SIMD_Fixup, 'h' } } },
1051 { "unpcklpX", { XM, EXq } },
1052 { "unpckhpX", { XM, EXq } },
blueswir1c2c73b42009-03-07 16:53:57 +00001053 { PREGRP31 },
blueswir188103cf2009-03-07 16:57:53 +00001054 { "movhpX", { EXq, XM, { SIMD_Fixup, 'l' } } },
bellarddc990652003-03-19 00:00:28 +00001055 /* 18 */
blueswir188103cf2009-03-07 16:57:53 +00001056 { GRP16 },
1057 { "(bad)", { XX } },
1058 { "(bad)", { XX } },
1059 { "(bad)", { XX } },
1060 { "(bad)", { XX } },
1061 { "(bad)", { XX } },
1062 { "(bad)", { XX } },
1063 { "nopQ", { Ev } },
bellarddc990652003-03-19 00:00:28 +00001064 /* 20 */
blueswir188103cf2009-03-07 16:57:53 +00001065 { "movZ", { Rm, Cm } },
1066 { "movZ", { Rm, Dm } },
1067 { "movZ", { Cm, Rm } },
1068 { "movZ", { Dm, Rm } },
1069 { "movL", { Rd, Td } },
1070 { "(bad)", { XX } },
1071 { "movL", { Td, Rd } },
1072 { "(bad)", { XX } },
bellarddc990652003-03-19 00:00:28 +00001073 /* 28 */
blueswir188103cf2009-03-07 16:57:53 +00001074 { "movapX", { XM, EXx } },
1075 { "movapX", { EXx, XM } },
bellardbc51c5c2004-03-17 23:46:04 +00001076 { PREGRP2 },
blueswir188103cf2009-03-07 16:57:53 +00001077 { PREGRP33 },
bellardbc51c5c2004-03-17 23:46:04 +00001078 { PREGRP4 },
1079 { PREGRP3 },
blueswir188103cf2009-03-07 16:57:53 +00001080 { PREGRP93 },
1081 { PREGRP94 },
bellarddc990652003-03-19 00:00:28 +00001082 /* 30 */
blueswir188103cf2009-03-07 16:57:53 +00001083 { "wrmsr", { XX } },
1084 { "rdtsc", { XX } },
1085 { "rdmsr", { XX } },
1086 { "rdpmc", { XX } },
1087 { "sysenter", { XX } },
1088 { "sysexit", { XX } },
1089 { "(bad)", { XX } },
1090 { "(bad)", { XX } },
bellarddc990652003-03-19 00:00:28 +00001091 /* 38 */
blueswir1c2c73b42009-03-07 16:53:57 +00001092 { THREE_BYTE_0 },
blueswir188103cf2009-03-07 16:57:53 +00001093 { "(bad)", { XX } },
blueswir1c2c73b42009-03-07 16:53:57 +00001094 { THREE_BYTE_1 },
blueswir188103cf2009-03-07 16:57:53 +00001095 { "(bad)", { XX } },
1096 { "(bad)", { XX } },
1097 { "(bad)", { XX } },
1098 { "(bad)", { XX } },
1099 { "(bad)", { XX } },
bellarddc990652003-03-19 00:00:28 +00001100 /* 40 */
blueswir188103cf2009-03-07 16:57:53 +00001101 { "cmovo", { Gv, Ev } },
1102 { "cmovno", { Gv, Ev } },
1103 { "cmovb", { Gv, Ev } },
1104 { "cmovae", { Gv, Ev } },
1105 { "cmove", { Gv, Ev } },
1106 { "cmovne", { Gv, Ev } },
1107 { "cmovbe", { Gv, Ev } },
1108 { "cmova", { Gv, Ev } },
bellarddc990652003-03-19 00:00:28 +00001109 /* 48 */
blueswir188103cf2009-03-07 16:57:53 +00001110 { "cmovs", { Gv, Ev } },
1111 { "cmovns", { Gv, Ev } },
1112 { "cmovp", { Gv, Ev } },
1113 { "cmovnp", { Gv, Ev } },
1114 { "cmovl", { Gv, Ev } },
1115 { "cmovge", { Gv, Ev } },
1116 { "cmovle", { Gv, Ev } },
1117 { "cmovg", { Gv, Ev } },
bellarddc990652003-03-19 00:00:28 +00001118 /* 50 */
blueswir188103cf2009-03-07 16:57:53 +00001119 { "movmskpX", { Gdq, XS } },
bellardbc51c5c2004-03-17 23:46:04 +00001120 { PREGRP13 },
1121 { PREGRP12 },
1122 { PREGRP11 },
blueswir188103cf2009-03-07 16:57:53 +00001123 { "andpX", { XM, EXx } },
1124 { "andnpX", { XM, EXx } },
1125 { "orpX", { XM, EXx } },
1126 { "xorpX", { XM, EXx } },
bellarddc990652003-03-19 00:00:28 +00001127 /* 58 */
bellardbc51c5c2004-03-17 23:46:04 +00001128 { PREGRP0 },
1129 { PREGRP10 },
1130 { PREGRP17 },
1131 { PREGRP16 },
1132 { PREGRP14 },
1133 { PREGRP7 },
1134 { PREGRP5 },
1135 { PREGRP6 },
bellarddc990652003-03-19 00:00:28 +00001136 /* 60 */
blueswir188103cf2009-03-07 16:57:53 +00001137 { PREGRP95 },
1138 { PREGRP96 },
1139 { PREGRP97 },
1140 { "packsswb", { MX, EM } },
1141 { "pcmpgtb", { MX, EM } },
1142 { "pcmpgtw", { MX, EM } },
1143 { "pcmpgtd", { MX, EM } },
1144 { "packuswb", { MX, EM } },
bellarddc990652003-03-19 00:00:28 +00001145 /* 68 */
blueswir188103cf2009-03-07 16:57:53 +00001146 { "punpckhbw", { MX, EM } },
1147 { "punpckhwd", { MX, EM } },
1148 { "punpckhdq", { MX, EM } },
1149 { "packssdw", { MX, EM } },
bellardbc51c5c2004-03-17 23:46:04 +00001150 { PREGRP26 },
1151 { PREGRP24 },
blueswir188103cf2009-03-07 16:57:53 +00001152 { "movd", { MX, Edq } },
bellardbc51c5c2004-03-17 23:46:04 +00001153 { PREGRP19 },
bellarddc990652003-03-19 00:00:28 +00001154 /* 70 */
bellardbc51c5c2004-03-17 23:46:04 +00001155 { PREGRP22 },
bellarddc990652003-03-19 00:00:28 +00001156 { GRP12 },
blueswir188103cf2009-03-07 16:57:53 +00001157 { GRP13 },
1158 { GRP14 },
1159 { "pcmpeqb", { MX, EM } },
1160 { "pcmpeqw", { MX, EM } },
1161 { "pcmpeqd", { MX, EM } },
1162 { "emms", { XX } },
bellarddc990652003-03-19 00:00:28 +00001163 /* 78 */
blueswir188103cf2009-03-07 16:57:53 +00001164 { PREGRP34 },
1165 { PREGRP35 },
1166 { "(bad)", { XX } },
1167 { "(bad)", { XX } },
blueswir1c2c73b42009-03-07 16:53:57 +00001168 { PREGRP28 },
1169 { PREGRP29 },
bellardbc51c5c2004-03-17 23:46:04 +00001170 { PREGRP23 },
1171 { PREGRP20 },
bellarddc990652003-03-19 00:00:28 +00001172 /* 80 */
blueswir188103cf2009-03-07 16:57:53 +00001173 { "joH", { Jv, XX, cond_jump_flag } },
1174 { "jnoH", { Jv, XX, cond_jump_flag } },
1175 { "jbH", { Jv, XX, cond_jump_flag } },
1176 { "jaeH", { Jv, XX, cond_jump_flag } },
1177 { "jeH", { Jv, XX, cond_jump_flag } },
1178 { "jneH", { Jv, XX, cond_jump_flag } },
1179 { "jbeH", { Jv, XX, cond_jump_flag } },
1180 { "jaH", { Jv, XX, cond_jump_flag } },
bellarddc990652003-03-19 00:00:28 +00001181 /* 88 */
blueswir188103cf2009-03-07 16:57:53 +00001182 { "jsH", { Jv, XX, cond_jump_flag } },
1183 { "jnsH", { Jv, XX, cond_jump_flag } },
1184 { "jpH", { Jv, XX, cond_jump_flag } },
1185 { "jnpH", { Jv, XX, cond_jump_flag } },
1186 { "jlH", { Jv, XX, cond_jump_flag } },
1187 { "jgeH", { Jv, XX, cond_jump_flag } },
1188 { "jleH", { Jv, XX, cond_jump_flag } },
1189 { "jgH", { Jv, XX, cond_jump_flag } },
bellarddc990652003-03-19 00:00:28 +00001190 /* 90 */
blueswir188103cf2009-03-07 16:57:53 +00001191 { "seto", { Eb } },
1192 { "setno", { Eb } },
1193 { "setb", { Eb } },
1194 { "setae", { Eb } },
1195 { "sete", { Eb } },
1196 { "setne", { Eb } },
1197 { "setbe", { Eb } },
1198 { "seta", { Eb } },
bellarddc990652003-03-19 00:00:28 +00001199 /* 98 */
blueswir188103cf2009-03-07 16:57:53 +00001200 { "sets", { Eb } },
1201 { "setns", { Eb } },
1202 { "setp", { Eb } },
1203 { "setnp", { Eb } },
1204 { "setl", { Eb } },
1205 { "setge", { Eb } },
1206 { "setle", { Eb } },
1207 { "setg", { Eb } },
bellarddc990652003-03-19 00:00:28 +00001208 /* a0 */
blueswir188103cf2009-03-07 16:57:53 +00001209 { "pushT", { fs } },
1210 { "popT", { fs } },
1211 { "cpuid", { XX } },
1212 { "btS", { Ev, Gv } },
1213 { "shldS", { Ev, Gv, Ib } },
1214 { "shldS", { Ev, Gv, CL } },
blueswir1c2c73b42009-03-07 16:53:57 +00001215 { GRPPADLCK2 },
1216 { GRPPADLCK1 },
bellarddc990652003-03-19 00:00:28 +00001217 /* a8 */
blueswir188103cf2009-03-07 16:57:53 +00001218 { "pushT", { gs } },
1219 { "popT", { gs } },
1220 { "rsm", { XX } },
1221 { "btsS", { Ev, Gv } },
1222 { "shrdS", { Ev, Gv, Ib } },
1223 { "shrdS", { Ev, Gv, CL } },
1224 { GRP15 },
1225 { "imulS", { Gv, Ev } },
bellarddc990652003-03-19 00:00:28 +00001226 /* b0 */
blueswir188103cf2009-03-07 16:57:53 +00001227 { "cmpxchgB", { Eb, Gb } },
1228 { "cmpxchgS", { Ev, Gv } },
1229 { "lssS", { Gv, Mp } },
1230 { "btrS", { Ev, Gv } },
1231 { "lfsS", { Gv, Mp } },
1232 { "lgsS", { Gv, Mp } },
1233 { "movz{bR|x|bR|x}", { Gv, Eb } },
1234 { "movz{wR|x|wR|x}", { Gv, Ew } }, /* yes, there really is movzww ! */
bellarddc990652003-03-19 00:00:28 +00001235 /* b8 */
blueswir188103cf2009-03-07 16:57:53 +00001236 { PREGRP37 },
1237 { "ud2b", { XX } },
bellarddc990652003-03-19 00:00:28 +00001238 { GRP8 },
blueswir188103cf2009-03-07 16:57:53 +00001239 { "btcS", { Ev, Gv } },
1240 { "bsfS", { Gv, Ev } },
1241 { PREGRP36 },
1242 { "movs{bR|x|bR|x}", { Gv, Eb } },
1243 { "movs{wR|x|wR|x}", { Gv, Ew } }, /* yes, there really is movsww ! */
bellarddc990652003-03-19 00:00:28 +00001244 /* c0 */
blueswir188103cf2009-03-07 16:57:53 +00001245 { "xaddB", { Eb, Gb } },
1246 { "xaddS", { Ev, Gv } },
bellardbc51c5c2004-03-17 23:46:04 +00001247 { PREGRP1 },
blueswir188103cf2009-03-07 16:57:53 +00001248 { "movntiS", { Ev, Gv } },
1249 { "pinsrw", { MX, Edqw, Ib } },
1250 { "pextrw", { Gdq, MS, Ib } },
1251 { "shufpX", { XM, EXx, Ib } },
bellardbc51c5c2004-03-17 23:46:04 +00001252 { GRP9 },
bellarddc990652003-03-19 00:00:28 +00001253 /* c8 */
blueswir188103cf2009-03-07 16:57:53 +00001254 { "bswap", { RMeAX } },
1255 { "bswap", { RMeCX } },
1256 { "bswap", { RMeDX } },
1257 { "bswap", { RMeBX } },
1258 { "bswap", { RMeSP } },
1259 { "bswap", { RMeBP } },
1260 { "bswap", { RMeSI } },
1261 { "bswap", { RMeDI } },
bellarddc990652003-03-19 00:00:28 +00001262 /* d0 */
blueswir1c2c73b42009-03-07 16:53:57 +00001263 { PREGRP27 },
blueswir188103cf2009-03-07 16:57:53 +00001264 { "psrlw", { MX, EM } },
1265 { "psrld", { MX, EM } },
1266 { "psrlq", { MX, EM } },
1267 { "paddq", { MX, EM } },
1268 { "pmullw", { MX, EM } },
bellardbc51c5c2004-03-17 23:46:04 +00001269 { PREGRP21 },
blueswir188103cf2009-03-07 16:57:53 +00001270 { "pmovmskb", { Gdq, MS } },
bellarddc990652003-03-19 00:00:28 +00001271 /* d8 */
blueswir188103cf2009-03-07 16:57:53 +00001272 { "psubusb", { MX, EM } },
1273 { "psubusw", { MX, EM } },
1274 { "pminub", { MX, EM } },
1275 { "pand", { MX, EM } },
1276 { "paddusb", { MX, EM } },
1277 { "paddusw", { MX, EM } },
1278 { "pmaxub", { MX, EM } },
1279 { "pandn", { MX, EM } },
bellarddc990652003-03-19 00:00:28 +00001280 /* e0 */
blueswir188103cf2009-03-07 16:57:53 +00001281 { "pavgb", { MX, EM } },
1282 { "psraw", { MX, EM } },
1283 { "psrad", { MX, EM } },
1284 { "pavgw", { MX, EM } },
1285 { "pmulhuw", { MX, EM } },
1286 { "pmulhw", { MX, EM } },
bellardbc51c5c2004-03-17 23:46:04 +00001287 { PREGRP15 },
1288 { PREGRP25 },
bellarddc990652003-03-19 00:00:28 +00001289 /* e8 */
blueswir188103cf2009-03-07 16:57:53 +00001290 { "psubsb", { MX, EM } },
1291 { "psubsw", { MX, EM } },
1292 { "pminsw", { MX, EM } },
1293 { "por", { MX, EM } },
1294 { "paddsb", { MX, EM } },
1295 { "paddsw", { MX, EM } },
1296 { "pmaxsw", { MX, EM } },
1297 { "pxor", { MX, EM } },
bellarddc990652003-03-19 00:00:28 +00001298 /* f0 */
blueswir1c2c73b42009-03-07 16:53:57 +00001299 { PREGRP32 },
blueswir188103cf2009-03-07 16:57:53 +00001300 { "psllw", { MX, EM } },
1301 { "pslld", { MX, EM } },
1302 { "psllq", { MX, EM } },
1303 { "pmuludq", { MX, EM } },
1304 { "pmaddwd", { MX, EM } },
1305 { "psadbw", { MX, EM } },
bellardbc51c5c2004-03-17 23:46:04 +00001306 { PREGRP18 },
bellarddc990652003-03-19 00:00:28 +00001307 /* f8 */
blueswir188103cf2009-03-07 16:57:53 +00001308 { "psubb", { MX, EM } },
1309 { "psubw", { MX, EM } },
1310 { "psubd", { MX, EM } },
1311 { "psubq", { MX, EM } },
1312 { "paddb", { MX, EM } },
1313 { "paddw", { MX, EM } },
1314 { "paddd", { MX, EM } },
1315 { "(bad)", { XX } },
bellarddc990652003-03-19 00:00:28 +00001316};
1317
1318static const unsigned char onebyte_has_modrm[256] = {
bellardbc51c5c2004-03-17 23:46:04 +00001319 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
1320 /* ------------------------------- */
1321 /* 00 */ 1,1,1,1,0,0,0,0,1,1,1,1,0,0,0,0, /* 00 */
1322 /* 10 */ 1,1,1,1,0,0,0,0,1,1,1,1,0,0,0,0, /* 10 */
1323 /* 20 */ 1,1,1,1,0,0,0,0,1,1,1,1,0,0,0,0, /* 20 */
1324 /* 30 */ 1,1,1,1,0,0,0,0,1,1,1,1,0,0,0,0, /* 30 */
1325 /* 40 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 40 */
1326 /* 50 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 50 */
1327 /* 60 */ 0,0,1,1,0,0,0,0,0,1,0,1,0,0,0,0, /* 60 */
1328 /* 70 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 70 */
1329 /* 80 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 80 */
1330 /* 90 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 90 */
1331 /* a0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* a0 */
1332 /* b0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* b0 */
1333 /* c0 */ 1,1,0,0,1,1,1,1,0,0,0,0,0,0,0,0, /* c0 */
1334 /* d0 */ 1,1,1,1,0,0,0,0,1,1,1,1,1,1,1,1, /* d0 */
1335 /* e0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* e0 */
1336 /* f0 */ 0,0,0,0,0,0,1,1,0,0,0,0,0,0,1,1 /* f0 */
1337 /* ------------------------------- */
1338 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
bellarddc990652003-03-19 00:00:28 +00001339};
1340
1341static const unsigned char twobyte_has_modrm[256] = {
bellardbc51c5c2004-03-17 23:46:04 +00001342 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
1343 /* ------------------------------- */
1344 /* 00 */ 1,1,1,1,0,0,0,0,0,0,0,0,0,1,0,1, /* 0f */
blueswir188103cf2009-03-07 16:57:53 +00001345 /* 10 */ 1,1,1,1,1,1,1,1,1,0,0,0,0,0,0,1, /* 1f */
bellardbc51c5c2004-03-17 23:46:04 +00001346 /* 20 */ 1,1,1,1,1,0,1,0,1,1,1,1,1,1,1,1, /* 2f */
blueswir1c2c73b42009-03-07 16:53:57 +00001347 /* 30 */ 0,0,0,0,0,0,0,0,1,0,1,0,0,0,0,0, /* 3f */
bellarddc990652003-03-19 00:00:28 +00001348 /* 40 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 4f */
bellardbc51c5c2004-03-17 23:46:04 +00001349 /* 50 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 5f */
1350 /* 60 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 6f */
blueswir1c2c73b42009-03-07 16:53:57 +00001351 /* 70 */ 1,1,1,1,1,1,1,0,1,1,0,0,1,1,1,1, /* 7f */
bellarddc990652003-03-19 00:00:28 +00001352 /* 80 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 8f */
1353 /* 90 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 9f */
blueswir1c2c73b42009-03-07 16:53:57 +00001354 /* a0 */ 0,0,0,1,1,1,1,1,0,0,0,1,1,1,1,1, /* af */
blueswir188103cf2009-03-07 16:57:53 +00001355 /* b0 */ 1,1,1,1,1,1,1,1,1,0,1,1,1,1,1,1, /* bf */
bellarddc990652003-03-19 00:00:28 +00001356 /* c0 */ 1,1,1,1,1,1,1,1,0,0,0,0,0,0,0,0, /* cf */
blueswir1c2c73b42009-03-07 16:53:57 +00001357 /* d0 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* df */
bellardbc51c5c2004-03-17 23:46:04 +00001358 /* e0 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* ef */
blueswir1c2c73b42009-03-07 16:53:57 +00001359 /* f0 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,0 /* ff */
bellardbc51c5c2004-03-17 23:46:04 +00001360 /* ------------------------------- */
1361 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
1362};
1363
blueswir188103cf2009-03-07 16:57:53 +00001364static const unsigned char twobyte_uses_DATA_prefix[256] = {
bellardbc51c5c2004-03-17 23:46:04 +00001365 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
1366 /* ------------------------------- */
1367 /* 00 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 0f */
blueswir1c2c73b42009-03-07 16:53:57 +00001368 /* 10 */ 1,1,1,0,0,0,1,0,0,0,0,0,0,0,0,0, /* 1f */
blueswir188103cf2009-03-07 16:57:53 +00001369 /* 20 */ 0,0,0,0,0,0,0,0,0,0,1,1,1,1,0,0, /* 2f */
blueswir1c2c73b42009-03-07 16:53:57 +00001370 /* 30 */ 0,0,0,0,0,0,0,0,1,0,1,0,0,0,0,0, /* 3f */
bellardbc51c5c2004-03-17 23:46:04 +00001371 /* 40 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 4f */
1372 /* 50 */ 0,1,1,1,0,0,0,0,1,1,1,1,1,1,1,1, /* 5f */
1373 /* 60 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,1,0,1, /* 6f */
blueswir188103cf2009-03-07 16:57:53 +00001374 /* 70 */ 1,0,0,0,0,0,0,0,1,1,0,0,1,1,1,1, /* 7f */
bellardbc51c5c2004-03-17 23:46:04 +00001375 /* 80 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 8f */
1376 /* 90 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 9f */
1377 /* a0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* af */
1378 /* b0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* bf */
1379 /* c0 */ 0,0,1,0,0,0,0,0,0,0,0,0,0,0,0,0, /* cf */
blueswir1c2c73b42009-03-07 16:53:57 +00001380 /* d0 */ 1,0,0,0,0,0,1,0,0,0,0,0,0,0,0,0, /* df */
bellardbc51c5c2004-03-17 23:46:04 +00001381 /* e0 */ 0,0,0,0,0,0,1,0,0,0,0,0,0,0,0,0, /* ef */
blueswir1c2c73b42009-03-07 16:53:57 +00001382 /* f0 */ 1,0,0,0,0,0,0,1,0,0,0,0,0,0,0,0 /* ff */
bellardbc51c5c2004-03-17 23:46:04 +00001383 /* ------------------------------- */
1384 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
bellarddc990652003-03-19 00:00:28 +00001385};
1386
blueswir188103cf2009-03-07 16:57:53 +00001387static const unsigned char twobyte_uses_REPNZ_prefix[256] = {
1388 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
1389 /* ------------------------------- */
1390 /* 00 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 0f */
1391 /* 10 */ 1,1,1,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 1f */
1392 /* 20 */ 0,0,0,0,0,0,0,0,0,0,1,1,1,1,0,0, /* 2f */
1393 /* 30 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 3f */
1394 /* 40 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 4f */
1395 /* 50 */ 0,1,0,0,0,0,0,0,1,1,1,0,1,1,1,1, /* 5f */
1396 /* 60 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 6f */
1397 /* 70 */ 1,0,0,0,0,0,0,0,1,1,0,0,1,1,0,0, /* 7f */
1398 /* 80 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 8f */
1399 /* 90 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 9f */
1400 /* a0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* af */
1401 /* b0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* bf */
1402 /* c0 */ 0,0,1,0,0,0,0,0,0,0,0,0,0,0,0,0, /* cf */
1403 /* d0 */ 1,0,0,0,0,0,1,0,0,0,0,0,0,0,0,0, /* df */
1404 /* e0 */ 0,0,0,0,0,0,1,0,0,0,0,0,0,0,0,0, /* ef */
1405 /* f0 */ 1,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* ff */
1406 /* ------------------------------- */
1407 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
1408};
1409
1410static const unsigned char twobyte_uses_REPZ_prefix[256] = {
1411 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
1412 /* ------------------------------- */
1413 /* 00 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 0f */
1414 /* 10 */ 1,1,1,0,0,0,1,0,0,0,0,0,0,0,0,0, /* 1f */
1415 /* 20 */ 0,0,0,0,0,0,0,0,0,0,1,1,1,1,0,0, /* 2f */
1416 /* 30 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 3f */
1417 /* 40 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 4f */
1418 /* 50 */ 0,1,1,1,0,0,0,0,1,1,1,1,1,1,1,1, /* 5f */
1419 /* 60 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,1, /* 6f */
1420 /* 70 */ 1,0,0,0,0,0,0,0,0,0,0,0,0,0,1,1, /* 7f */
1421 /* 80 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 8f */
1422 /* 90 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 9f */
1423 /* a0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* af */
1424 /* b0 */ 0,0,0,0,0,0,0,0,1,0,0,0,0,1,0,0, /* bf */
1425 /* c0 */ 0,0,1,0,0,0,0,0,0,0,0,0,0,0,0,0, /* cf */
1426 /* d0 */ 0,0,0,0,0,0,1,0,0,0,0,0,0,0,0,0, /* df */
1427 /* e0 */ 0,0,0,0,0,0,1,0,0,0,0,0,0,0,0,0, /* ef */
1428 /* f0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* ff */
1429 /* ------------------------------- */
1430 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
1431};
1432
1433/* This is used to determine if opcode 0f 38 XX uses DATA prefix. */
1434static const unsigned char threebyte_0x38_uses_DATA_prefix[256] = {
1435 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
1436 /* ------------------------------- */
1437 /* 00 */ 1,1,1,1,1,1,1,1,1,1,1,1,0,0,0,0, /* 0f */
1438 /* 10 */ 1,0,0,0,1,1,0,1,0,0,0,0,1,1,1,0, /* 1f */
1439 /* 20 */ 1,1,1,1,1,1,0,0,1,1,1,1,0,0,0,0, /* 2f */
1440 /* 30 */ 1,1,1,1,1,1,0,1,1,1,1,1,1,1,1,1, /* 3f */
1441 /* 40 */ 1,1,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 4f */
1442 /* 50 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 5f */
1443 /* 60 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 6f */
1444 /* 70 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 7f */
1445 /* 80 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 8f */
1446 /* 90 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 9f */
1447 /* a0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* af */
1448 /* b0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* bf */
1449 /* c0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* cf */
Aurelien Jarnod6400452013-03-31 12:58:31 +02001450 /* d0 */ 0,0,0,0,0,0,0,0,0,0,0,1,1,1,1,1, /* df */
blueswir188103cf2009-03-07 16:57:53 +00001451 /* e0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* ef */
1452 /* f0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* ff */
1453 /* ------------------------------- */
1454 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
1455};
1456
1457/* This is used to determine if opcode 0f 38 XX uses REPNZ prefix. */
1458static const unsigned char threebyte_0x38_uses_REPNZ_prefix[256] = {
1459 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
1460 /* ------------------------------- */
1461 /* 00 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 0f */
1462 /* 10 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 1f */
1463 /* 20 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 2f */
1464 /* 30 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 3f */
1465 /* 40 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 4f */
1466 /* 50 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 5f */
1467 /* 60 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 6f */
1468 /* 70 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 7f */
1469 /* 80 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 8f */
1470 /* 90 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 9f */
1471 /* a0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* af */
1472 /* b0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* bf */
1473 /* c0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* cf */
1474 /* d0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* df */
1475 /* e0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* ef */
1476 /* f0 */ 1,1,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* ff */
1477 /* ------------------------------- */
1478 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
1479};
1480
1481/* This is used to determine if opcode 0f 38 XX uses REPZ prefix. */
1482static const unsigned char threebyte_0x38_uses_REPZ_prefix[256] = {
1483 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
1484 /* ------------------------------- */
1485 /* 00 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 0f */
1486 /* 10 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 1f */
1487 /* 20 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 2f */
1488 /* 30 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 3f */
1489 /* 40 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 4f */
1490 /* 50 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 5f */
1491 /* 60 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 6f */
1492 /* 70 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 7f */
1493 /* 80 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 8f */
1494 /* 90 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 9f */
1495 /* a0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* af */
1496 /* b0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* bf */
1497 /* c0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* cf */
1498 /* d0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* df */
1499 /* e0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* ef */
1500 /* f0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* ff */
1501 /* ------------------------------- */
1502 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
1503};
1504
1505/* This is used to determine if opcode 0f 3a XX uses DATA prefix. */
1506static const unsigned char threebyte_0x3a_uses_DATA_prefix[256] = {
1507 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
1508 /* ------------------------------- */
1509 /* 00 */ 0,0,0,0,0,0,0,0,1,1,1,1,1,1,1,1, /* 0f */
1510 /* 10 */ 0,0,0,0,1,1,1,1,0,0,0,0,0,0,0,0, /* 1f */
1511 /* 20 */ 1,1,1,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 2f */
1512 /* 30 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 3f */
Aurelien Jarno8dbd3fc2013-03-31 12:58:30 +02001513 /* 40 */ 1,1,1,0,1,0,0,0,0,0,0,0,0,0,0,0, /* 4f */
blueswir188103cf2009-03-07 16:57:53 +00001514 /* 50 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 5f */
1515 /* 60 */ 1,1,1,1,0,0,0,0,0,0,0,0,0,0,0,0, /* 6f */
1516 /* 70 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 7f */
1517 /* 80 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 8f */
1518 /* 90 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 9f */
1519 /* a0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* af */
1520 /* b0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* bf */
1521 /* c0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* cf */
Aurelien Jarnod6400452013-03-31 12:58:31 +02001522 /* d0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,1, /* df */
blueswir188103cf2009-03-07 16:57:53 +00001523 /* e0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* ef */
1524 /* f0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* ff */
1525 /* ------------------------------- */
1526 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
1527};
1528
1529/* This is used to determine if opcode 0f 3a XX uses REPNZ prefix. */
1530static const unsigned char threebyte_0x3a_uses_REPNZ_prefix[256] = {
1531 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
1532 /* ------------------------------- */
1533 /* 00 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 0f */
1534 /* 10 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 1f */
1535 /* 20 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 2f */
1536 /* 30 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 3f */
1537 /* 40 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 4f */
1538 /* 50 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 5f */
1539 /* 60 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 6f */
1540 /* 70 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 7f */
1541 /* 80 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 8f */
1542 /* 90 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 9f */
1543 /* a0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* af */
1544 /* b0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* bf */
1545 /* c0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* cf */
1546 /* d0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* df */
1547 /* e0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* ef */
1548 /* f0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* ff */
1549 /* ------------------------------- */
1550 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
1551};
1552
1553/* This is used to determine if opcode 0f 3a XX uses REPZ prefix. */
1554static const unsigned char threebyte_0x3a_uses_REPZ_prefix[256] = {
1555 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
1556 /* ------------------------------- */
1557 /* 00 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 0f */
1558 /* 10 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 1f */
1559 /* 20 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 2f */
1560 /* 30 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 3f */
1561 /* 40 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 4f */
1562 /* 50 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 5f */
1563 /* 60 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 6f */
1564 /* 70 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 7f */
1565 /* 80 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 8f */
1566 /* 90 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 9f */
1567 /* a0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* af */
1568 /* b0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* bf */
1569 /* c0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* cf */
1570 /* d0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* df */
1571 /* e0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* ef */
1572 /* f0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* ff */
1573 /* ------------------------------- */
1574 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
1575};
1576
bellarddc990652003-03-19 00:00:28 +00001577static char obuf[100];
1578static char *obufp;
1579static char scratchbuf[100];
1580static unsigned char *start_codep;
bellardbc51c5c2004-03-17 23:46:04 +00001581static unsigned char *insn_codep;
bellarddc990652003-03-19 00:00:28 +00001582static unsigned char *codep;
1583static disassemble_info *the_info;
blueswir188103cf2009-03-07 16:57:53 +00001584static struct
1585 {
1586 int mod;
1587 int reg;
1588 int rm;
1589 }
1590modrm;
bellardbc51c5c2004-03-17 23:46:04 +00001591static unsigned char need_modrm;
bellarddc990652003-03-19 00:00:28 +00001592
bellardbc51c5c2004-03-17 23:46:04 +00001593/* If we are accessing mod/rm/reg without need_modrm set, then the
1594 values are stale. Hitting this abort likely indicates that you
1595 need to update onebyte_has_modrm or twobyte_has_modrm. */
1596#define MODRM_CHECK if (!need_modrm) abort ()
1597
blueswir17a786a42008-10-02 18:29:22 +00001598static const char * const *names64;
1599static const char * const *names32;
1600static const char * const *names16;
1601static const char * const *names8;
1602static const char * const *names8rex;
1603static const char * const *names_seg;
1604static const char * const *index16;
bellardbc51c5c2004-03-17 23:46:04 +00001605
blueswir17a786a42008-10-02 18:29:22 +00001606static const char * const intel_names64[] = {
bellardbc51c5c2004-03-17 23:46:04 +00001607 "rax", "rcx", "rdx", "rbx", "rsp", "rbp", "rsi", "rdi",
1608 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
bellarddc990652003-03-19 00:00:28 +00001609};
blueswir17a786a42008-10-02 18:29:22 +00001610static const char * const intel_names32[] = {
bellardbc51c5c2004-03-17 23:46:04 +00001611 "eax", "ecx", "edx", "ebx", "esp", "ebp", "esi", "edi",
1612 "r8d", "r9d", "r10d", "r11d", "r12d", "r13d", "r14d", "r15d"
bellarddc990652003-03-19 00:00:28 +00001613};
blueswir17a786a42008-10-02 18:29:22 +00001614static const char * const intel_names16[] = {
bellardbc51c5c2004-03-17 23:46:04 +00001615 "ax", "cx", "dx", "bx", "sp", "bp", "si", "di",
1616 "r8w", "r9w", "r10w", "r11w", "r12w", "r13w", "r14w", "r15w"
bellarddc990652003-03-19 00:00:28 +00001617};
blueswir17a786a42008-10-02 18:29:22 +00001618static const char * const intel_names8[] = {
bellardbc51c5c2004-03-17 23:46:04 +00001619 "al", "cl", "dl", "bl", "ah", "ch", "dh", "bh",
bellarddc990652003-03-19 00:00:28 +00001620};
blueswir17a786a42008-10-02 18:29:22 +00001621static const char * const intel_names8rex[] = {
bellardbc51c5c2004-03-17 23:46:04 +00001622 "al", "cl", "dl", "bl", "spl", "bpl", "sil", "dil",
1623 "r8b", "r9b", "r10b", "r11b", "r12b", "r13b", "r14b", "r15b"
1624};
blueswir17a786a42008-10-02 18:29:22 +00001625static const char * const intel_names_seg[] = {
bellardbc51c5c2004-03-17 23:46:04 +00001626 "es", "cs", "ss", "ds", "fs", "gs", "?", "?",
1627};
blueswir17a786a42008-10-02 18:29:22 +00001628static const char * const intel_index16[] = {
bellardbc51c5c2004-03-17 23:46:04 +00001629 "bx+si", "bx+di", "bp+si", "bp+di", "si", "di", "bp", "bx"
bellarddc990652003-03-19 00:00:28 +00001630};
1631
blueswir17a786a42008-10-02 18:29:22 +00001632static const char * const att_names64[] = {
bellardbc51c5c2004-03-17 23:46:04 +00001633 "%rax", "%rcx", "%rdx", "%rbx", "%rsp", "%rbp", "%rsi", "%rdi",
1634 "%r8", "%r9", "%r10", "%r11", "%r12", "%r13", "%r14", "%r15"
1635};
blueswir17a786a42008-10-02 18:29:22 +00001636static const char * const att_names32[] = {
bellardbc51c5c2004-03-17 23:46:04 +00001637 "%eax", "%ecx", "%edx", "%ebx", "%esp", "%ebp", "%esi", "%edi",
1638 "%r8d", "%r9d", "%r10d", "%r11d", "%r12d", "%r13d", "%r14d", "%r15d"
1639};
blueswir17a786a42008-10-02 18:29:22 +00001640static const char * const att_names16[] = {
bellardbc51c5c2004-03-17 23:46:04 +00001641 "%ax", "%cx", "%dx", "%bx", "%sp", "%bp", "%si", "%di",
1642 "%r8w", "%r9w", "%r10w", "%r11w", "%r12w", "%r13w", "%r14w", "%r15w"
1643};
blueswir17a786a42008-10-02 18:29:22 +00001644static const char * const att_names8[] = {
bellardbc51c5c2004-03-17 23:46:04 +00001645 "%al", "%cl", "%dl", "%bl", "%ah", "%ch", "%dh", "%bh",
1646};
blueswir17a786a42008-10-02 18:29:22 +00001647static const char * const att_names8rex[] = {
bellardbc51c5c2004-03-17 23:46:04 +00001648 "%al", "%cl", "%dl", "%bl", "%spl", "%bpl", "%sil", "%dil",
1649 "%r8b", "%r9b", "%r10b", "%r11b", "%r12b", "%r13b", "%r14b", "%r15b"
1650};
blueswir17a786a42008-10-02 18:29:22 +00001651static const char * const att_names_seg[] = {
bellardbc51c5c2004-03-17 23:46:04 +00001652 "%es", "%cs", "%ss", "%ds", "%fs", "%gs", "%?", "%?",
1653};
blueswir17a786a42008-10-02 18:29:22 +00001654static const char * const att_index16[] = {
bellardbc51c5c2004-03-17 23:46:04 +00001655 "%bx,%si", "%bx,%di", "%bp,%si", "%bp,%di", "%si", "%di", "%bp", "%bx"
1656};
1657
1658static const struct dis386 grps[][8] = {
blueswir188103cf2009-03-07 16:57:53 +00001659 /* GRP1a */
1660 {
1661 { "popU", { stackEv } },
1662 { "(bad)", { XX } },
1663 { "(bad)", { XX } },
1664 { "(bad)", { XX } },
1665 { "(bad)", { XX } },
1666 { "(bad)", { XX } },
1667 { "(bad)", { XX } },
1668 { "(bad)", { XX } },
1669 },
bellarddc990652003-03-19 00:00:28 +00001670 /* GRP1b */
1671 {
blueswir188103cf2009-03-07 16:57:53 +00001672 { "addA", { Eb, Ib } },
1673 { "orA", { Eb, Ib } },
1674 { "adcA", { Eb, Ib } },
1675 { "sbbA", { Eb, Ib } },
1676 { "andA", { Eb, Ib } },
1677 { "subA", { Eb, Ib } },
1678 { "xorA", { Eb, Ib } },
1679 { "cmpA", { Eb, Ib } },
bellarddc990652003-03-19 00:00:28 +00001680 },
1681 /* GRP1S */
1682 {
blueswir188103cf2009-03-07 16:57:53 +00001683 { "addQ", { Ev, Iv } },
1684 { "orQ", { Ev, Iv } },
1685 { "adcQ", { Ev, Iv } },
1686 { "sbbQ", { Ev, Iv } },
1687 { "andQ", { Ev, Iv } },
1688 { "subQ", { Ev, Iv } },
1689 { "xorQ", { Ev, Iv } },
1690 { "cmpQ", { Ev, Iv } },
bellarddc990652003-03-19 00:00:28 +00001691 },
1692 /* GRP1Ss */
1693 {
blueswir188103cf2009-03-07 16:57:53 +00001694 { "addQ", { Ev, sIb } },
1695 { "orQ", { Ev, sIb } },
1696 { "adcQ", { Ev, sIb } },
1697 { "sbbQ", { Ev, sIb } },
1698 { "andQ", { Ev, sIb } },
1699 { "subQ", { Ev, sIb } },
1700 { "xorQ", { Ev, sIb } },
1701 { "cmpQ", { Ev, sIb } },
bellarddc990652003-03-19 00:00:28 +00001702 },
1703 /* GRP2b */
1704 {
blueswir188103cf2009-03-07 16:57:53 +00001705 { "rolA", { Eb, Ib } },
1706 { "rorA", { Eb, Ib } },
1707 { "rclA", { Eb, Ib } },
1708 { "rcrA", { Eb, Ib } },
1709 { "shlA", { Eb, Ib } },
1710 { "shrA", { Eb, Ib } },
1711 { "(bad)", { XX } },
1712 { "sarA", { Eb, Ib } },
bellarddc990652003-03-19 00:00:28 +00001713 },
1714 /* GRP2S */
1715 {
blueswir188103cf2009-03-07 16:57:53 +00001716 { "rolQ", { Ev, Ib } },
1717 { "rorQ", { Ev, Ib } },
1718 { "rclQ", { Ev, Ib } },
1719 { "rcrQ", { Ev, Ib } },
1720 { "shlQ", { Ev, Ib } },
1721 { "shrQ", { Ev, Ib } },
1722 { "(bad)", { XX } },
1723 { "sarQ", { Ev, Ib } },
bellarddc990652003-03-19 00:00:28 +00001724 },
1725 /* GRP2b_one */
1726 {
blueswir188103cf2009-03-07 16:57:53 +00001727 { "rolA", { Eb, I1 } },
1728 { "rorA", { Eb, I1 } },
1729 { "rclA", { Eb, I1 } },
1730 { "rcrA", { Eb, I1 } },
1731 { "shlA", { Eb, I1 } },
1732 { "shrA", { Eb, I1 } },
1733 { "(bad)", { XX } },
1734 { "sarA", { Eb, I1 } },
bellarddc990652003-03-19 00:00:28 +00001735 },
1736 /* GRP2S_one */
1737 {
blueswir188103cf2009-03-07 16:57:53 +00001738 { "rolQ", { Ev, I1 } },
1739 { "rorQ", { Ev, I1 } },
1740 { "rclQ", { Ev, I1 } },
1741 { "rcrQ", { Ev, I1 } },
1742 { "shlQ", { Ev, I1 } },
1743 { "shrQ", { Ev, I1 } },
1744 { "(bad)", { XX } },
1745 { "sarQ", { Ev, I1 } },
bellarddc990652003-03-19 00:00:28 +00001746 },
1747 /* GRP2b_cl */
1748 {
blueswir188103cf2009-03-07 16:57:53 +00001749 { "rolA", { Eb, CL } },
1750 { "rorA", { Eb, CL } },
1751 { "rclA", { Eb, CL } },
1752 { "rcrA", { Eb, CL } },
1753 { "shlA", { Eb, CL } },
1754 { "shrA", { Eb, CL } },
1755 { "(bad)", { XX } },
1756 { "sarA", { Eb, CL } },
bellarddc990652003-03-19 00:00:28 +00001757 },
1758 /* GRP2S_cl */
1759 {
blueswir188103cf2009-03-07 16:57:53 +00001760 { "rolQ", { Ev, CL } },
1761 { "rorQ", { Ev, CL } },
1762 { "rclQ", { Ev, CL } },
1763 { "rcrQ", { Ev, CL } },
1764 { "shlQ", { Ev, CL } },
1765 { "shrQ", { Ev, CL } },
1766 { "(bad)", { XX } },
1767 { "sarQ", { Ev, CL } },
bellarddc990652003-03-19 00:00:28 +00001768 },
1769 /* GRP3b */
1770 {
blueswir188103cf2009-03-07 16:57:53 +00001771 { "testA", { Eb, Ib } },
1772 { "(bad)", { Eb } },
1773 { "notA", { Eb } },
1774 { "negA", { Eb } },
1775 { "mulA", { Eb } }, /* Don't print the implicit %al register, */
1776 { "imulA", { Eb } }, /* to distinguish these opcodes from other */
1777 { "divA", { Eb } }, /* mul/imul opcodes. Do the same for div */
1778 { "idivA", { Eb } }, /* and idiv for consistency. */
bellarddc990652003-03-19 00:00:28 +00001779 },
1780 /* GRP3S */
1781 {
blueswir188103cf2009-03-07 16:57:53 +00001782 { "testQ", { Ev, Iv } },
1783 { "(bad)", { XX } },
1784 { "notQ", { Ev } },
1785 { "negQ", { Ev } },
1786 { "mulQ", { Ev } }, /* Don't print the implicit register. */
1787 { "imulQ", { Ev } },
1788 { "divQ", { Ev } },
1789 { "idivQ", { Ev } },
bellarddc990652003-03-19 00:00:28 +00001790 },
1791 /* GRP4 */
1792 {
blueswir188103cf2009-03-07 16:57:53 +00001793 { "incA", { Eb } },
1794 { "decA", { Eb } },
1795 { "(bad)", { XX } },
1796 { "(bad)", { XX } },
1797 { "(bad)", { XX } },
1798 { "(bad)", { XX } },
1799 { "(bad)", { XX } },
1800 { "(bad)", { XX } },
bellarddc990652003-03-19 00:00:28 +00001801 },
1802 /* GRP5 */
1803 {
blueswir188103cf2009-03-07 16:57:53 +00001804 { "incQ", { Ev } },
1805 { "decQ", { Ev } },
1806 { "callT", { indirEv } },
1807 { "JcallT", { indirEp } },
1808 { "jmpT", { indirEv } },
1809 { "JjmpT", { indirEp } },
1810 { "pushU", { stackEv } },
1811 { "(bad)", { XX } },
bellarddc990652003-03-19 00:00:28 +00001812 },
1813 /* GRP6 */
1814 {
blueswir188103cf2009-03-07 16:57:53 +00001815 { "sldtD", { Sv } },
1816 { "strD", { Sv } },
1817 { "lldt", { Ew } },
1818 { "ltr", { Ew } },
1819 { "verr", { Ew } },
1820 { "verw", { Ew } },
1821 { "(bad)", { XX } },
1822 { "(bad)", { XX } },
bellarddc990652003-03-19 00:00:28 +00001823 },
1824 /* GRP7 */
1825 {
blueswir188103cf2009-03-07 16:57:53 +00001826 { "sgdt{Q|IQ||}", { { VMX_Fixup, 0 } } },
1827 { "sidt{Q|IQ||}", { { PNI_Fixup, 0 } } },
1828 { "lgdt{Q|Q||}", { M } },
1829 { "lidt{Q|Q||}", { { SVME_Fixup, 0 } } },
1830 { "smswD", { Sv } },
1831 { "(bad)", { XX } },
1832 { "lmsw", { Ew } },
1833 { "invlpg", { { INVLPG_Fixup, w_mode } } },
bellarddc990652003-03-19 00:00:28 +00001834 },
1835 /* GRP8 */
1836 {
blueswir188103cf2009-03-07 16:57:53 +00001837 { "(bad)", { XX } },
1838 { "(bad)", { XX } },
1839 { "(bad)", { XX } },
1840 { "(bad)", { XX } },
1841 { "btQ", { Ev, Ib } },
1842 { "btsQ", { Ev, Ib } },
1843 { "btrQ", { Ev, Ib } },
1844 { "btcQ", { Ev, Ib } },
bellarddc990652003-03-19 00:00:28 +00001845 },
1846 /* GRP9 */
1847 {
blueswir188103cf2009-03-07 16:57:53 +00001848 { "(bad)", { XX } },
1849 { "cmpxchg8b", { { CMPXCHG8B_Fixup, q_mode } } },
1850 { "(bad)", { XX } },
1851 { "(bad)", { XX } },
1852 { "(bad)", { XX } },
1853 { "(bad)", { XX } },
1854 { "", { VM } }, /* See OP_VMX. */
1855 { "vmptrst", { Mq } },
bellarddc990652003-03-19 00:00:28 +00001856 },
blueswir188103cf2009-03-07 16:57:53 +00001857 /* GRP11_C6 */
bellarddc990652003-03-19 00:00:28 +00001858 {
blueswir188103cf2009-03-07 16:57:53 +00001859 { "movA", { Eb, Ib } },
1860 { "(bad)", { XX } },
1861 { "(bad)", { XX } },
1862 { "(bad)", { XX } },
1863 { "(bad)", { XX } },
1864 { "(bad)", { XX } },
1865 { "(bad)", { XX } },
1866 { "(bad)", { XX } },
bellarddc990652003-03-19 00:00:28 +00001867 },
blueswir188103cf2009-03-07 16:57:53 +00001868 /* GRP11_C7 */
bellarddc990652003-03-19 00:00:28 +00001869 {
blueswir188103cf2009-03-07 16:57:53 +00001870 { "movQ", { Ev, Iv } },
1871 { "(bad)", { XX } },
1872 { "(bad)", { XX } },
1873 { "(bad)", { XX } },
1874 { "(bad)", { XX } },
1875 { "(bad)", { XX } },
1876 { "(bad)", { XX } },
1877 { "(bad)", { XX } },
bellarddc990652003-03-19 00:00:28 +00001878 },
1879 /* GRP12 */
1880 {
blueswir188103cf2009-03-07 16:57:53 +00001881 { "(bad)", { XX } },
1882 { "(bad)", { XX } },
1883 { "psrlw", { MS, Ib } },
1884 { "(bad)", { XX } },
1885 { "psraw", { MS, Ib } },
1886 { "(bad)", { XX } },
1887 { "psllw", { MS, Ib } },
1888 { "(bad)", { XX } },
bellardbc51c5c2004-03-17 23:46:04 +00001889 },
1890 /* GRP13 */
1891 {
blueswir188103cf2009-03-07 16:57:53 +00001892 { "(bad)", { XX } },
1893 { "(bad)", { XX } },
1894 { "psrld", { MS, Ib } },
1895 { "(bad)", { XX } },
1896 { "psrad", { MS, Ib } },
1897 { "(bad)", { XX } },
1898 { "pslld", { MS, Ib } },
1899 { "(bad)", { XX } },
bellardbc51c5c2004-03-17 23:46:04 +00001900 },
1901 /* GRP14 */
1902 {
blueswir188103cf2009-03-07 16:57:53 +00001903 { "(bad)", { XX } },
1904 { "(bad)", { XX } },
1905 { "psrlq", { MS, Ib } },
1906 { "psrldq", { MS, Ib } },
1907 { "(bad)", { XX } },
1908 { "(bad)", { XX } },
1909 { "psllq", { MS, Ib } },
1910 { "pslldq", { MS, Ib } },
1911 },
1912 /* GRP15 */
1913 {
1914 { "fxsave", { Ev } },
1915 { "fxrstor", { Ev } },
1916 { "ldmxcsr", { Ev } },
1917 { "stmxcsr", { Ev } },
1918 { "(bad)", { XX } },
1919 { "lfence", { { OP_0fae, 0 } } },
1920 { "mfence", { { OP_0fae, 0 } } },
1921 { "clflush", { { OP_0fae, 0 } } },
1922 },
1923 /* GRP16 */
1924 {
1925 { "prefetchnta", { Ev } },
1926 { "prefetcht0", { Ev } },
1927 { "prefetcht1", { Ev } },
1928 { "prefetcht2", { Ev } },
1929 { "(bad)", { XX } },
1930 { "(bad)", { XX } },
1931 { "(bad)", { XX } },
1932 { "(bad)", { XX } },
bellardbc51c5c2004-03-17 23:46:04 +00001933 },
1934 /* GRPAMD */
1935 {
blueswir188103cf2009-03-07 16:57:53 +00001936 { "prefetch", { Eb } },
1937 { "prefetchw", { Eb } },
1938 { "(bad)", { XX } },
1939 { "(bad)", { XX } },
1940 { "(bad)", { XX } },
1941 { "(bad)", { XX } },
1942 { "(bad)", { XX } },
1943 { "(bad)", { XX } },
blueswir1c2c73b42009-03-07 16:53:57 +00001944 },
1945 /* GRPPADLCK1 */
1946 {
blueswir188103cf2009-03-07 16:57:53 +00001947 { "xstore-rng", { { OP_0f07, 0 } } },
1948 { "xcrypt-ecb", { { OP_0f07, 0 } } },
1949 { "xcrypt-cbc", { { OP_0f07, 0 } } },
1950 { "xcrypt-ctr", { { OP_0f07, 0 } } },
1951 { "xcrypt-cfb", { { OP_0f07, 0 } } },
1952 { "xcrypt-ofb", { { OP_0f07, 0 } } },
1953 { "(bad)", { { OP_0f07, 0 } } },
1954 { "(bad)", { { OP_0f07, 0 } } },
blueswir1c2c73b42009-03-07 16:53:57 +00001955 },
1956 /* GRPPADLCK2 */
1957 {
blueswir188103cf2009-03-07 16:57:53 +00001958 { "montmul", { { OP_0f07, 0 } } },
1959 { "xsha1", { { OP_0f07, 0 } } },
1960 { "xsha256", { { OP_0f07, 0 } } },
1961 { "(bad)", { { OP_0f07, 0 } } },
1962 { "(bad)", { { OP_0f07, 0 } } },
1963 { "(bad)", { { OP_0f07, 0 } } },
1964 { "(bad)", { { OP_0f07, 0 } } },
1965 { "(bad)", { { OP_0f07, 0 } } },
bellarddc990652003-03-19 00:00:28 +00001966 }
1967};
1968
bellardbc51c5c2004-03-17 23:46:04 +00001969static const struct dis386 prefix_user_table[][4] = {
1970 /* PREGRP0 */
1971 {
blueswir188103cf2009-03-07 16:57:53 +00001972 { "addps", { XM, EXx } },
1973 { "addss", { XM, EXd } },
1974 { "addpd", { XM, EXx } },
1975 { "addsd", { XM, EXq } },
bellardbc51c5c2004-03-17 23:46:04 +00001976 },
1977 /* PREGRP1 */
1978 {
blueswir188103cf2009-03-07 16:57:53 +00001979 { "", { XM, EXx, OPSIMD } }, /* See OP_SIMD_SUFFIX. */
1980 { "", { XM, EXx, OPSIMD } },
1981 { "", { XM, EXx, OPSIMD } },
1982 { "", { XM, EXx, OPSIMD } },
bellardbc51c5c2004-03-17 23:46:04 +00001983 },
1984 /* PREGRP2 */
1985 {
blueswir188103cf2009-03-07 16:57:53 +00001986 { "cvtpi2ps", { XM, EMC } },
1987 { "cvtsi2ssY", { XM, Ev } },
1988 { "cvtpi2pd", { XM, EMC } },
1989 { "cvtsi2sdY", { XM, Ev } },
bellardbc51c5c2004-03-17 23:46:04 +00001990 },
1991 /* PREGRP3 */
1992 {
blueswir188103cf2009-03-07 16:57:53 +00001993 { "cvtps2pi", { MXC, EXx } },
1994 { "cvtss2siY", { Gv, EXx } },
1995 { "cvtpd2pi", { MXC, EXx } },
1996 { "cvtsd2siY", { Gv, EXx } },
bellardbc51c5c2004-03-17 23:46:04 +00001997 },
1998 /* PREGRP4 */
1999 {
blueswir188103cf2009-03-07 16:57:53 +00002000 { "cvttps2pi", { MXC, EXx } },
2001 { "cvttss2siY", { Gv, EXx } },
2002 { "cvttpd2pi", { MXC, EXx } },
2003 { "cvttsd2siY", { Gv, EXx } },
bellardbc51c5c2004-03-17 23:46:04 +00002004 },
2005 /* PREGRP5 */
2006 {
blueswir188103cf2009-03-07 16:57:53 +00002007 { "divps", { XM, EXx } },
2008 { "divss", { XM, EXx } },
2009 { "divpd", { XM, EXx } },
2010 { "divsd", { XM, EXx } },
bellardbc51c5c2004-03-17 23:46:04 +00002011 },
2012 /* PREGRP6 */
2013 {
blueswir188103cf2009-03-07 16:57:53 +00002014 { "maxps", { XM, EXx } },
2015 { "maxss", { XM, EXx } },
2016 { "maxpd", { XM, EXx } },
2017 { "maxsd", { XM, EXx } },
bellardbc51c5c2004-03-17 23:46:04 +00002018 },
2019 /* PREGRP7 */
2020 {
blueswir188103cf2009-03-07 16:57:53 +00002021 { "minps", { XM, EXx } },
2022 { "minss", { XM, EXx } },
2023 { "minpd", { XM, EXx } },
2024 { "minsd", { XM, EXx } },
bellardbc51c5c2004-03-17 23:46:04 +00002025 },
2026 /* PREGRP8 */
2027 {
blueswir188103cf2009-03-07 16:57:53 +00002028 { "movups", { XM, EXx } },
2029 { "movss", { XM, EXx } },
2030 { "movupd", { XM, EXx } },
2031 { "movsd", { XM, EXx } },
bellardbc51c5c2004-03-17 23:46:04 +00002032 },
2033 /* PREGRP9 */
2034 {
blueswir188103cf2009-03-07 16:57:53 +00002035 { "movups", { EXx, XM } },
2036 { "movss", { EXx, XM } },
2037 { "movupd", { EXx, XM } },
2038 { "movsd", { EXx, XM } },
bellardbc51c5c2004-03-17 23:46:04 +00002039 },
2040 /* PREGRP10 */
2041 {
blueswir188103cf2009-03-07 16:57:53 +00002042 { "mulps", { XM, EXx } },
2043 { "mulss", { XM, EXx } },
2044 { "mulpd", { XM, EXx } },
2045 { "mulsd", { XM, EXx } },
bellardbc51c5c2004-03-17 23:46:04 +00002046 },
2047 /* PREGRP11 */
2048 {
blueswir188103cf2009-03-07 16:57:53 +00002049 { "rcpps", { XM, EXx } },
2050 { "rcpss", { XM, EXx } },
2051 { "(bad)", { XM, EXx } },
2052 { "(bad)", { XM, EXx } },
bellardbc51c5c2004-03-17 23:46:04 +00002053 },
2054 /* PREGRP12 */
2055 {
blueswir188103cf2009-03-07 16:57:53 +00002056 { "rsqrtps",{ XM, EXx } },
2057 { "rsqrtss",{ XM, EXx } },
2058 { "(bad)", { XM, EXx } },
2059 { "(bad)", { XM, EXx } },
bellardbc51c5c2004-03-17 23:46:04 +00002060 },
2061 /* PREGRP13 */
2062 {
blueswir188103cf2009-03-07 16:57:53 +00002063 { "sqrtps", { XM, EXx } },
2064 { "sqrtss", { XM, EXx } },
2065 { "sqrtpd", { XM, EXx } },
2066 { "sqrtsd", { XM, EXx } },
bellardbc51c5c2004-03-17 23:46:04 +00002067 },
2068 /* PREGRP14 */
2069 {
blueswir188103cf2009-03-07 16:57:53 +00002070 { "subps", { XM, EXx } },
2071 { "subss", { XM, EXx } },
2072 { "subpd", { XM, EXx } },
2073 { "subsd", { XM, EXx } },
bellardbc51c5c2004-03-17 23:46:04 +00002074 },
2075 /* PREGRP15 */
2076 {
blueswir188103cf2009-03-07 16:57:53 +00002077 { "(bad)", { XM, EXx } },
2078 { "cvtdq2pd", { XM, EXq } },
2079 { "cvttpd2dq", { XM, EXx } },
2080 { "cvtpd2dq", { XM, EXx } },
bellardbc51c5c2004-03-17 23:46:04 +00002081 },
2082 /* PREGRP16 */
2083 {
blueswir188103cf2009-03-07 16:57:53 +00002084 { "cvtdq2ps", { XM, EXx } },
2085 { "cvttps2dq", { XM, EXx } },
2086 { "cvtps2dq", { XM, EXx } },
2087 { "(bad)", { XM, EXx } },
bellardbc51c5c2004-03-17 23:46:04 +00002088 },
2089 /* PREGRP17 */
2090 {
blueswir188103cf2009-03-07 16:57:53 +00002091 { "cvtps2pd", { XM, EXq } },
2092 { "cvtss2sd", { XM, EXx } },
2093 { "cvtpd2ps", { XM, EXx } },
2094 { "cvtsd2ss", { XM, EXx } },
bellardbc51c5c2004-03-17 23:46:04 +00002095 },
2096 /* PREGRP18 */
2097 {
blueswir188103cf2009-03-07 16:57:53 +00002098 { "maskmovq", { MX, MS } },
2099 { "(bad)", { XM, EXx } },
2100 { "maskmovdqu", { XM, XS } },
2101 { "(bad)", { XM, EXx } },
bellardbc51c5c2004-03-17 23:46:04 +00002102 },
2103 /* PREGRP19 */
2104 {
blueswir188103cf2009-03-07 16:57:53 +00002105 { "movq", { MX, EM } },
2106 { "movdqu", { XM, EXx } },
2107 { "movdqa", { XM, EXx } },
2108 { "(bad)", { XM, EXx } },
bellardbc51c5c2004-03-17 23:46:04 +00002109 },
2110 /* PREGRP20 */
2111 {
blueswir188103cf2009-03-07 16:57:53 +00002112 { "movq", { EM, MX } },
2113 { "movdqu", { EXx, XM } },
2114 { "movdqa", { EXx, XM } },
2115 { "(bad)", { EXx, XM } },
bellardbc51c5c2004-03-17 23:46:04 +00002116 },
2117 /* PREGRP21 */
2118 {
blueswir188103cf2009-03-07 16:57:53 +00002119 { "(bad)", { EXx, XM } },
2120 { "movq2dq",{ XM, MS } },
2121 { "movq", { EXx, XM } },
2122 { "movdq2q",{ MX, XS } },
bellardbc51c5c2004-03-17 23:46:04 +00002123 },
2124 /* PREGRP22 */
2125 {
blueswir188103cf2009-03-07 16:57:53 +00002126 { "pshufw", { MX, EM, Ib } },
2127 { "pshufhw",{ XM, EXx, Ib } },
2128 { "pshufd", { XM, EXx, Ib } },
2129 { "pshuflw",{ XM, EXx, Ib } },
bellardbc51c5c2004-03-17 23:46:04 +00002130 },
2131 /* PREGRP23 */
2132 {
blueswir188103cf2009-03-07 16:57:53 +00002133 { "movd", { Edq, MX } },
2134 { "movq", { XM, EXx } },
2135 { "movd", { Edq, XM } },
2136 { "(bad)", { Ed, XM } },
bellardbc51c5c2004-03-17 23:46:04 +00002137 },
2138 /* PREGRP24 */
2139 {
blueswir188103cf2009-03-07 16:57:53 +00002140 { "(bad)", { MX, EXx } },
2141 { "(bad)", { XM, EXx } },
2142 { "punpckhqdq", { XM, EXx } },
2143 { "(bad)", { XM, EXx } },
bellardbc51c5c2004-03-17 23:46:04 +00002144 },
2145 /* PREGRP25 */
2146 {
blueswir188103cf2009-03-07 16:57:53 +00002147 { "movntq", { EM, MX } },
2148 { "(bad)", { EM, XM } },
2149 { "movntdq",{ EM, XM } },
2150 { "(bad)", { EM, XM } },
bellardbc51c5c2004-03-17 23:46:04 +00002151 },
2152 /* PREGRP26 */
2153 {
blueswir188103cf2009-03-07 16:57:53 +00002154 { "(bad)", { MX, EXx } },
2155 { "(bad)", { XM, EXx } },
2156 { "punpcklqdq", { XM, EXx } },
2157 { "(bad)", { XM, EXx } },
bellardbc51c5c2004-03-17 23:46:04 +00002158 },
blueswir1c2c73b42009-03-07 16:53:57 +00002159 /* PREGRP27 */
2160 {
blueswir188103cf2009-03-07 16:57:53 +00002161 { "(bad)", { MX, EXx } },
2162 { "(bad)", { XM, EXx } },
2163 { "addsubpd", { XM, EXx } },
2164 { "addsubps", { XM, EXx } },
blueswir1c2c73b42009-03-07 16:53:57 +00002165 },
2166 /* PREGRP28 */
2167 {
blueswir188103cf2009-03-07 16:57:53 +00002168 { "(bad)", { MX, EXx } },
2169 { "(bad)", { XM, EXx } },
2170 { "haddpd", { XM, EXx } },
2171 { "haddps", { XM, EXx } },
blueswir1c2c73b42009-03-07 16:53:57 +00002172 },
2173 /* PREGRP29 */
2174 {
blueswir188103cf2009-03-07 16:57:53 +00002175 { "(bad)", { MX, EXx } },
2176 { "(bad)", { XM, EXx } },
2177 { "hsubpd", { XM, EXx } },
2178 { "hsubps", { XM, EXx } },
blueswir1c2c73b42009-03-07 16:53:57 +00002179 },
2180 /* PREGRP30 */
2181 {
blueswir188103cf2009-03-07 16:57:53 +00002182 { "movlpX", { XM, EXq, { SIMD_Fixup, 'h' } } }, /* really only 2 operands */
2183 { "movsldup", { XM, EXx } },
2184 { "movlpd", { XM, EXq } },
2185 { "movddup", { XM, EXq } },
blueswir1c2c73b42009-03-07 16:53:57 +00002186 },
2187 /* PREGRP31 */
2188 {
blueswir188103cf2009-03-07 16:57:53 +00002189 { "movhpX", { XM, EXq, { SIMD_Fixup, 'l' } } },
2190 { "movshdup", { XM, EXx } },
2191 { "movhpd", { XM, EXq } },
2192 { "(bad)", { XM, EXq } },
blueswir1c2c73b42009-03-07 16:53:57 +00002193 },
2194 /* PREGRP32 */
2195 {
blueswir188103cf2009-03-07 16:57:53 +00002196 { "(bad)", { XM, EXx } },
2197 { "(bad)", { XM, EXx } },
2198 { "(bad)", { XM, EXx } },
2199 { "lddqu", { XM, M } },
2200 },
2201 /* PREGRP33 */
2202 {
2203 {"movntps", { Ev, XM } },
2204 {"movntss", { Ev, XM } },
2205 {"movntpd", { Ev, XM } },
2206 {"movntsd", { Ev, XM } },
2207 },
2208
2209 /* PREGRP34 */
2210 {
2211 {"vmread", { Em, Gm } },
2212 {"(bad)", { XX } },
2213 {"extrq", { XS, Ib, Ib } },
2214 {"insertq", { XM, XS, Ib, Ib } },
2215 },
2216
2217 /* PREGRP35 */
2218 {
2219 {"vmwrite", { Gm, Em } },
2220 {"(bad)", { XX } },
2221 {"extrq", { XM, XS } },
2222 {"insertq", { XM, XS } },
2223 },
2224
2225 /* PREGRP36 */
2226 {
2227 { "bsrS", { Gv, Ev } },
2228 { "lzcntS", { Gv, Ev } },
2229 { "bsrS", { Gv, Ev } },
2230 { "(bad)", { XX } },
2231 },
2232
2233 /* PREGRP37 */
2234 {
2235 { "(bad)", { XX } },
2236 { "popcntS", { Gv, Ev } },
2237 { "(bad)", { XX } },
2238 { "(bad)", { XX } },
2239 },
2240
2241 /* PREGRP38 */
2242 {
2243 { "xchgS", { { NOP_Fixup1, eAX_reg }, { NOP_Fixup2, eAX_reg } } },
2244 { "pause", { XX } },
2245 { "xchgS", { { NOP_Fixup1, eAX_reg }, { NOP_Fixup2, eAX_reg } } },
2246 { "(bad)", { XX } },
2247 },
2248
2249 /* PREGRP39 */
2250 {
2251 { "(bad)", { XX } },
2252 { "(bad)", { XX } },
2253 { "pblendvb", {XM, EXx, XMM0 } },
2254 { "(bad)", { XX } },
2255 },
2256
2257 /* PREGRP40 */
2258 {
2259 { "(bad)", { XX } },
2260 { "(bad)", { XX } },
2261 { "blendvps", {XM, EXx, XMM0 } },
2262 { "(bad)", { XX } },
2263 },
2264
2265 /* PREGRP41 */
2266 {
2267 { "(bad)", { XX } },
2268 { "(bad)", { XX } },
2269 { "blendvpd", { XM, EXx, XMM0 } },
2270 { "(bad)", { XX } },
2271 },
2272
2273 /* PREGRP42 */
2274 {
2275 { "(bad)", { XX } },
2276 { "(bad)", { XX } },
2277 { "ptest", { XM, EXx } },
2278 { "(bad)", { XX } },
2279 },
2280
2281 /* PREGRP43 */
2282 {
2283 { "(bad)", { XX } },
2284 { "(bad)", { XX } },
2285 { "pmovsxbw", { XM, EXx } },
2286 { "(bad)", { XX } },
2287 },
2288
2289 /* PREGRP44 */
2290 {
2291 { "(bad)", { XX } },
2292 { "(bad)", { XX } },
2293 { "pmovsxbd", { XM, EXx } },
2294 { "(bad)", { XX } },
2295 },
2296
2297 /* PREGRP45 */
2298 {
2299 { "(bad)", { XX } },
2300 { "(bad)", { XX } },
2301 { "pmovsxbq", { XM, EXx } },
2302 { "(bad)", { XX } },
2303 },
2304
2305 /* PREGRP46 */
2306 {
2307 { "(bad)", { XX } },
2308 { "(bad)", { XX } },
2309 { "pmovsxwd", { XM, EXx } },
2310 { "(bad)", { XX } },
2311 },
2312
2313 /* PREGRP47 */
2314 {
2315 { "(bad)", { XX } },
2316 { "(bad)", { XX } },
2317 { "pmovsxwq", { XM, EXx } },
2318 { "(bad)", { XX } },
2319 },
2320
2321 /* PREGRP48 */
2322 {
2323 { "(bad)", { XX } },
2324 { "(bad)", { XX } },
2325 { "pmovsxdq", { XM, EXx } },
2326 { "(bad)", { XX } },
2327 },
2328
2329 /* PREGRP49 */
2330 {
2331 { "(bad)", { XX } },
2332 { "(bad)", { XX } },
2333 { "pmuldq", { XM, EXx } },
2334 { "(bad)", { XX } },
2335 },
2336
2337 /* PREGRP50 */
2338 {
2339 { "(bad)", { XX } },
2340 { "(bad)", { XX } },
2341 { "pcmpeqq", { XM, EXx } },
2342 { "(bad)", { XX } },
2343 },
2344
2345 /* PREGRP51 */
2346 {
2347 { "(bad)", { XX } },
2348 { "(bad)", { XX } },
2349 { "movntdqa", { XM, EM } },
2350 { "(bad)", { XX } },
2351 },
2352
2353 /* PREGRP52 */
2354 {
2355 { "(bad)", { XX } },
2356 { "(bad)", { XX } },
2357 { "packusdw", { XM, EXx } },
2358 { "(bad)", { XX } },
2359 },
2360
2361 /* PREGRP53 */
2362 {
2363 { "(bad)", { XX } },
2364 { "(bad)", { XX } },
2365 { "pmovzxbw", { XM, EXx } },
2366 { "(bad)", { XX } },
2367 },
2368
2369 /* PREGRP54 */
2370 {
2371 { "(bad)", { XX } },
2372 { "(bad)", { XX } },
2373 { "pmovzxbd", { XM, EXx } },
2374 { "(bad)", { XX } },
2375 },
2376
2377 /* PREGRP55 */
2378 {
2379 { "(bad)", { XX } },
2380 { "(bad)", { XX } },
2381 { "pmovzxbq", { XM, EXx } },
2382 { "(bad)", { XX } },
2383 },
2384
2385 /* PREGRP56 */
2386 {
2387 { "(bad)", { XX } },
2388 { "(bad)", { XX } },
2389 { "pmovzxwd", { XM, EXx } },
2390 { "(bad)", { XX } },
2391 },
2392
2393 /* PREGRP57 */
2394 {
2395 { "(bad)", { XX } },
2396 { "(bad)", { XX } },
2397 { "pmovzxwq", { XM, EXx } },
2398 { "(bad)", { XX } },
2399 },
2400
2401 /* PREGRP58 */
2402 {
2403 { "(bad)", { XX } },
2404 { "(bad)", { XX } },
2405 { "pmovzxdq", { XM, EXx } },
2406 { "(bad)", { XX } },
2407 },
2408
2409 /* PREGRP59 */
2410 {
2411 { "(bad)", { XX } },
2412 { "(bad)", { XX } },
2413 { "pminsb", { XM, EXx } },
2414 { "(bad)", { XX } },
2415 },
2416
2417 /* PREGRP60 */
2418 {
2419 { "(bad)", { XX } },
2420 { "(bad)", { XX } },
2421 { "pminsd", { XM, EXx } },
2422 { "(bad)", { XX } },
2423 },
2424
2425 /* PREGRP61 */
2426 {
2427 { "(bad)", { XX } },
2428 { "(bad)", { XX } },
2429 { "pminuw", { XM, EXx } },
2430 { "(bad)", { XX } },
2431 },
2432
2433 /* PREGRP62 */
2434 {
2435 { "(bad)", { XX } },
2436 { "(bad)", { XX } },
2437 { "pminud", { XM, EXx } },
2438 { "(bad)", { XX } },
2439 },
2440
2441 /* PREGRP63 */
2442 {
2443 { "(bad)", { XX } },
2444 { "(bad)", { XX } },
2445 { "pmaxsb", { XM, EXx } },
2446 { "(bad)", { XX } },
2447 },
2448
2449 /* PREGRP64 */
2450 {
2451 { "(bad)", { XX } },
2452 { "(bad)", { XX } },
2453 { "pmaxsd", { XM, EXx } },
2454 { "(bad)", { XX } },
2455 },
2456
2457 /* PREGRP65 */
2458 {
2459 { "(bad)", { XX } },
2460 { "(bad)", { XX } },
2461 { "pmaxuw", { XM, EXx } },
2462 { "(bad)", { XX } },
2463 },
2464
2465 /* PREGRP66 */
2466 {
2467 { "(bad)", { XX } },
2468 { "(bad)", { XX } },
2469 { "pmaxud", { XM, EXx } },
2470 { "(bad)", { XX } },
2471 },
2472
2473 /* PREGRP67 */
2474 {
2475 { "(bad)", { XX } },
2476 { "(bad)", { XX } },
2477 { "pmulld", { XM, EXx } },
2478 { "(bad)", { XX } },
2479 },
2480
2481 /* PREGRP68 */
2482 {
2483 { "(bad)", { XX } },
2484 { "(bad)", { XX } },
2485 { "phminposuw", { XM, EXx } },
2486 { "(bad)", { XX } },
2487 },
2488
2489 /* PREGRP69 */
2490 {
2491 { "(bad)", { XX } },
2492 { "(bad)", { XX } },
2493 { "roundps", { XM, EXx, Ib } },
2494 { "(bad)", { XX } },
2495 },
2496
2497 /* PREGRP70 */
2498 {
2499 { "(bad)", { XX } },
2500 { "(bad)", { XX } },
2501 { "roundpd", { XM, EXx, Ib } },
2502 { "(bad)", { XX } },
2503 },
2504
2505 /* PREGRP71 */
2506 {
2507 { "(bad)", { XX } },
2508 { "(bad)", { XX } },
2509 { "roundss", { XM, EXx, Ib } },
2510 { "(bad)", { XX } },
2511 },
2512
2513 /* PREGRP72 */
2514 {
2515 { "(bad)", { XX } },
2516 { "(bad)", { XX } },
2517 { "roundsd", { XM, EXx, Ib } },
2518 { "(bad)", { XX } },
2519 },
2520
2521 /* PREGRP73 */
2522 {
2523 { "(bad)", { XX } },
2524 { "(bad)", { XX } },
2525 { "blendps", { XM, EXx, Ib } },
2526 { "(bad)", { XX } },
2527 },
2528
2529 /* PREGRP74 */
2530 {
2531 { "(bad)", { XX } },
2532 { "(bad)", { XX } },
2533 { "blendpd", { XM, EXx, Ib } },
2534 { "(bad)", { XX } },
2535 },
2536
2537 /* PREGRP75 */
2538 {
2539 { "(bad)", { XX } },
2540 { "(bad)", { XX } },
2541 { "pblendw", { XM, EXx, Ib } },
2542 { "(bad)", { XX } },
2543 },
2544
2545 /* PREGRP76 */
2546 {
2547 { "(bad)", { XX } },
2548 { "(bad)", { XX } },
2549 { "pextrb", { Edqb, XM, Ib } },
2550 { "(bad)", { XX } },
2551 },
2552
2553 /* PREGRP77 */
2554 {
2555 { "(bad)", { XX } },
2556 { "(bad)", { XX } },
2557 { "pextrw", { Edqw, XM, Ib } },
2558 { "(bad)", { XX } },
2559 },
2560
2561 /* PREGRP78 */
2562 {
2563 { "(bad)", { XX } },
2564 { "(bad)", { XX } },
2565 { "pextrK", { Edq, XM, Ib } },
2566 { "(bad)", { XX } },
2567 },
2568
2569 /* PREGRP79 */
2570 {
2571 { "(bad)", { XX } },
2572 { "(bad)", { XX } },
2573 { "extractps", { Edqd, XM, Ib } },
2574 { "(bad)", { XX } },
2575 },
2576
2577 /* PREGRP80 */
2578 {
2579 { "(bad)", { XX } },
2580 { "(bad)", { XX } },
2581 { "pinsrb", { XM, Edqb, Ib } },
2582 { "(bad)", { XX } },
2583 },
2584
2585 /* PREGRP81 */
2586 {
2587 { "(bad)", { XX } },
2588 { "(bad)", { XX } },
2589 { "insertps", { XM, EXx, Ib } },
2590 { "(bad)", { XX } },
2591 },
2592
2593 /* PREGRP82 */
2594 {
2595 { "(bad)", { XX } },
2596 { "(bad)", { XX } },
2597 { "pinsrK", { XM, Edq, Ib } },
2598 { "(bad)", { XX } },
2599 },
2600
2601 /* PREGRP83 */
2602 {
2603 { "(bad)", { XX } },
2604 { "(bad)", { XX } },
2605 { "dpps", { XM, EXx, Ib } },
2606 { "(bad)", { XX } },
2607 },
2608
2609 /* PREGRP84 */
2610 {
2611 { "(bad)", { XX } },
2612 { "(bad)", { XX } },
2613 { "dppd", { XM, EXx, Ib } },
2614 { "(bad)", { XX } },
2615 },
2616
2617 /* PREGRP85 */
2618 {
2619 { "(bad)", { XX } },
2620 { "(bad)", { XX } },
2621 { "mpsadbw", { XM, EXx, Ib } },
2622 { "(bad)", { XX } },
2623 },
2624
2625 /* PREGRP86 */
2626 {
2627 { "(bad)", { XX } },
2628 { "(bad)", { XX } },
2629 { "pcmpgtq", { XM, EXx } },
2630 { "(bad)", { XX } },
2631 },
2632
2633 /* PREGRP87 */
2634 {
2635 { "(bad)", { XX } },
2636 { "(bad)", { XX } },
2637 { "(bad)", { XX } },
2638 { "crc32", { Gdq, { CRC32_Fixup, b_mode } } },
2639 },
2640
2641 /* PREGRP88 */
2642 {
2643 { "(bad)", { XX } },
2644 { "(bad)", { XX } },
2645 { "(bad)", { XX } },
2646 { "crc32", { Gdq, { CRC32_Fixup, v_mode } } },
2647 },
2648
2649 /* PREGRP89 */
2650 {
2651 { "(bad)", { XX } },
2652 { "(bad)", { XX } },
2653 { "pcmpestrm", { XM, EXx, Ib } },
2654 { "(bad)", { XX } },
2655 },
2656
2657 /* PREGRP90 */
2658 {
2659 { "(bad)", { XX } },
2660 { "(bad)", { XX } },
2661 { "pcmpestri", { XM, EXx, Ib } },
2662 { "(bad)", { XX } },
2663 },
2664
2665 /* PREGRP91 */
2666 {
2667 { "(bad)", { XX } },
2668 { "(bad)", { XX } },
2669 { "pcmpistrm", { XM, EXx, Ib } },
2670 { "(bad)", { XX } },
2671 },
2672
2673 /* PREGRP92 */
2674 {
2675 { "(bad)", { XX } },
2676 { "(bad)", { XX } },
2677 { "pcmpistri", { XM, EXx, Ib } },
2678 { "(bad)", { XX } },
2679 },
2680
2681 /* PREGRP93 */
2682 {
2683 { "ucomiss",{ XM, EXd } },
2684 { "(bad)", { XX } },
2685 { "ucomisd",{ XM, EXq } },
2686 { "(bad)", { XX } },
2687 },
2688
2689 /* PREGRP94 */
2690 {
2691 { "comiss", { XM, EXd } },
2692 { "(bad)", { XX } },
2693 { "comisd", { XM, EXq } },
2694 { "(bad)", { XX } },
2695 },
2696
2697 /* PREGRP95 */
2698 {
2699 { "punpcklbw",{ MX, EMd } },
2700 { "(bad)", { XX } },
2701 { "punpcklbw",{ MX, EMq } },
2702 { "(bad)", { XX } },
2703 },
2704
2705 /* PREGRP96 */
2706 {
2707 { "punpcklwd",{ MX, EMd } },
2708 { "(bad)", { XX } },
2709 { "punpcklwd",{ MX, EMq } },
2710 { "(bad)", { XX } },
2711 },
2712
2713 /* PREGRP97 */
2714 {
2715 { "punpckldq",{ MX, EMd } },
2716 { "(bad)", { XX } },
2717 { "punpckldq",{ MX, EMq } },
2718 { "(bad)", { XX } },
blueswir1c2c73b42009-03-07 16:53:57 +00002719 },
Aurelien Jarno8dbd3fc2013-03-31 12:58:30 +02002720
2721 /* PREGRP98 */
2722 {
2723 { "(bad)", { XX } },
2724 { "(bad)", { XX } },
2725 { "pclmulqdq", { XM, EXx, Ib } },
2726 { "(bad)", { XX } },
2727 },
Aurelien Jarno309b4de2013-03-31 12:58:30 +02002728
2729 /* PREGRP99 */
2730 {
2731 { "(bad)", { XX } },
2732 { "(bad)", { XX } },
2733 { "aesimc", { XM, EXx } },
2734 { "(bad)", { XX } },
2735 },
2736
2737 /* PREGRP100 */
2738 {
2739 { "(bad)", { XX } },
2740 { "(bad)", { XX } },
2741 { "aesenc", { XM, EXx } },
2742 { "(bad)", { XX } },
2743 },
2744
2745 /* PREGRP101 */
2746 {
2747 { "(bad)", { XX } },
2748 { "(bad)", { XX } },
2749 { "aesenclast", { XM, EXx } },
2750 { "(bad)", { XX } },
2751 },
2752
2753 /* PREGRP102 */
2754 {
2755 { "(bad)", { XX } },
2756 { "(bad)", { XX } },
2757 { "aesdec", { XM, EXx } },
2758 { "(bad)", { XX } },
2759 },
2760
2761 /* PREGRP103 */
2762 {
2763 { "(bad)", { XX } },
2764 { "(bad)", { XX } },
2765 { "aesdeclast", { XM, EXx } },
2766 { "(bad)", { XX } },
2767 },
2768
2769 /* PREGRP104 */
2770 {
2771 { "(bad)", { XX } },
2772 { "(bad)", { XX } },
2773 { "aeskeygenassist", { XM, EXx, Ib } },
2774 { "(bad)", { XX } },
2775 },
2776
bellardbc51c5c2004-03-17 23:46:04 +00002777};
bellarddc990652003-03-19 00:00:28 +00002778
bellardbc51c5c2004-03-17 23:46:04 +00002779static const struct dis386 x86_64_table[][2] = {
2780 {
blueswir188103cf2009-03-07 16:57:53 +00002781 { "pusha{P|}", { XX } },
2782 { "(bad)", { XX } },
2783 },
2784 {
2785 { "popa{P|}", { XX } },
2786 { "(bad)", { XX } },
2787 },
2788 {
2789 { "bound{S|}", { Gv, Ma } },
2790 { "(bad)", { XX } },
2791 },
2792 {
2793 { "arpl", { Ew, Gw } },
2794 { "movs{||lq|xd}", { Gv, Ed } },
bellardbc51c5c2004-03-17 23:46:04 +00002795 },
2796};
2797
blueswir188103cf2009-03-07 16:57:53 +00002798static const struct dis386 three_byte_table[][256] = {
blueswir1c2c73b42009-03-07 16:53:57 +00002799 /* THREE_BYTE_0 */
2800 {
blueswir188103cf2009-03-07 16:57:53 +00002801 /* 00 */
2802 { "pshufb", { MX, EM } },
2803 { "phaddw", { MX, EM } },
2804 { "phaddd", { MX, EM } },
2805 { "phaddsw", { MX, EM } },
2806 { "pmaddubsw", { MX, EM } },
2807 { "phsubw", { MX, EM } },
2808 { "phsubd", { MX, EM } },
2809 { "phsubsw", { MX, EM } },
2810 /* 08 */
2811 { "psignb", { MX, EM } },
2812 { "psignw", { MX, EM } },
2813 { "psignd", { MX, EM } },
2814 { "pmulhrsw", { MX, EM } },
2815 { "(bad)", { XX } },
2816 { "(bad)", { XX } },
2817 { "(bad)", { XX } },
2818 { "(bad)", { XX } },
2819 /* 10 */
2820 { PREGRP39 },
2821 { "(bad)", { XX } },
2822 { "(bad)", { XX } },
2823 { "(bad)", { XX } },
2824 { PREGRP40 },
2825 { PREGRP41 },
2826 { "(bad)", { XX } },
2827 { PREGRP42 },
2828 /* 18 */
2829 { "(bad)", { XX } },
2830 { "(bad)", { XX } },
2831 { "(bad)", { XX } },
2832 { "(bad)", { XX } },
2833 { "pabsb", { MX, EM } },
2834 { "pabsw", { MX, EM } },
2835 { "pabsd", { MX, EM } },
2836 { "(bad)", { XX } },
2837 /* 20 */
2838 { PREGRP43 },
2839 { PREGRP44 },
2840 { PREGRP45 },
2841 { PREGRP46 },
2842 { PREGRP47 },
2843 { PREGRP48 },
2844 { "(bad)", { XX } },
2845 { "(bad)", { XX } },
2846 /* 28 */
2847 { PREGRP49 },
2848 { PREGRP50 },
2849 { PREGRP51 },
2850 { PREGRP52 },
2851 { "(bad)", { XX } },
2852 { "(bad)", { XX } },
2853 { "(bad)", { XX } },
2854 { "(bad)", { XX } },
2855 /* 30 */
2856 { PREGRP53 },
2857 { PREGRP54 },
2858 { PREGRP55 },
2859 { PREGRP56 },
2860 { PREGRP57 },
2861 { PREGRP58 },
2862 { "(bad)", { XX } },
2863 { PREGRP86 },
2864 /* 38 */
2865 { PREGRP59 },
2866 { PREGRP60 },
2867 { PREGRP61 },
2868 { PREGRP62 },
2869 { PREGRP63 },
2870 { PREGRP64 },
2871 { PREGRP65 },
2872 { PREGRP66 },
2873 /* 40 */
2874 { PREGRP67 },
2875 { PREGRP68 },
2876 { "(bad)", { XX } },
2877 { "(bad)", { XX } },
2878 { "(bad)", { XX } },
2879 { "(bad)", { XX } },
2880 { "(bad)", { XX } },
2881 { "(bad)", { XX } },
2882 /* 48 */
2883 { "(bad)", { XX } },
2884 { "(bad)", { XX } },
2885 { "(bad)", { XX } },
2886 { "(bad)", { XX } },
2887 { "(bad)", { XX } },
2888 { "(bad)", { XX } },
2889 { "(bad)", { XX } },
2890 { "(bad)", { XX } },
2891 /* 50 */
2892 { "(bad)", { XX } },
2893 { "(bad)", { XX } },
2894 { "(bad)", { XX } },
2895 { "(bad)", { XX } },
2896 { "(bad)", { XX } },
2897 { "(bad)", { XX } },
2898 { "(bad)", { XX } },
2899 { "(bad)", { XX } },
2900 /* 58 */
2901 { "(bad)", { XX } },
2902 { "(bad)", { XX } },
2903 { "(bad)", { XX } },
2904 { "(bad)", { XX } },
2905 { "(bad)", { XX } },
2906 { "(bad)", { XX } },
2907 { "(bad)", { XX } },
2908 { "(bad)", { XX } },
2909 /* 60 */
2910 { "(bad)", { XX } },
2911 { "(bad)", { XX } },
2912 { "(bad)", { XX } },
2913 { "(bad)", { XX } },
2914 { "(bad)", { XX } },
2915 { "(bad)", { XX } },
2916 { "(bad)", { XX } },
2917 { "(bad)", { XX } },
2918 /* 68 */
2919 { "(bad)", { XX } },
2920 { "(bad)", { XX } },
2921 { "(bad)", { XX } },
2922 { "(bad)", { XX } },
2923 { "(bad)", { XX } },
2924 { "(bad)", { XX } },
2925 { "(bad)", { XX } },
2926 { "(bad)", { XX } },
2927 /* 70 */
2928 { "(bad)", { XX } },
2929 { "(bad)", { XX } },
2930 { "(bad)", { XX } },
2931 { "(bad)", { XX } },
2932 { "(bad)", { XX } },
2933 { "(bad)", { XX } },
2934 { "(bad)", { XX } },
2935 { "(bad)", { XX } },
2936 /* 78 */
2937 { "(bad)", { XX } },
2938 { "(bad)", { XX } },
2939 { "(bad)", { XX } },
2940 { "(bad)", { XX } },
2941 { "(bad)", { XX } },
2942 { "(bad)", { XX } },
2943 { "(bad)", { XX } },
2944 { "(bad)", { XX } },
2945 /* 80 */
2946 { "(bad)", { XX } },
2947 { "(bad)", { XX } },
2948 { "(bad)", { XX } },
2949 { "(bad)", { XX } },
2950 { "(bad)", { XX } },
2951 { "(bad)", { XX } },
2952 { "(bad)", { XX } },
2953 { "(bad)", { XX } },
2954 /* 88 */
2955 { "(bad)", { XX } },
2956 { "(bad)", { XX } },
2957 { "(bad)", { XX } },
2958 { "(bad)", { XX } },
2959 { "(bad)", { XX } },
2960 { "(bad)", { XX } },
2961 { "(bad)", { XX } },
2962 { "(bad)", { XX } },
2963 /* 90 */
2964 { "(bad)", { XX } },
2965 { "(bad)", { XX } },
2966 { "(bad)", { XX } },
2967 { "(bad)", { XX } },
2968 { "(bad)", { XX } },
2969 { "(bad)", { XX } },
2970 { "(bad)", { XX } },
2971 { "(bad)", { XX } },
2972 /* 98 */
2973 { "(bad)", { XX } },
2974 { "(bad)", { XX } },
2975 { "(bad)", { XX } },
2976 { "(bad)", { XX } },
2977 { "(bad)", { XX } },
2978 { "(bad)", { XX } },
2979 { "(bad)", { XX } },
2980 { "(bad)", { XX } },
2981 /* a0 */
2982 { "(bad)", { XX } },
2983 { "(bad)", { XX } },
2984 { "(bad)", { XX } },
2985 { "(bad)", { XX } },
2986 { "(bad)", { XX } },
2987 { "(bad)", { XX } },
2988 { "(bad)", { XX } },
2989 { "(bad)", { XX } },
2990 /* a8 */
2991 { "(bad)", { XX } },
2992 { "(bad)", { XX } },
2993 { "(bad)", { XX } },
2994 { "(bad)", { XX } },
2995 { "(bad)", { XX } },
2996 { "(bad)", { XX } },
2997 { "(bad)", { XX } },
2998 { "(bad)", { XX } },
2999 /* b0 */
3000 { "(bad)", { XX } },
3001 { "(bad)", { XX } },
3002 { "(bad)", { XX } },
3003 { "(bad)", { XX } },
3004 { "(bad)", { XX } },
3005 { "(bad)", { XX } },
3006 { "(bad)", { XX } },
3007 { "(bad)", { XX } },
3008 /* b8 */
3009 { "(bad)", { XX } },
3010 { "(bad)", { XX } },
3011 { "(bad)", { XX } },
3012 { "(bad)", { XX } },
3013 { "(bad)", { XX } },
3014 { "(bad)", { XX } },
3015 { "(bad)", { XX } },
3016 { "(bad)", { XX } },
3017 /* c0 */
3018 { "(bad)", { XX } },
3019 { "(bad)", { XX } },
3020 { "(bad)", { XX } },
3021 { "(bad)", { XX } },
3022 { "(bad)", { XX } },
3023 { "(bad)", { XX } },
3024 { "(bad)", { XX } },
3025 { "(bad)", { XX } },
3026 /* c8 */
3027 { "(bad)", { XX } },
3028 { "(bad)", { XX } },
3029 { "(bad)", { XX } },
3030 { "(bad)", { XX } },
3031 { "(bad)", { XX } },
3032 { "(bad)", { XX } },
3033 { "(bad)", { XX } },
3034 { "(bad)", { XX } },
3035 /* d0 */
3036 { "(bad)", { XX } },
3037 { "(bad)", { XX } },
3038 { "(bad)", { XX } },
3039 { "(bad)", { XX } },
3040 { "(bad)", { XX } },
3041 { "(bad)", { XX } },
3042 { "(bad)", { XX } },
3043 { "(bad)", { XX } },
3044 /* d8 */
3045 { "(bad)", { XX } },
3046 { "(bad)", { XX } },
3047 { "(bad)", { XX } },
Aurelien Jarno309b4de2013-03-31 12:58:30 +02003048 { PREGRP99 },
3049 { PREGRP100 },
3050 { PREGRP101 },
3051 { PREGRP102 },
3052 { PREGRP103 },
blueswir188103cf2009-03-07 16:57:53 +00003053 /* e0 */
3054 { "(bad)", { XX } },
3055 { "(bad)", { XX } },
3056 { "(bad)", { XX } },
3057 { "(bad)", { XX } },
3058 { "(bad)", { XX } },
3059 { "(bad)", { XX } },
3060 { "(bad)", { XX } },
3061 { "(bad)", { XX } },
3062 /* e8 */
3063 { "(bad)", { XX } },
3064 { "(bad)", { XX } },
3065 { "(bad)", { XX } },
3066 { "(bad)", { XX } },
3067 { "(bad)", { XX } },
3068 { "(bad)", { XX } },
3069 { "(bad)", { XX } },
3070 { "(bad)", { XX } },
3071 /* f0 */
3072 { PREGRP87 },
3073 { PREGRP88 },
3074 { "(bad)", { XX } },
3075 { "(bad)", { XX } },
3076 { "(bad)", { XX } },
3077 { "(bad)", { XX } },
3078 { "(bad)", { XX } },
3079 { "(bad)", { XX } },
3080 /* f8 */
3081 { "(bad)", { XX } },
3082 { "(bad)", { XX } },
3083 { "(bad)", { XX } },
3084 { "(bad)", { XX } },
3085 { "(bad)", { XX } },
3086 { "(bad)", { XX } },
3087 { "(bad)", { XX } },
3088 { "(bad)", { XX } },
blueswir1c2c73b42009-03-07 16:53:57 +00003089 },
3090 /* THREE_BYTE_1 */
3091 {
blueswir188103cf2009-03-07 16:57:53 +00003092 /* 00 */
3093 { "(bad)", { XX } },
3094 { "(bad)", { XX } },
3095 { "(bad)", { XX } },
3096 { "(bad)", { XX } },
3097 { "(bad)", { XX } },
3098 { "(bad)", { XX } },
3099 { "(bad)", { XX } },
3100 { "(bad)", { XX } },
3101 /* 08 */
3102 { PREGRP69 },
3103 { PREGRP70 },
3104 { PREGRP71 },
3105 { PREGRP72 },
3106 { PREGRP73 },
3107 { PREGRP74 },
3108 { PREGRP75 },
3109 { "palignr", { MX, EM, Ib } },
3110 /* 10 */
3111 { "(bad)", { XX } },
3112 { "(bad)", { XX } },
3113 { "(bad)", { XX } },
3114 { "(bad)", { XX } },
3115 { PREGRP76 },
3116 { PREGRP77 },
3117 { PREGRP78 },
3118 { PREGRP79 },
3119 /* 18 */
3120 { "(bad)", { XX } },
3121 { "(bad)", { XX } },
3122 { "(bad)", { XX } },
3123 { "(bad)", { XX } },
3124 { "(bad)", { XX } },
3125 { "(bad)", { XX } },
3126 { "(bad)", { XX } },
3127 { "(bad)", { XX } },
3128 /* 20 */
3129 { PREGRP80 },
3130 { PREGRP81 },
3131 { PREGRP82 },
3132 { "(bad)", { XX } },
3133 { "(bad)", { XX } },
3134 { "(bad)", { XX } },
3135 { "(bad)", { XX } },
3136 { "(bad)", { XX } },
3137 /* 28 */
3138 { "(bad)", { XX } },
3139 { "(bad)", { XX } },
3140 { "(bad)", { XX } },
3141 { "(bad)", { XX } },
3142 { "(bad)", { XX } },
3143 { "(bad)", { XX } },
3144 { "(bad)", { XX } },
3145 { "(bad)", { XX } },
3146 /* 30 */
3147 { "(bad)", { XX } },
3148 { "(bad)", { XX } },
3149 { "(bad)", { XX } },
3150 { "(bad)", { XX } },
3151 { "(bad)", { XX } },
3152 { "(bad)", { XX } },
3153 { "(bad)", { XX } },
3154 { "(bad)", { XX } },
3155 /* 38 */
3156 { "(bad)", { XX } },
3157 { "(bad)", { XX } },
3158 { "(bad)", { XX } },
3159 { "(bad)", { XX } },
3160 { "(bad)", { XX } },
3161 { "(bad)", { XX } },
3162 { "(bad)", { XX } },
3163 { "(bad)", { XX } },
3164 /* 40 */
3165 { PREGRP83 },
3166 { PREGRP84 },
3167 { PREGRP85 },
3168 { "(bad)", { XX } },
Aurelien Jarno8dbd3fc2013-03-31 12:58:30 +02003169 { PREGRP98 },
blueswir188103cf2009-03-07 16:57:53 +00003170 { "(bad)", { XX } },
3171 { "(bad)", { XX } },
3172 { "(bad)", { XX } },
3173 /* 48 */
3174 { "(bad)", { XX } },
3175 { "(bad)", { XX } },
3176 { "(bad)", { XX } },
3177 { "(bad)", { XX } },
3178 { "(bad)", { XX } },
3179 { "(bad)", { XX } },
3180 { "(bad)", { XX } },
3181 { "(bad)", { XX } },
3182 /* 50 */
3183 { "(bad)", { XX } },
3184 { "(bad)", { XX } },
3185 { "(bad)", { XX } },
3186 { "(bad)", { XX } },
3187 { "(bad)", { XX } },
3188 { "(bad)", { XX } },
3189 { "(bad)", { XX } },
3190 { "(bad)", { XX } },
3191 /* 58 */
3192 { "(bad)", { XX } },
3193 { "(bad)", { XX } },
3194 { "(bad)", { XX } },
3195 { "(bad)", { XX } },
3196 { "(bad)", { XX } },
3197 { "(bad)", { XX } },
3198 { "(bad)", { XX } },
3199 { "(bad)", { XX } },
3200 /* 60 */
3201 { PREGRP89 },
3202 { PREGRP90 },
3203 { PREGRP91 },
3204 { PREGRP92 },
3205 { "(bad)", { XX } },
3206 { "(bad)", { XX } },
3207 { "(bad)", { XX } },
3208 { "(bad)", { XX } },
3209 /* 68 */
3210 { "(bad)", { XX } },
3211 { "(bad)", { XX } },
3212 { "(bad)", { XX } },
3213 { "(bad)", { XX } },
3214 { "(bad)", { XX } },
3215 { "(bad)", { XX } },
3216 { "(bad)", { XX } },
3217 { "(bad)", { XX } },
3218 /* 70 */
3219 { "(bad)", { XX } },
3220 { "(bad)", { XX } },
3221 { "(bad)", { XX } },
3222 { "(bad)", { XX } },
3223 { "(bad)", { XX } },
3224 { "(bad)", { XX } },
3225 { "(bad)", { XX } },
3226 { "(bad)", { XX } },
3227 /* 78 */
3228 { "(bad)", { XX } },
3229 { "(bad)", { XX } },
3230 { "(bad)", { XX } },
3231 { "(bad)", { XX } },
3232 { "(bad)", { XX } },
3233 { "(bad)", { XX } },
3234 { "(bad)", { XX } },
3235 { "(bad)", { XX } },
3236 /* 80 */
3237 { "(bad)", { XX } },
3238 { "(bad)", { XX } },
3239 { "(bad)", { XX } },
3240 { "(bad)", { XX } },
3241 { "(bad)", { XX } },
3242 { "(bad)", { XX } },
3243 { "(bad)", { XX } },
3244 { "(bad)", { XX } },
3245 /* 88 */
3246 { "(bad)", { XX } },
3247 { "(bad)", { XX } },
3248 { "(bad)", { XX } },
3249 { "(bad)", { XX } },
3250 { "(bad)", { XX } },
3251 { "(bad)", { XX } },
3252 { "(bad)", { XX } },
3253 { "(bad)", { XX } },
3254 /* 90 */
3255 { "(bad)", { XX } },
3256 { "(bad)", { XX } },
3257 { "(bad)", { XX } },
3258 { "(bad)", { XX } },
3259 { "(bad)", { XX } },
3260 { "(bad)", { XX } },
3261 { "(bad)", { XX } },
3262 { "(bad)", { XX } },
3263 /* 98 */
3264 { "(bad)", { XX } },
3265 { "(bad)", { XX } },
3266 { "(bad)", { XX } },
3267 { "(bad)", { XX } },
3268 { "(bad)", { XX } },
3269 { "(bad)", { XX } },
3270 { "(bad)", { XX } },
3271 { "(bad)", { XX } },
3272 /* a0 */
3273 { "(bad)", { XX } },
3274 { "(bad)", { XX } },
3275 { "(bad)", { XX } },
3276 { "(bad)", { XX } },
3277 { "(bad)", { XX } },
3278 { "(bad)", { XX } },
3279 { "(bad)", { XX } },
3280 { "(bad)", { XX } },
3281 /* a8 */
3282 { "(bad)", { XX } },
3283 { "(bad)", { XX } },
3284 { "(bad)", { XX } },
3285 { "(bad)", { XX } },
3286 { "(bad)", { XX } },
3287 { "(bad)", { XX } },
3288 { "(bad)", { XX } },
3289 { "(bad)", { XX } },
3290 /* b0 */
3291 { "(bad)", { XX } },
3292 { "(bad)", { XX } },
3293 { "(bad)", { XX } },
3294 { "(bad)", { XX } },
3295 { "(bad)", { XX } },
3296 { "(bad)", { XX } },
3297 { "(bad)", { XX } },
3298 { "(bad)", { XX } },
3299 /* b8 */
3300 { "(bad)", { XX } },
3301 { "(bad)", { XX } },
3302 { "(bad)", { XX } },
3303 { "(bad)", { XX } },
3304 { "(bad)", { XX } },
3305 { "(bad)", { XX } },
3306 { "(bad)", { XX } },
3307 { "(bad)", { XX } },
3308 /* c0 */
3309 { "(bad)", { XX } },
3310 { "(bad)", { XX } },
3311 { "(bad)", { XX } },
3312 { "(bad)", { XX } },
3313 { "(bad)", { XX } },
3314 { "(bad)", { XX } },
3315 { "(bad)", { XX } },
3316 { "(bad)", { XX } },
3317 /* c8 */
3318 { "(bad)", { XX } },
3319 { "(bad)", { XX } },
3320 { "(bad)", { XX } },
3321 { "(bad)", { XX } },
3322 { "(bad)", { XX } },
3323 { "(bad)", { XX } },
3324 { "(bad)", { XX } },
3325 { "(bad)", { XX } },
3326 /* d0 */
3327 { "(bad)", { XX } },
3328 { "(bad)", { XX } },
3329 { "(bad)", { XX } },
3330 { "(bad)", { XX } },
3331 { "(bad)", { XX } },
3332 { "(bad)", { XX } },
3333 { "(bad)", { XX } },
3334 { "(bad)", { XX } },
3335 /* d8 */
3336 { "(bad)", { XX } },
3337 { "(bad)", { XX } },
3338 { "(bad)", { XX } },
3339 { "(bad)", { XX } },
3340 { "(bad)", { XX } },
3341 { "(bad)", { XX } },
3342 { "(bad)", { XX } },
Aurelien Jarno309b4de2013-03-31 12:58:30 +02003343 { PREGRP104 },
blueswir188103cf2009-03-07 16:57:53 +00003344 /* e0 */
3345 { "(bad)", { XX } },
3346 { "(bad)", { XX } },
3347 { "(bad)", { XX } },
3348 { "(bad)", { XX } },
3349 { "(bad)", { XX } },
3350 { "(bad)", { XX } },
3351 { "(bad)", { XX } },
3352 { "(bad)", { XX } },
3353 /* e8 */
3354 { "(bad)", { XX } },
3355 { "(bad)", { XX } },
3356 { "(bad)", { XX } },
3357 { "(bad)", { XX } },
3358 { "(bad)", { XX } },
3359 { "(bad)", { XX } },
3360 { "(bad)", { XX } },
3361 { "(bad)", { XX } },
3362 /* f0 */
3363 { "(bad)", { XX } },
3364 { "(bad)", { XX } },
3365 { "(bad)", { XX } },
3366 { "(bad)", { XX } },
3367 { "(bad)", { XX } },
3368 { "(bad)", { XX } },
3369 { "(bad)", { XX } },
3370 { "(bad)", { XX } },
3371 /* f8 */
3372 { "(bad)", { XX } },
3373 { "(bad)", { XX } },
3374 { "(bad)", { XX } },
3375 { "(bad)", { XX } },
3376 { "(bad)", { XX } },
3377 { "(bad)", { XX } },
3378 { "(bad)", { XX } },
3379 { "(bad)", { XX } },
3380 }
blueswir1c2c73b42009-03-07 16:53:57 +00003381};
3382
bellardbc51c5c2004-03-17 23:46:04 +00003383#define INTERNAL_DISASSEMBLER_ERROR _("<internal disassembler error>")
bellarddc990652003-03-19 00:00:28 +00003384
3385static void
blueswir1c2c73b42009-03-07 16:53:57 +00003386ckprefix (void)
bellarddc990652003-03-19 00:00:28 +00003387{
bellardbc51c5c2004-03-17 23:46:04 +00003388 int newrex;
3389 rex = 0;
bellarddc990652003-03-19 00:00:28 +00003390 prefixes = 0;
bellardbc51c5c2004-03-17 23:46:04 +00003391 used_prefixes = 0;
3392 rex_used = 0;
bellarddc990652003-03-19 00:00:28 +00003393 while (1)
3394 {
Blue Swirl156aa892010-04-18 14:27:44 +00003395 fetch_data(the_info, codep + 1);
bellardbc51c5c2004-03-17 23:46:04 +00003396 newrex = 0;
bellarddc990652003-03-19 00:00:28 +00003397 switch (*codep)
3398 {
bellardbc51c5c2004-03-17 23:46:04 +00003399 /* REX prefixes family. */
3400 case 0x40:
3401 case 0x41:
3402 case 0x42:
3403 case 0x43:
3404 case 0x44:
3405 case 0x45:
3406 case 0x46:
3407 case 0x47:
3408 case 0x48:
3409 case 0x49:
3410 case 0x4a:
3411 case 0x4b:
3412 case 0x4c:
3413 case 0x4d:
3414 case 0x4e:
3415 case 0x4f:
blueswir1c2c73b42009-03-07 16:53:57 +00003416 if (address_mode == mode_64bit)
bellardbc51c5c2004-03-17 23:46:04 +00003417 newrex = *codep;
3418 else
3419 return;
3420 break;
bellarddc990652003-03-19 00:00:28 +00003421 case 0xf3:
3422 prefixes |= PREFIX_REPZ;
3423 break;
3424 case 0xf2:
3425 prefixes |= PREFIX_REPNZ;
3426 break;
3427 case 0xf0:
3428 prefixes |= PREFIX_LOCK;
3429 break;
3430 case 0x2e:
3431 prefixes |= PREFIX_CS;
3432 break;
3433 case 0x36:
3434 prefixes |= PREFIX_SS;
3435 break;
3436 case 0x3e:
3437 prefixes |= PREFIX_DS;
3438 break;
3439 case 0x26:
3440 prefixes |= PREFIX_ES;
3441 break;
3442 case 0x64:
3443 prefixes |= PREFIX_FS;
3444 break;
3445 case 0x65:
3446 prefixes |= PREFIX_GS;
3447 break;
3448 case 0x66:
3449 prefixes |= PREFIX_DATA;
3450 break;
3451 case 0x67:
bellardbc51c5c2004-03-17 23:46:04 +00003452 prefixes |= PREFIX_ADDR;
bellarddc990652003-03-19 00:00:28 +00003453 break;
bellardbc51c5c2004-03-17 23:46:04 +00003454 case FWAIT_OPCODE:
3455 /* fwait is really an instruction. If there are prefixes
3456 before the fwait, they belong to the fwait, *not* to the
3457 following instruction. */
blueswir1c2c73b42009-03-07 16:53:57 +00003458 if (prefixes || rex)
bellardbc51c5c2004-03-17 23:46:04 +00003459 {
3460 prefixes |= PREFIX_FWAIT;
3461 codep++;
3462 return;
3463 }
3464 prefixes = PREFIX_FWAIT;
bellarddc990652003-03-19 00:00:28 +00003465 break;
3466 default:
3467 return;
3468 }
bellardbc51c5c2004-03-17 23:46:04 +00003469 /* Rex is ignored when followed by another prefix. */
3470 if (rex)
3471 {
blueswir1c2c73b42009-03-07 16:53:57 +00003472 rex_used = rex;
3473 return;
bellardbc51c5c2004-03-17 23:46:04 +00003474 }
3475 rex = newrex;
bellarddc990652003-03-19 00:00:28 +00003476 codep++;
3477 }
3478}
3479
bellardbc51c5c2004-03-17 23:46:04 +00003480/* Return the name of the prefix byte PREF, or NULL if PREF is not a
3481 prefix byte. */
bellarddc990652003-03-19 00:00:28 +00003482
bellardbc51c5c2004-03-17 23:46:04 +00003483static const char *
blueswir1c2c73b42009-03-07 16:53:57 +00003484prefix_name (int pref, int sizeflag)
bellardbc51c5c2004-03-17 23:46:04 +00003485{
blueswir188103cf2009-03-07 16:57:53 +00003486 static const char * const rexes [16] =
3487 {
3488 "rex", /* 0x40 */
3489 "rex.B", /* 0x41 */
3490 "rex.X", /* 0x42 */
3491 "rex.XB", /* 0x43 */
3492 "rex.R", /* 0x44 */
3493 "rex.RB", /* 0x45 */
3494 "rex.RX", /* 0x46 */
3495 "rex.RXB", /* 0x47 */
3496 "rex.W", /* 0x48 */
3497 "rex.WB", /* 0x49 */
3498 "rex.WX", /* 0x4a */
3499 "rex.WXB", /* 0x4b */
3500 "rex.WR", /* 0x4c */
3501 "rex.WRB", /* 0x4d */
3502 "rex.WRX", /* 0x4e */
3503 "rex.WRXB", /* 0x4f */
3504 };
3505
bellardbc51c5c2004-03-17 23:46:04 +00003506 switch (pref)
3507 {
3508 /* REX prefixes family. */
3509 case 0x40:
bellardbc51c5c2004-03-17 23:46:04 +00003510 case 0x41:
bellardbc51c5c2004-03-17 23:46:04 +00003511 case 0x42:
bellardbc51c5c2004-03-17 23:46:04 +00003512 case 0x43:
bellardbc51c5c2004-03-17 23:46:04 +00003513 case 0x44:
bellardbc51c5c2004-03-17 23:46:04 +00003514 case 0x45:
bellardbc51c5c2004-03-17 23:46:04 +00003515 case 0x46:
bellardbc51c5c2004-03-17 23:46:04 +00003516 case 0x47:
bellardbc51c5c2004-03-17 23:46:04 +00003517 case 0x48:
bellardbc51c5c2004-03-17 23:46:04 +00003518 case 0x49:
bellardbc51c5c2004-03-17 23:46:04 +00003519 case 0x4a:
bellardbc51c5c2004-03-17 23:46:04 +00003520 case 0x4b:
bellardbc51c5c2004-03-17 23:46:04 +00003521 case 0x4c:
bellardbc51c5c2004-03-17 23:46:04 +00003522 case 0x4d:
bellardbc51c5c2004-03-17 23:46:04 +00003523 case 0x4e:
bellardbc51c5c2004-03-17 23:46:04 +00003524 case 0x4f:
blueswir188103cf2009-03-07 16:57:53 +00003525 return rexes [pref - 0x40];
bellardbc51c5c2004-03-17 23:46:04 +00003526 case 0xf3:
3527 return "repz";
3528 case 0xf2:
3529 return "repnz";
3530 case 0xf0:
3531 return "lock";
3532 case 0x2e:
3533 return "cs";
3534 case 0x36:
3535 return "ss";
3536 case 0x3e:
3537 return "ds";
3538 case 0x26:
3539 return "es";
3540 case 0x64:
3541 return "fs";
3542 case 0x65:
3543 return "gs";
3544 case 0x66:
3545 return (sizeflag & DFLAG) ? "data16" : "data32";
3546 case 0x67:
blueswir1c2c73b42009-03-07 16:53:57 +00003547 if (address_mode == mode_64bit)
3548 return (sizeflag & AFLAG) ? "addr32" : "addr64";
bellardbc51c5c2004-03-17 23:46:04 +00003549 else
blueswir1c2c73b42009-03-07 16:53:57 +00003550 return (sizeflag & AFLAG) ? "addr16" : "addr32";
bellardbc51c5c2004-03-17 23:46:04 +00003551 case FWAIT_OPCODE:
3552 return "fwait";
3553 default:
3554 return NULL;
3555 }
3556}
3557
blueswir188103cf2009-03-07 16:57:53 +00003558static char op_out[MAX_OPERANDS][100];
3559static int op_ad, op_index[MAX_OPERANDS];
blueswir1c2c73b42009-03-07 16:53:57 +00003560static int two_source_ops;
blueswir188103cf2009-03-07 16:57:53 +00003561static bfd_vma op_address[MAX_OPERANDS];
3562static bfd_vma op_riprel[MAX_OPERANDS];
bellardbc51c5c2004-03-17 23:46:04 +00003563static bfd_vma start_pc;
blueswir188103cf2009-03-07 16:57:53 +00003564
bellarddc990652003-03-19 00:00:28 +00003565/*
3566 * On the 386's of 1988, the maximum length of an instruction is 15 bytes.
3567 * (see topic "Redundant prefixes" in the "Differences from 8086"
3568 * section of the "Virtual 8086 Mode" chapter.)
3569 * 'pc' should be the address of this instruction, it will
3570 * be used to print the target address if this is a relative jump or call
3571 * The function returns the length of this instruction in bytes.
3572 */
3573
blueswir1c2c73b42009-03-07 16:53:57 +00003574static char intel_syntax;
bellardbc51c5c2004-03-17 23:46:04 +00003575static char open_char;
3576static char close_char;
3577static char separator_char;
3578static char scale_char;
3579
bellarddc990652003-03-19 00:00:28 +00003580int
blueswir1c2c73b42009-03-07 16:53:57 +00003581print_insn_i386 (bfd_vma pc, disassemble_info *info)
bellarddc990652003-03-19 00:00:28 +00003582{
bellardbc51c5c2004-03-17 23:46:04 +00003583 intel_syntax = -1;
3584
3585 return print_insn (pc, info);
bellarddc990652003-03-19 00:00:28 +00003586}
3587
bellardbc51c5c2004-03-17 23:46:04 +00003588static int
blueswir1c2c73b42009-03-07 16:53:57 +00003589print_insn (bfd_vma pc, disassemble_info *info)
bellarddc990652003-03-19 00:00:28 +00003590{
bellardbc51c5c2004-03-17 23:46:04 +00003591 const struct dis386 *dp;
bellarddc990652003-03-19 00:00:28 +00003592 int i;
blueswir188103cf2009-03-07 16:57:53 +00003593 char *op_txt[MAX_OPERANDS];
bellarddc990652003-03-19 00:00:28 +00003594 int needcomma;
blueswir188103cf2009-03-07 16:57:53 +00003595 unsigned char uses_DATA_prefix, uses_LOCK_prefix;
3596 unsigned char uses_REPNZ_prefix, uses_REPZ_prefix;
bellardbc51c5c2004-03-17 23:46:04 +00003597 int sizeflag;
3598 const char *p;
bellarddc990652003-03-19 00:00:28 +00003599 struct dis_private priv;
blueswir188103cf2009-03-07 16:57:53 +00003600 unsigned char op;
bellarddc990652003-03-19 00:00:28 +00003601
blueswir1c2c73b42009-03-07 16:53:57 +00003602 if (info->mach == bfd_mach_x86_64_intel_syntax
3603 || info->mach == bfd_mach_x86_64)
3604 address_mode = mode_64bit;
3605 else
3606 address_mode = mode_32bit;
bellardbc51c5c2004-03-17 23:46:04 +00003607
blueswir1c2c73b42009-03-07 16:53:57 +00003608 if (intel_syntax == (char) -1)
bellardbc51c5c2004-03-17 23:46:04 +00003609 intel_syntax = (info->mach == bfd_mach_i386_i386_intel_syntax
3610 || info->mach == bfd_mach_x86_64_intel_syntax);
3611
3612 if (info->mach == bfd_mach_i386_i386
3613 || info->mach == bfd_mach_x86_64
3614 || info->mach == bfd_mach_i386_i386_intel_syntax
3615 || info->mach == bfd_mach_x86_64_intel_syntax)
3616 priv.orig_sizeflag = AFLAG | DFLAG;
3617 else if (info->mach == bfd_mach_i386_i8086)
3618 priv.orig_sizeflag = 0;
3619 else
3620 abort ();
3621
3622 for (p = info->disassembler_options; p != NULL; )
3623 {
3624 if (strncmp (p, "x86-64", 6) == 0)
3625 {
blueswir1c2c73b42009-03-07 16:53:57 +00003626 address_mode = mode_64bit;
bellardbc51c5c2004-03-17 23:46:04 +00003627 priv.orig_sizeflag = AFLAG | DFLAG;
3628 }
3629 else if (strncmp (p, "i386", 4) == 0)
3630 {
blueswir1c2c73b42009-03-07 16:53:57 +00003631 address_mode = mode_32bit;
bellardbc51c5c2004-03-17 23:46:04 +00003632 priv.orig_sizeflag = AFLAG | DFLAG;
3633 }
3634 else if (strncmp (p, "i8086", 5) == 0)
3635 {
blueswir1c2c73b42009-03-07 16:53:57 +00003636 address_mode = mode_16bit;
bellardbc51c5c2004-03-17 23:46:04 +00003637 priv.orig_sizeflag = 0;
3638 }
3639 else if (strncmp (p, "intel", 5) == 0)
3640 {
3641 intel_syntax = 1;
3642 }
3643 else if (strncmp (p, "att", 3) == 0)
3644 {
3645 intel_syntax = 0;
3646 }
3647 else if (strncmp (p, "addr", 4) == 0)
3648 {
blueswir188103cf2009-03-07 16:57:53 +00003649 if (address_mode == mode_64bit)
3650 {
3651 if (p[4] == '3' && p[5] == '2')
3652 priv.orig_sizeflag &= ~AFLAG;
3653 else if (p[4] == '6' && p[5] == '4')
3654 priv.orig_sizeflag |= AFLAG;
3655 }
3656 else
3657 {
3658 if (p[4] == '1' && p[5] == '6')
3659 priv.orig_sizeflag &= ~AFLAG;
3660 else if (p[4] == '3' && p[5] == '2')
3661 priv.orig_sizeflag |= AFLAG;
3662 }
bellardbc51c5c2004-03-17 23:46:04 +00003663 }
3664 else if (strncmp (p, "data", 4) == 0)
3665 {
3666 if (p[4] == '1' && p[5] == '6')
3667 priv.orig_sizeflag &= ~DFLAG;
3668 else if (p[4] == '3' && p[5] == '2')
3669 priv.orig_sizeflag |= DFLAG;
3670 }
3671 else if (strncmp (p, "suffix", 6) == 0)
3672 priv.orig_sizeflag |= SUFFIX_ALWAYS;
3673
3674 p = strchr (p, ',');
3675 if (p != NULL)
3676 p++;
3677 }
3678
3679 if (intel_syntax)
3680 {
3681 names64 = intel_names64;
3682 names32 = intel_names32;
3683 names16 = intel_names16;
3684 names8 = intel_names8;
3685 names8rex = intel_names8rex;
3686 names_seg = intel_names_seg;
3687 index16 = intel_index16;
3688 open_char = '[';
3689 close_char = ']';
3690 separator_char = '+';
3691 scale_char = '*';
3692 }
3693 else
3694 {
3695 names64 = att_names64;
3696 names32 = att_names32;
3697 names16 = att_names16;
3698 names8 = att_names8;
3699 names8rex = att_names8rex;
3700 names_seg = att_names_seg;
3701 index16 = att_index16;
3702 open_char = '(';
3703 close_char = ')';
3704 separator_char = ',';
3705 scale_char = ',';
3706 }
3707
3708 /* The output looks better if we put 7 bytes on a line, since that
3709 puts most long word instructions on a single line. */
3710 info->bytes_per_line = 7;
bellarddc990652003-03-19 00:00:28 +00003711
blueswir1c2c73b42009-03-07 16:53:57 +00003712 info->private_data = &priv;
bellarddc990652003-03-19 00:00:28 +00003713 priv.max_fetched = priv.the_buffer;
3714 priv.insn_start = pc;
bellarddc990652003-03-19 00:00:28 +00003715
3716 obuf[0] = 0;
blueswir188103cf2009-03-07 16:57:53 +00003717 for (i = 0; i < MAX_OPERANDS; ++i)
3718 {
3719 op_out[i][0] = 0;
3720 op_index[i] = -1;
3721 }
bellarddc990652003-03-19 00:00:28 +00003722
3723 the_info = info;
3724 start_pc = pc;
bellardbc51c5c2004-03-17 23:46:04 +00003725 start_codep = priv.the_buffer;
3726 codep = priv.the_buffer;
3727
Peter Maydell6ab7e542013-02-20 15:21:09 +00003728 if (sigsetjmp(priv.bailout, 0) != 0)
bellardbc51c5c2004-03-17 23:46:04 +00003729 {
3730 const char *name;
3731
3732 /* Getting here means we tried for data but didn't get it. That
3733 means we have an incomplete instruction of some sort. Just
3734 print the first byte as a prefix or a .byte pseudo-op. */
3735 if (codep > priv.the_buffer)
3736 {
3737 name = prefix_name (priv.the_buffer[0], priv.orig_sizeflag);
3738 if (name != NULL)
3739 (*info->fprintf_func) (info->stream, "%s", name);
3740 else
3741 {
3742 /* Just print the first byte as a .byte instruction. */
3743 (*info->fprintf_func) (info->stream, ".byte 0x%x",
3744 (unsigned int) priv.the_buffer[0]);
3745 }
3746
3747 return 1;
3748 }
3749
3750 return -1;
3751 }
3752
3753 obufp = obuf;
bellarddc990652003-03-19 00:00:28 +00003754 ckprefix ();
3755
bellardbc51c5c2004-03-17 23:46:04 +00003756 insn_codep = codep;
3757 sizeflag = priv.orig_sizeflag;
3758
Blue Swirl156aa892010-04-18 14:27:44 +00003759 fetch_data(info, codep + 1);
bellardbc51c5c2004-03-17 23:46:04 +00003760 two_source_ops = (*codep == 0x62) || (*codep == 0xc8);
3761
blueswir1c2c73b42009-03-07 16:53:57 +00003762 if (((prefixes & PREFIX_FWAIT)
3763 && ((*codep < 0xd8) || (*codep > 0xdf)))
3764 || (rex && rex_used))
bellarddc990652003-03-19 00:00:28 +00003765 {
bellardbc51c5c2004-03-17 23:46:04 +00003766 const char *name;
3767
blueswir1c2c73b42009-03-07 16:53:57 +00003768 /* fwait not followed by floating point instruction, or rex followed
3769 by other prefixes. Print the first prefix. */
bellardbc51c5c2004-03-17 23:46:04 +00003770 name = prefix_name (priv.the_buffer[0], priv.orig_sizeflag);
3771 if (name == NULL)
3772 name = INTERNAL_DISASSEMBLER_ERROR;
3773 (*info->fprintf_func) (info->stream, "%s", name);
3774 return 1;
bellarddc990652003-03-19 00:00:28 +00003775 }
bellardbc51c5c2004-03-17 23:46:04 +00003776
blueswir188103cf2009-03-07 16:57:53 +00003777 op = 0;
bellarddc990652003-03-19 00:00:28 +00003778 if (*codep == 0x0f)
3779 {
blueswir188103cf2009-03-07 16:57:53 +00003780 unsigned char threebyte;
Blue Swirl156aa892010-04-18 14:27:44 +00003781 fetch_data(info, codep + 2);
blueswir188103cf2009-03-07 16:57:53 +00003782 threebyte = *++codep;
3783 dp = &dis386_twobyte[threebyte];
bellarddc990652003-03-19 00:00:28 +00003784 need_modrm = twobyte_has_modrm[*codep];
blueswir188103cf2009-03-07 16:57:53 +00003785 uses_DATA_prefix = twobyte_uses_DATA_prefix[*codep];
3786 uses_REPNZ_prefix = twobyte_uses_REPNZ_prefix[*codep];
3787 uses_REPZ_prefix = twobyte_uses_REPZ_prefix[*codep];
blueswir1c2c73b42009-03-07 16:53:57 +00003788 uses_LOCK_prefix = (*codep & ~0x02) == 0x20;
blueswir188103cf2009-03-07 16:57:53 +00003789 codep++;
3790 if (dp->name == NULL && dp->op[0].bytemode == IS_3BYTE_OPCODE)
3791 {
Blue Swirl156aa892010-04-18 14:27:44 +00003792 fetch_data(info, codep + 2);
blueswir188103cf2009-03-07 16:57:53 +00003793 op = *codep++;
3794 switch (threebyte)
3795 {
3796 case 0x38:
3797 uses_DATA_prefix = threebyte_0x38_uses_DATA_prefix[op];
3798 uses_REPNZ_prefix = threebyte_0x38_uses_REPNZ_prefix[op];
3799 uses_REPZ_prefix = threebyte_0x38_uses_REPZ_prefix[op];
3800 break;
3801 case 0x3a:
3802 uses_DATA_prefix = threebyte_0x3a_uses_DATA_prefix[op];
3803 uses_REPNZ_prefix = threebyte_0x3a_uses_REPNZ_prefix[op];
3804 uses_REPZ_prefix = threebyte_0x3a_uses_REPZ_prefix[op];
3805 break;
3806 default:
3807 break;
3808 }
3809 }
bellarddc990652003-03-19 00:00:28 +00003810 }
3811 else
3812 {
3813 dp = &dis386[*codep];
3814 need_modrm = onebyte_has_modrm[*codep];
blueswir188103cf2009-03-07 16:57:53 +00003815 uses_DATA_prefix = 0;
3816 uses_REPNZ_prefix = 0;
3817 /* pause is 0xf3 0x90. */
3818 uses_REPZ_prefix = *codep == 0x90;
blueswir1c2c73b42009-03-07 16:53:57 +00003819 uses_LOCK_prefix = 0;
blueswir188103cf2009-03-07 16:57:53 +00003820 codep++;
bellarddc990652003-03-19 00:00:28 +00003821 }
bellarddc990652003-03-19 00:00:28 +00003822
blueswir188103cf2009-03-07 16:57:53 +00003823 if (!uses_REPZ_prefix && (prefixes & PREFIX_REPZ))
bellardbc51c5c2004-03-17 23:46:04 +00003824 {
3825 oappend ("repz ");
3826 used_prefixes |= PREFIX_REPZ;
3827 }
blueswir188103cf2009-03-07 16:57:53 +00003828 if (!uses_REPNZ_prefix && (prefixes & PREFIX_REPNZ))
bellardbc51c5c2004-03-17 23:46:04 +00003829 {
3830 oappend ("repnz ");
3831 used_prefixes |= PREFIX_REPNZ;
3832 }
blueswir188103cf2009-03-07 16:57:53 +00003833
blueswir1c2c73b42009-03-07 16:53:57 +00003834 if (!uses_LOCK_prefix && (prefixes & PREFIX_LOCK))
bellardbc51c5c2004-03-17 23:46:04 +00003835 {
3836 oappend ("lock ");
3837 used_prefixes |= PREFIX_LOCK;
3838 }
3839
3840 if (prefixes & PREFIX_ADDR)
3841 {
3842 sizeflag ^= AFLAG;
blueswir188103cf2009-03-07 16:57:53 +00003843 if (dp->op[2].bytemode != loop_jcxz_mode || intel_syntax)
bellardbc51c5c2004-03-17 23:46:04 +00003844 {
blueswir1c2c73b42009-03-07 16:53:57 +00003845 if ((sizeflag & AFLAG) || address_mode == mode_64bit)
bellardbc51c5c2004-03-17 23:46:04 +00003846 oappend ("addr32 ");
3847 else
3848 oappend ("addr16 ");
3849 used_prefixes |= PREFIX_ADDR;
3850 }
3851 }
3852
blueswir188103cf2009-03-07 16:57:53 +00003853 if (!uses_DATA_prefix && (prefixes & PREFIX_DATA))
bellardbc51c5c2004-03-17 23:46:04 +00003854 {
3855 sizeflag ^= DFLAG;
blueswir188103cf2009-03-07 16:57:53 +00003856 if (dp->op[2].bytemode == cond_jump_mode
3857 && dp->op[0].bytemode == v_mode
bellardbc51c5c2004-03-17 23:46:04 +00003858 && !intel_syntax)
3859 {
3860 if (sizeflag & DFLAG)
3861 oappend ("data32 ");
3862 else
3863 oappend ("data16 ");
3864 used_prefixes |= PREFIX_DATA;
3865 }
3866 }
3867
blueswir188103cf2009-03-07 16:57:53 +00003868 if (dp->name == NULL && dp->op[0].bytemode == IS_3BYTE_OPCODE)
blueswir1c2c73b42009-03-07 16:53:57 +00003869 {
blueswir188103cf2009-03-07 16:57:53 +00003870 dp = &three_byte_table[dp->op[1].bytemode][op];
3871 modrm.mod = (*codep >> 6) & 3;
3872 modrm.reg = (*codep >> 3) & 7;
3873 modrm.rm = *codep & 7;
blueswir1c2c73b42009-03-07 16:53:57 +00003874 }
3875 else if (need_modrm)
bellarddc990652003-03-19 00:00:28 +00003876 {
Blue Swirl156aa892010-04-18 14:27:44 +00003877 fetch_data(info, codep + 1);
blueswir188103cf2009-03-07 16:57:53 +00003878 modrm.mod = (*codep >> 6) & 3;
3879 modrm.reg = (*codep >> 3) & 7;
3880 modrm.rm = *codep & 7;
bellarddc990652003-03-19 00:00:28 +00003881 }
3882
blueswir188103cf2009-03-07 16:57:53 +00003883 if (dp->name == NULL && dp->op[0].bytemode == FLOATCODE)
bellarddc990652003-03-19 00:00:28 +00003884 {
bellardbc51c5c2004-03-17 23:46:04 +00003885 dofloat (sizeflag);
bellarddc990652003-03-19 00:00:28 +00003886 }
3887 else
3888 {
bellardbc51c5c2004-03-17 23:46:04 +00003889 int index;
bellarddc990652003-03-19 00:00:28 +00003890 if (dp->name == NULL)
bellardbc51c5c2004-03-17 23:46:04 +00003891 {
blueswir188103cf2009-03-07 16:57:53 +00003892 switch (dp->op[0].bytemode)
bellardbc51c5c2004-03-17 23:46:04 +00003893 {
3894 case USE_GROUPS:
blueswir188103cf2009-03-07 16:57:53 +00003895 dp = &grps[dp->op[1].bytemode][modrm.reg];
bellardbc51c5c2004-03-17 23:46:04 +00003896 break;
3897
3898 case USE_PREFIX_USER_TABLE:
3899 index = 0;
3900 used_prefixes |= (prefixes & PREFIX_REPZ);
3901 if (prefixes & PREFIX_REPZ)
3902 index = 1;
3903 else
3904 {
blueswir188103cf2009-03-07 16:57:53 +00003905 /* We should check PREFIX_REPNZ and PREFIX_REPZ
3906 before PREFIX_DATA. */
3907 used_prefixes |= (prefixes & PREFIX_REPNZ);
3908 if (prefixes & PREFIX_REPNZ)
3909 index = 3;
bellardbc51c5c2004-03-17 23:46:04 +00003910 else
3911 {
blueswir188103cf2009-03-07 16:57:53 +00003912 used_prefixes |= (prefixes & PREFIX_DATA);
3913 if (prefixes & PREFIX_DATA)
3914 index = 2;
bellardbc51c5c2004-03-17 23:46:04 +00003915 }
3916 }
blueswir188103cf2009-03-07 16:57:53 +00003917 dp = &prefix_user_table[dp->op[1].bytemode][index];
bellardbc51c5c2004-03-17 23:46:04 +00003918 break;
3919
3920 case X86_64_SPECIAL:
blueswir1c2c73b42009-03-07 16:53:57 +00003921 index = address_mode == mode_64bit ? 1 : 0;
blueswir188103cf2009-03-07 16:57:53 +00003922 dp = &x86_64_table[dp->op[1].bytemode][index];
bellardbc51c5c2004-03-17 23:46:04 +00003923 break;
3924
3925 default:
3926 oappend (INTERNAL_DISASSEMBLER_ERROR);
3927 break;
3928 }
3929 }
3930
3931 if (putop (dp->name, sizeflag) == 0)
blueswir188103cf2009-03-07 16:57:53 +00003932 {
3933 for (i = 0; i < MAX_OPERANDS; ++i)
3934 {
3935 obufp = op_out[i];
3936 op_ad = MAX_OPERANDS - 1 - i;
3937 if (dp->op[i].rtn)
3938 (*dp->op[i].rtn) (dp->op[i].bytemode, sizeflag);
3939 }
bellardbc51c5c2004-03-17 23:46:04 +00003940 }
bellarddc990652003-03-19 00:00:28 +00003941 }
bellardbc51c5c2004-03-17 23:46:04 +00003942
3943 /* See if any prefixes were not used. If so, print the first one
3944 separately. If we don't do this, we'll wind up printing an
3945 instruction stream which does not precisely correspond to the
3946 bytes we are disassembling. */
3947 if ((prefixes & ~used_prefixes) != 0)
3948 {
3949 const char *name;
3950
3951 name = prefix_name (priv.the_buffer[0], priv.orig_sizeflag);
3952 if (name == NULL)
3953 name = INTERNAL_DISASSEMBLER_ERROR;
3954 (*info->fprintf_func) (info->stream, "%s", name);
3955 return 1;
3956 }
3957 if (rex & ~rex_used)
3958 {
3959 const char *name;
3960 name = prefix_name (rex | 0x40, priv.orig_sizeflag);
3961 if (name == NULL)
3962 name = INTERNAL_DISASSEMBLER_ERROR;
3963 (*info->fprintf_func) (info->stream, "%s ", name);
3964 }
3965
bellarddc990652003-03-19 00:00:28 +00003966 obufp = obuf + strlen (obuf);
3967 for (i = strlen (obuf); i < 6; i++)
3968 oappend (" ");
3969 oappend (" ");
3970 (*info->fprintf_func) (info->stream, "%s", obuf);
bellardbc51c5c2004-03-17 23:46:04 +00003971
3972 /* The enter and bound instructions are printed with operands in the same
3973 order as the intel book; everything else is printed in reverse order. */
3974 if (intel_syntax || two_source_ops)
bellarddc990652003-03-19 00:00:28 +00003975 {
blueswir188103cf2009-03-07 16:57:53 +00003976 bfd_vma riprel;
3977
3978 for (i = 0; i < MAX_OPERANDS; ++i)
3979 op_txt[i] = op_out[i];
3980
3981 for (i = 0; i < (MAX_OPERANDS >> 1); ++i)
3982 {
3983 op_ad = op_index[i];
3984 op_index[i] = op_index[MAX_OPERANDS - 1 - i];
3985 op_index[MAX_OPERANDS - 1 - i] = op_ad;
3986 riprel = op_riprel[i];
3987 op_riprel[i] = op_riprel [MAX_OPERANDS - 1 - i];
3988 op_riprel[MAX_OPERANDS - 1 - i] = riprel;
3989 }
bellarddc990652003-03-19 00:00:28 +00003990 }
3991 else
3992 {
blueswir188103cf2009-03-07 16:57:53 +00003993 for (i = 0; i < MAX_OPERANDS; ++i)
3994 op_txt[MAX_OPERANDS - 1 - i] = op_out[i];
bellarddc990652003-03-19 00:00:28 +00003995 }
blueswir188103cf2009-03-07 16:57:53 +00003996
bellarddc990652003-03-19 00:00:28 +00003997 needcomma = 0;
blueswir188103cf2009-03-07 16:57:53 +00003998 for (i = 0; i < MAX_OPERANDS; ++i)
3999 if (*op_txt[i])
4000 {
4001 if (needcomma)
4002 (*info->fprintf_func) (info->stream, ",");
4003 if (op_index[i] != -1 && !op_riprel[i])
4004 (*info->print_address_func) ((bfd_vma) op_address[op_index[i]], info);
4005 else
4006 (*info->fprintf_func) (info->stream, "%s", op_txt[i]);
4007 needcomma = 1;
4008 }
4009
4010 for (i = 0; i < MAX_OPERANDS; i++)
bellardbc51c5c2004-03-17 23:46:04 +00004011 if (op_index[i] != -1 && op_riprel[i])
4012 {
4013 (*info->fprintf_func) (info->stream, " # ");
4014 (*info->print_address_func) ((bfd_vma) (start_pc + codep - start_codep
4015 + op_address[op_index[i]]), info);
blueswir188103cf2009-03-07 16:57:53 +00004016 break;
bellardbc51c5c2004-03-17 23:46:04 +00004017 }
4018 return codep - priv.the_buffer;
bellarddc990652003-03-19 00:00:28 +00004019}
4020
bellardbc51c5c2004-03-17 23:46:04 +00004021static const char *float_mem[] = {
bellarddc990652003-03-19 00:00:28 +00004022 /* d8 */
bellardbc51c5c2004-03-17 23:46:04 +00004023 "fadd{s||s|}",
4024 "fmul{s||s|}",
4025 "fcom{s||s|}",
4026 "fcomp{s||s|}",
4027 "fsub{s||s|}",
4028 "fsubr{s||s|}",
4029 "fdiv{s||s|}",
4030 "fdivr{s||s|}",
blueswir1c2c73b42009-03-07 16:53:57 +00004031 /* d9 */
bellardbc51c5c2004-03-17 23:46:04 +00004032 "fld{s||s|}",
bellarddc990652003-03-19 00:00:28 +00004033 "(bad)",
bellardbc51c5c2004-03-17 23:46:04 +00004034 "fst{s||s|}",
4035 "fstp{s||s|}",
blueswir1c2c73b42009-03-07 16:53:57 +00004036 "fldenvIC",
bellarddc990652003-03-19 00:00:28 +00004037 "fldcw",
blueswir1c2c73b42009-03-07 16:53:57 +00004038 "fNstenvIC",
bellarddc990652003-03-19 00:00:28 +00004039 "fNstcw",
4040 /* da */
bellardbc51c5c2004-03-17 23:46:04 +00004041 "fiadd{l||l|}",
4042 "fimul{l||l|}",
4043 "ficom{l||l|}",
4044 "ficomp{l||l|}",
4045 "fisub{l||l|}",
4046 "fisubr{l||l|}",
4047 "fidiv{l||l|}",
4048 "fidivr{l||l|}",
bellarddc990652003-03-19 00:00:28 +00004049 /* db */
bellardbc51c5c2004-03-17 23:46:04 +00004050 "fild{l||l|}",
blueswir1c2c73b42009-03-07 16:53:57 +00004051 "fisttp{l||l|}",
bellardbc51c5c2004-03-17 23:46:04 +00004052 "fist{l||l|}",
4053 "fistp{l||l|}",
bellarddc990652003-03-19 00:00:28 +00004054 "(bad)",
bellardbc51c5c2004-03-17 23:46:04 +00004055 "fld{t||t|}",
bellarddc990652003-03-19 00:00:28 +00004056 "(bad)",
bellardbc51c5c2004-03-17 23:46:04 +00004057 "fstp{t||t|}",
bellarddc990652003-03-19 00:00:28 +00004058 /* dc */
bellardbc51c5c2004-03-17 23:46:04 +00004059 "fadd{l||l|}",
4060 "fmul{l||l|}",
4061 "fcom{l||l|}",
4062 "fcomp{l||l|}",
4063 "fsub{l||l|}",
4064 "fsubr{l||l|}",
4065 "fdiv{l||l|}",
4066 "fdivr{l||l|}",
bellarddc990652003-03-19 00:00:28 +00004067 /* dd */
bellardbc51c5c2004-03-17 23:46:04 +00004068 "fld{l||l|}",
blueswir1c2c73b42009-03-07 16:53:57 +00004069 "fisttp{ll||ll|}",
bellardbc51c5c2004-03-17 23:46:04 +00004070 "fst{l||l|}",
4071 "fstp{l||l|}",
blueswir1c2c73b42009-03-07 16:53:57 +00004072 "frstorIC",
bellarddc990652003-03-19 00:00:28 +00004073 "(bad)",
blueswir1c2c73b42009-03-07 16:53:57 +00004074 "fNsaveIC",
bellarddc990652003-03-19 00:00:28 +00004075 "fNstsw",
4076 /* de */
4077 "fiadd",
4078 "fimul",
4079 "ficom",
4080 "ficomp",
4081 "fisub",
4082 "fisubr",
4083 "fidiv",
4084 "fidivr",
4085 /* df */
4086 "fild",
blueswir1c2c73b42009-03-07 16:53:57 +00004087 "fisttp",
bellarddc990652003-03-19 00:00:28 +00004088 "fist",
4089 "fistp",
4090 "fbld",
bellardbc51c5c2004-03-17 23:46:04 +00004091 "fild{ll||ll|}",
bellarddc990652003-03-19 00:00:28 +00004092 "fbstp",
blueswir1c2c73b42009-03-07 16:53:57 +00004093 "fistp{ll||ll|}",
4094};
4095
4096static const unsigned char float_mem_mode[] = {
4097 /* d8 */
4098 d_mode,
4099 d_mode,
4100 d_mode,
4101 d_mode,
4102 d_mode,
4103 d_mode,
4104 d_mode,
4105 d_mode,
4106 /* d9 */
4107 d_mode,
4108 0,
4109 d_mode,
4110 d_mode,
4111 0,
4112 w_mode,
4113 0,
4114 w_mode,
4115 /* da */
4116 d_mode,
4117 d_mode,
4118 d_mode,
4119 d_mode,
4120 d_mode,
4121 d_mode,
4122 d_mode,
4123 d_mode,
4124 /* db */
4125 d_mode,
4126 d_mode,
4127 d_mode,
4128 d_mode,
4129 0,
4130 t_mode,
4131 0,
4132 t_mode,
4133 /* dc */
4134 q_mode,
4135 q_mode,
4136 q_mode,
4137 q_mode,
4138 q_mode,
4139 q_mode,
4140 q_mode,
4141 q_mode,
4142 /* dd */
4143 q_mode,
4144 q_mode,
4145 q_mode,
4146 q_mode,
4147 0,
4148 0,
4149 0,
4150 w_mode,
4151 /* de */
4152 w_mode,
4153 w_mode,
4154 w_mode,
4155 w_mode,
4156 w_mode,
4157 w_mode,
4158 w_mode,
4159 w_mode,
4160 /* df */
4161 w_mode,
4162 w_mode,
4163 w_mode,
4164 w_mode,
4165 t_mode,
4166 q_mode,
4167 t_mode,
4168 q_mode
bellarddc990652003-03-19 00:00:28 +00004169};
4170
blueswir188103cf2009-03-07 16:57:53 +00004171#define ST { OP_ST, 0 }
4172#define STi { OP_STi, 0 }
bellarddc990652003-03-19 00:00:28 +00004173
blueswir188103cf2009-03-07 16:57:53 +00004174#define FGRPd9_2 NULL, { { NULL, 0 } }
4175#define FGRPd9_4 NULL, { { NULL, 1 } }
4176#define FGRPd9_5 NULL, { { NULL, 2 } }
4177#define FGRPd9_6 NULL, { { NULL, 3 } }
4178#define FGRPd9_7 NULL, { { NULL, 4 } }
4179#define FGRPda_5 NULL, { { NULL, 5 } }
4180#define FGRPdb_4 NULL, { { NULL, 6 } }
4181#define FGRPde_3 NULL, { { NULL, 7 } }
4182#define FGRPdf_4 NULL, { { NULL, 8 } }
bellarddc990652003-03-19 00:00:28 +00004183
bellardbc51c5c2004-03-17 23:46:04 +00004184static const struct dis386 float_reg[][8] = {
bellarddc990652003-03-19 00:00:28 +00004185 /* d8 */
4186 {
blueswir188103cf2009-03-07 16:57:53 +00004187 { "fadd", { ST, STi } },
4188 { "fmul", { ST, STi } },
4189 { "fcom", { STi } },
4190 { "fcomp", { STi } },
4191 { "fsub", { ST, STi } },
4192 { "fsubr", { ST, STi } },
4193 { "fdiv", { ST, STi } },
4194 { "fdivr", { ST, STi } },
bellarddc990652003-03-19 00:00:28 +00004195 },
4196 /* d9 */
4197 {
blueswir188103cf2009-03-07 16:57:53 +00004198 { "fld", { STi } },
4199 { "fxch", { STi } },
bellarddc990652003-03-19 00:00:28 +00004200 { FGRPd9_2 },
blueswir188103cf2009-03-07 16:57:53 +00004201 { "(bad)", { XX } },
bellarddc990652003-03-19 00:00:28 +00004202 { FGRPd9_4 },
4203 { FGRPd9_5 },
4204 { FGRPd9_6 },
4205 { FGRPd9_7 },
4206 },
4207 /* da */
4208 {
blueswir188103cf2009-03-07 16:57:53 +00004209 { "fcmovb", { ST, STi } },
4210 { "fcmove", { ST, STi } },
4211 { "fcmovbe",{ ST, STi } },
4212 { "fcmovu", { ST, STi } },
4213 { "(bad)", { XX } },
bellarddc990652003-03-19 00:00:28 +00004214 { FGRPda_5 },
blueswir188103cf2009-03-07 16:57:53 +00004215 { "(bad)", { XX } },
4216 { "(bad)", { XX } },
bellarddc990652003-03-19 00:00:28 +00004217 },
4218 /* db */
4219 {
blueswir188103cf2009-03-07 16:57:53 +00004220 { "fcmovnb",{ ST, STi } },
4221 { "fcmovne",{ ST, STi } },
4222 { "fcmovnbe",{ ST, STi } },
4223 { "fcmovnu",{ ST, STi } },
bellarddc990652003-03-19 00:00:28 +00004224 { FGRPdb_4 },
blueswir188103cf2009-03-07 16:57:53 +00004225 { "fucomi", { ST, STi } },
4226 { "fcomi", { ST, STi } },
4227 { "(bad)", { XX } },
bellarddc990652003-03-19 00:00:28 +00004228 },
4229 /* dc */
4230 {
blueswir188103cf2009-03-07 16:57:53 +00004231 { "fadd", { STi, ST } },
4232 { "fmul", { STi, ST } },
4233 { "(bad)", { XX } },
4234 { "(bad)", { XX } },
4235#if SYSV386_COMPAT
4236 { "fsub", { STi, ST } },
4237 { "fsubr", { STi, ST } },
4238 { "fdiv", { STi, ST } },
4239 { "fdivr", { STi, ST } },
bellardbc51c5c2004-03-17 23:46:04 +00004240#else
blueswir188103cf2009-03-07 16:57:53 +00004241 { "fsubr", { STi, ST } },
4242 { "fsub", { STi, ST } },
4243 { "fdivr", { STi, ST } },
4244 { "fdiv", { STi, ST } },
bellardbc51c5c2004-03-17 23:46:04 +00004245#endif
bellarddc990652003-03-19 00:00:28 +00004246 },
4247 /* dd */
4248 {
blueswir188103cf2009-03-07 16:57:53 +00004249 { "ffree", { STi } },
4250 { "(bad)", { XX } },
4251 { "fst", { STi } },
4252 { "fstp", { STi } },
4253 { "fucom", { STi } },
4254 { "fucomp", { STi } },
4255 { "(bad)", { XX } },
4256 { "(bad)", { XX } },
bellarddc990652003-03-19 00:00:28 +00004257 },
4258 /* de */
4259 {
blueswir188103cf2009-03-07 16:57:53 +00004260 { "faddp", { STi, ST } },
4261 { "fmulp", { STi, ST } },
4262 { "(bad)", { XX } },
bellarddc990652003-03-19 00:00:28 +00004263 { FGRPde_3 },
blueswir188103cf2009-03-07 16:57:53 +00004264#if SYSV386_COMPAT
4265 { "fsubp", { STi, ST } },
4266 { "fsubrp", { STi, ST } },
4267 { "fdivp", { STi, ST } },
4268 { "fdivrp", { STi, ST } },
bellardbc51c5c2004-03-17 23:46:04 +00004269#else
blueswir188103cf2009-03-07 16:57:53 +00004270 { "fsubrp", { STi, ST } },
4271 { "fsubp", { STi, ST } },
4272 { "fdivrp", { STi, ST } },
4273 { "fdivp", { STi, ST } },
bellardbc51c5c2004-03-17 23:46:04 +00004274#endif
bellarddc990652003-03-19 00:00:28 +00004275 },
4276 /* df */
4277 {
blueswir188103cf2009-03-07 16:57:53 +00004278 { "ffreep", { STi } },
4279 { "(bad)", { XX } },
4280 { "(bad)", { XX } },
4281 { "(bad)", { XX } },
bellarddc990652003-03-19 00:00:28 +00004282 { FGRPdf_4 },
blueswir188103cf2009-03-07 16:57:53 +00004283 { "fucomip", { ST, STi } },
4284 { "fcomip", { ST, STi } },
4285 { "(bad)", { XX } },
bellarddc990652003-03-19 00:00:28 +00004286 },
4287};
4288
ths4c7d9dc2008-07-20 18:55:00 +00004289static const char *fgrps[][8] = {
bellarddc990652003-03-19 00:00:28 +00004290 /* d9_2 0 */
4291 {
4292 "fnop","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)",
4293 },
4294
4295 /* d9_4 1 */
4296 {
4297 "fchs","fabs","(bad)","(bad)","ftst","fxam","(bad)","(bad)",
4298 },
4299
4300 /* d9_5 2 */
4301 {
4302 "fld1","fldl2t","fldl2e","fldpi","fldlg2","fldln2","fldz","(bad)",
4303 },
4304
4305 /* d9_6 3 */
4306 {
4307 "f2xm1","fyl2x","fptan","fpatan","fxtract","fprem1","fdecstp","fincstp",
4308 },
4309
4310 /* d9_7 4 */
4311 {
4312 "fprem","fyl2xp1","fsqrt","fsincos","frndint","fscale","fsin","fcos",
4313 },
4314
4315 /* da_5 5 */
4316 {
4317 "(bad)","fucompp","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)",
4318 },
4319
4320 /* db_4 6 */
4321 {
4322 "feni(287 only)","fdisi(287 only)","fNclex","fNinit",
4323 "fNsetpm(287 only)","(bad)","(bad)","(bad)",
4324 },
4325
4326 /* de_3 7 */
4327 {
4328 "(bad)","fcompp","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)",
4329 },
4330
4331 /* df_4 8 */
4332 {
4333 "fNstsw","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)",
4334 },
4335};
4336
4337static void
blueswir1c2c73b42009-03-07 16:53:57 +00004338dofloat (int sizeflag)
bellarddc990652003-03-19 00:00:28 +00004339{
bellardbc51c5c2004-03-17 23:46:04 +00004340 const struct dis386 *dp;
bellarddc990652003-03-19 00:00:28 +00004341 unsigned char floatop;
bellardbc51c5c2004-03-17 23:46:04 +00004342
bellarddc990652003-03-19 00:00:28 +00004343 floatop = codep[-1];
bellardbc51c5c2004-03-17 23:46:04 +00004344
blueswir188103cf2009-03-07 16:57:53 +00004345 if (modrm.mod != 3)
bellarddc990652003-03-19 00:00:28 +00004346 {
blueswir188103cf2009-03-07 16:57:53 +00004347 int fp_indx = (floatop - 0xd8) * 8 + modrm.reg;
blueswir1c2c73b42009-03-07 16:53:57 +00004348
4349 putop (float_mem[fp_indx], sizeflag);
blueswir188103cf2009-03-07 16:57:53 +00004350 obufp = op_out[0];
blueswir1c2c73b42009-03-07 16:53:57 +00004351 op_ad = 2;
4352 OP_E (float_mem_mode[fp_indx], sizeflag);
bellarddc990652003-03-19 00:00:28 +00004353 return;
4354 }
bellardbc51c5c2004-03-17 23:46:04 +00004355 /* Skip mod/rm byte. */
4356 MODRM_CHECK;
bellarddc990652003-03-19 00:00:28 +00004357 codep++;
bellardbc51c5c2004-03-17 23:46:04 +00004358
blueswir188103cf2009-03-07 16:57:53 +00004359 dp = &float_reg[floatop - 0xd8][modrm.reg];
bellarddc990652003-03-19 00:00:28 +00004360 if (dp->name == NULL)
4361 {
blueswir188103cf2009-03-07 16:57:53 +00004362 putop (fgrps[dp->op[0].bytemode][modrm.rm], sizeflag);
bellardbc51c5c2004-03-17 23:46:04 +00004363
4364 /* Instruction fnstsw is only one with strange arg. */
4365 if (floatop == 0xdf && codep[-1] == 0xe0)
blueswir188103cf2009-03-07 16:57:53 +00004366 pstrcpy (op_out[0], sizeof(op_out[0]), names16[0]);
bellarddc990652003-03-19 00:00:28 +00004367 }
4368 else
4369 {
bellardbc51c5c2004-03-17 23:46:04 +00004370 putop (dp->name, sizeflag);
4371
blueswir188103cf2009-03-07 16:57:53 +00004372 obufp = op_out[0];
blueswir1c2c73b42009-03-07 16:53:57 +00004373 op_ad = 2;
blueswir188103cf2009-03-07 16:57:53 +00004374 if (dp->op[0].rtn)
4375 (*dp->op[0].rtn) (dp->op[0].bytemode, sizeflag);
blueswir1c2c73b42009-03-07 16:53:57 +00004376
blueswir188103cf2009-03-07 16:57:53 +00004377 obufp = op_out[1];
blueswir1c2c73b42009-03-07 16:53:57 +00004378 op_ad = 1;
blueswir188103cf2009-03-07 16:57:53 +00004379 if (dp->op[1].rtn)
4380 (*dp->op[1].rtn) (dp->op[1].bytemode, sizeflag);
bellarddc990652003-03-19 00:00:28 +00004381 }
4382}
4383
bellardbc51c5c2004-03-17 23:46:04 +00004384static void
blueswir1c2c73b42009-03-07 16:53:57 +00004385OP_ST (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
bellarddc990652003-03-19 00:00:28 +00004386{
blueswir1c2c73b42009-03-07 16:53:57 +00004387 oappend ("%st" + intel_syntax);
bellarddc990652003-03-19 00:00:28 +00004388}
4389
bellardbc51c5c2004-03-17 23:46:04 +00004390static void
blueswir1c2c73b42009-03-07 16:53:57 +00004391OP_STi (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
bellarddc990652003-03-19 00:00:28 +00004392{
blueswir188103cf2009-03-07 16:57:53 +00004393 snprintf (scratchbuf, sizeof(scratchbuf), "%%st(%d)", modrm.rm);
bellardbc51c5c2004-03-17 23:46:04 +00004394 oappend (scratchbuf + intel_syntax);
bellarddc990652003-03-19 00:00:28 +00004395}
4396
bellardbc51c5c2004-03-17 23:46:04 +00004397/* Capital letters in template are macros. */
4398static int
blueswir1c2c73b42009-03-07 16:53:57 +00004399putop (const char *template, int sizeflag)
bellarddc990652003-03-19 00:00:28 +00004400{
bellardbc51c5c2004-03-17 23:46:04 +00004401 const char *p;
blueswir1c2c73b42009-03-07 16:53:57 +00004402 int alt = 0;
bellardbc51c5c2004-03-17 23:46:04 +00004403
bellarddc990652003-03-19 00:00:28 +00004404 for (p = template; *p; p++)
4405 {
4406 switch (*p)
4407 {
4408 default:
4409 *obufp++ = *p;
4410 break;
bellardbc51c5c2004-03-17 23:46:04 +00004411 case '{':
4412 alt = 0;
4413 if (intel_syntax)
4414 alt += 1;
blueswir1c2c73b42009-03-07 16:53:57 +00004415 if (address_mode == mode_64bit)
bellardbc51c5c2004-03-17 23:46:04 +00004416 alt += 2;
4417 while (alt != 0)
4418 {
4419 while (*++p != '|')
4420 {
4421 if (*p == '}')
4422 {
4423 /* Alternative not valid. */
blueswir1363a37d2008-08-21 17:58:08 +00004424 pstrcpy (obuf, sizeof(obuf), "(bad)");
bellardbc51c5c2004-03-17 23:46:04 +00004425 obufp = obuf + 5;
4426 return 1;
4427 }
4428 else if (*p == '\0')
4429 abort ();
4430 }
4431 alt--;
4432 }
blueswir1c2c73b42009-03-07 16:53:57 +00004433 /* Fall through. */
4434 case 'I':
4435 alt = 1;
4436 continue;
bellardbc51c5c2004-03-17 23:46:04 +00004437 case '|':
4438 while (*++p != '}')
4439 {
4440 if (*p == '\0')
4441 abort ();
4442 }
4443 break;
4444 case '}':
4445 break;
4446 case 'A':
blueswir1c2c73b42009-03-07 16:53:57 +00004447 if (intel_syntax)
4448 break;
blueswir188103cf2009-03-07 16:57:53 +00004449 if (modrm.mod != 3 || (sizeflag & SUFFIX_ALWAYS))
bellardbc51c5c2004-03-17 23:46:04 +00004450 *obufp++ = 'b';
4451 break;
4452 case 'B':
blueswir1c2c73b42009-03-07 16:53:57 +00004453 if (intel_syntax)
4454 break;
bellardbc51c5c2004-03-17 23:46:04 +00004455 if (sizeflag & SUFFIX_ALWAYS)
4456 *obufp++ = 'b';
4457 break;
blueswir1c2c73b42009-03-07 16:53:57 +00004458 case 'C':
4459 if (intel_syntax && !alt)
4460 break;
4461 if ((prefixes & PREFIX_DATA) || (sizeflag & SUFFIX_ALWAYS))
4462 {
4463 if (sizeflag & DFLAG)
4464 *obufp++ = intel_syntax ? 'd' : 'l';
4465 else
4466 *obufp++ = intel_syntax ? 'w' : 's';
4467 used_prefixes |= (prefixes & PREFIX_DATA);
4468 }
4469 break;
blueswir188103cf2009-03-07 16:57:53 +00004470 case 'D':
4471 if (intel_syntax || !(sizeflag & SUFFIX_ALWAYS))
4472 break;
4473 USED_REX (REX_W);
4474 if (modrm.mod == 3)
4475 {
4476 if (rex & REX_W)
4477 *obufp++ = 'q';
4478 else if (sizeflag & DFLAG)
4479 *obufp++ = intel_syntax ? 'd' : 'l';
4480 else
4481 *obufp++ = 'w';
4482 used_prefixes |= (prefixes & PREFIX_DATA);
4483 }
4484 else
4485 *obufp++ = 'w';
4486 break;
bellardbc51c5c2004-03-17 23:46:04 +00004487 case 'E': /* For jcxz/jecxz */
blueswir1c2c73b42009-03-07 16:53:57 +00004488 if (address_mode == mode_64bit)
bellardbc51c5c2004-03-17 23:46:04 +00004489 {
4490 if (sizeflag & AFLAG)
4491 *obufp++ = 'r';
4492 else
4493 *obufp++ = 'e';
4494 }
4495 else
4496 if (sizeflag & AFLAG)
4497 *obufp++ = 'e';
4498 used_prefixes |= (prefixes & PREFIX_ADDR);
4499 break;
4500 case 'F':
blueswir1c2c73b42009-03-07 16:53:57 +00004501 if (intel_syntax)
4502 break;
bellardbc51c5c2004-03-17 23:46:04 +00004503 if ((prefixes & PREFIX_ADDR) || (sizeflag & SUFFIX_ALWAYS))
4504 {
4505 if (sizeflag & AFLAG)
blueswir1c2c73b42009-03-07 16:53:57 +00004506 *obufp++ = address_mode == mode_64bit ? 'q' : 'l';
bellardbc51c5c2004-03-17 23:46:04 +00004507 else
blueswir1c2c73b42009-03-07 16:53:57 +00004508 *obufp++ = address_mode == mode_64bit ? 'l' : 'w';
bellardbc51c5c2004-03-17 23:46:04 +00004509 used_prefixes |= (prefixes & PREFIX_ADDR);
4510 }
4511 break;
blueswir188103cf2009-03-07 16:57:53 +00004512 case 'G':
4513 if (intel_syntax || (obufp[-1] != 's' && !(sizeflag & SUFFIX_ALWAYS)))
4514 break;
4515 if ((rex & REX_W) || (sizeflag & DFLAG))
4516 *obufp++ = 'l';
4517 else
4518 *obufp++ = 'w';
4519 if (!(rex & REX_W))
4520 used_prefixes |= (prefixes & PREFIX_DATA);
4521 break;
bellardbc51c5c2004-03-17 23:46:04 +00004522 case 'H':
blueswir1c2c73b42009-03-07 16:53:57 +00004523 if (intel_syntax)
4524 break;
bellardbc51c5c2004-03-17 23:46:04 +00004525 if ((prefixes & (PREFIX_CS | PREFIX_DS)) == PREFIX_CS
4526 || (prefixes & (PREFIX_CS | PREFIX_DS)) == PREFIX_DS)
4527 {
4528 used_prefixes |= prefixes & (PREFIX_CS | PREFIX_DS);
4529 *obufp++ = ',';
4530 *obufp++ = 'p';
4531 if (prefixes & PREFIX_DS)
4532 *obufp++ = 't';
4533 else
4534 *obufp++ = 'n';
4535 }
4536 break;
blueswir1c2c73b42009-03-07 16:53:57 +00004537 case 'J':
4538 if (intel_syntax)
4539 break;
4540 *obufp++ = 'l';
4541 break;
blueswir188103cf2009-03-07 16:57:53 +00004542 case 'K':
4543 USED_REX (REX_W);
4544 if (rex & REX_W)
4545 *obufp++ = 'q';
4546 else
4547 *obufp++ = 'd';
4548 break;
blueswir1c2c73b42009-03-07 16:53:57 +00004549 case 'Z':
4550 if (intel_syntax)
4551 break;
4552 if (address_mode == mode_64bit && (sizeflag & SUFFIX_ALWAYS))
4553 {
4554 *obufp++ = 'q';
4555 break;
4556 }
4557 /* Fall through. */
bellardbc51c5c2004-03-17 23:46:04 +00004558 case 'L':
blueswir1c2c73b42009-03-07 16:53:57 +00004559 if (intel_syntax)
4560 break;
bellardbc51c5c2004-03-17 23:46:04 +00004561 if (sizeflag & SUFFIX_ALWAYS)
4562 *obufp++ = 'l';
bellarddc990652003-03-19 00:00:28 +00004563 break;
4564 case 'N':
4565 if ((prefixes & PREFIX_FWAIT) == 0)
4566 *obufp++ = 'n';
bellardbc51c5c2004-03-17 23:46:04 +00004567 else
4568 used_prefixes |= PREFIX_FWAIT;
4569 break;
4570 case 'O':
blueswir188103cf2009-03-07 16:57:53 +00004571 USED_REX (REX_W);
4572 if (rex & REX_W)
bellardbc51c5c2004-03-17 23:46:04 +00004573 *obufp++ = 'o';
blueswir188103cf2009-03-07 16:57:53 +00004574 else if (intel_syntax && (sizeflag & DFLAG))
4575 *obufp++ = 'q';
bellardbc51c5c2004-03-17 23:46:04 +00004576 else
4577 *obufp++ = 'd';
blueswir188103cf2009-03-07 16:57:53 +00004578 if (!(rex & REX_W))
4579 used_prefixes |= (prefixes & PREFIX_DATA);
bellardbc51c5c2004-03-17 23:46:04 +00004580 break;
4581 case 'T':
blueswir1c2c73b42009-03-07 16:53:57 +00004582 if (intel_syntax)
4583 break;
4584 if (address_mode == mode_64bit && (sizeflag & DFLAG))
bellardbc51c5c2004-03-17 23:46:04 +00004585 {
4586 *obufp++ = 'q';
4587 break;
4588 }
4589 /* Fall through. */
4590 case 'P':
blueswir1c2c73b42009-03-07 16:53:57 +00004591 if (intel_syntax)
4592 break;
bellardbc51c5c2004-03-17 23:46:04 +00004593 if ((prefixes & PREFIX_DATA)
blueswir188103cf2009-03-07 16:57:53 +00004594 || (rex & REX_W)
bellardbc51c5c2004-03-17 23:46:04 +00004595 || (sizeflag & SUFFIX_ALWAYS))
4596 {
blueswir188103cf2009-03-07 16:57:53 +00004597 USED_REX (REX_W);
4598 if (rex & REX_W)
bellardbc51c5c2004-03-17 23:46:04 +00004599 *obufp++ = 'q';
4600 else
4601 {
4602 if (sizeflag & DFLAG)
4603 *obufp++ = 'l';
4604 else
4605 *obufp++ = 'w';
bellardbc51c5c2004-03-17 23:46:04 +00004606 }
blueswir1c2c73b42009-03-07 16:53:57 +00004607 used_prefixes |= (prefixes & PREFIX_DATA);
bellardbc51c5c2004-03-17 23:46:04 +00004608 }
4609 break;
4610 case 'U':
blueswir1c2c73b42009-03-07 16:53:57 +00004611 if (intel_syntax)
4612 break;
4613 if (address_mode == mode_64bit && (sizeflag & DFLAG))
bellardbc51c5c2004-03-17 23:46:04 +00004614 {
blueswir188103cf2009-03-07 16:57:53 +00004615 if (modrm.mod != 3 || (sizeflag & SUFFIX_ALWAYS))
blueswir1c2c73b42009-03-07 16:53:57 +00004616 *obufp++ = 'q';
bellardbc51c5c2004-03-17 23:46:04 +00004617 break;
4618 }
4619 /* Fall through. */
4620 case 'Q':
blueswir1c2c73b42009-03-07 16:53:57 +00004621 if (intel_syntax && !alt)
4622 break;
blueswir188103cf2009-03-07 16:57:53 +00004623 USED_REX (REX_W);
4624 if (modrm.mod != 3 || (sizeflag & SUFFIX_ALWAYS))
bellardbc51c5c2004-03-17 23:46:04 +00004625 {
blueswir188103cf2009-03-07 16:57:53 +00004626 if (rex & REX_W)
bellardbc51c5c2004-03-17 23:46:04 +00004627 *obufp++ = 'q';
4628 else
4629 {
4630 if (sizeflag & DFLAG)
blueswir1c2c73b42009-03-07 16:53:57 +00004631 *obufp++ = intel_syntax ? 'd' : 'l';
bellardbc51c5c2004-03-17 23:46:04 +00004632 else
4633 *obufp++ = 'w';
bellardbc51c5c2004-03-17 23:46:04 +00004634 }
blueswir1c2c73b42009-03-07 16:53:57 +00004635 used_prefixes |= (prefixes & PREFIX_DATA);
bellardbc51c5c2004-03-17 23:46:04 +00004636 }
4637 break;
4638 case 'R':
blueswir188103cf2009-03-07 16:57:53 +00004639 USED_REX (REX_W);
4640 if (rex & REX_W)
4641 *obufp++ = 'q';
4642 else if (sizeflag & DFLAG)
bellardbc51c5c2004-03-17 23:46:04 +00004643 {
blueswir188103cf2009-03-07 16:57:53 +00004644 if (intel_syntax)
bellardbc51c5c2004-03-17 23:46:04 +00004645 *obufp++ = 'd';
bellardbc51c5c2004-03-17 23:46:04 +00004646 else
blueswir188103cf2009-03-07 16:57:53 +00004647 *obufp++ = 'l';
bellardbc51c5c2004-03-17 23:46:04 +00004648 }
4649 else
blueswir188103cf2009-03-07 16:57:53 +00004650 *obufp++ = 'w';
4651 if (intel_syntax && !p[1]
4652 && ((rex & REX_W) || (sizeflag & DFLAG)))
4653 *obufp++ = 'e';
4654 if (!(rex & REX_W))
bellardbc51c5c2004-03-17 23:46:04 +00004655 used_prefixes |= (prefixes & PREFIX_DATA);
bellarddc990652003-03-19 00:00:28 +00004656 break;
blueswir1c2c73b42009-03-07 16:53:57 +00004657 case 'V':
4658 if (intel_syntax)
4659 break;
4660 if (address_mode == mode_64bit && (sizeflag & DFLAG))
4661 {
4662 if (sizeflag & SUFFIX_ALWAYS)
4663 *obufp++ = 'q';
4664 break;
4665 }
4666 /* Fall through. */
bellarddc990652003-03-19 00:00:28 +00004667 case 'S':
blueswir1c2c73b42009-03-07 16:53:57 +00004668 if (intel_syntax)
4669 break;
bellardbc51c5c2004-03-17 23:46:04 +00004670 if (sizeflag & SUFFIX_ALWAYS)
4671 {
blueswir188103cf2009-03-07 16:57:53 +00004672 if (rex & REX_W)
bellardbc51c5c2004-03-17 23:46:04 +00004673 *obufp++ = 'q';
4674 else
4675 {
4676 if (sizeflag & DFLAG)
4677 *obufp++ = 'l';
4678 else
4679 *obufp++ = 'w';
4680 used_prefixes |= (prefixes & PREFIX_DATA);
4681 }
4682 }
bellarddc990652003-03-19 00:00:28 +00004683 break;
bellardbc51c5c2004-03-17 23:46:04 +00004684 case 'X':
4685 if (prefixes & PREFIX_DATA)
4686 *obufp++ = 'd';
4687 else
4688 *obufp++ = 's';
blueswir1c2c73b42009-03-07 16:53:57 +00004689 used_prefixes |= (prefixes & PREFIX_DATA);
bellardbc51c5c2004-03-17 23:46:04 +00004690 break;
4691 case 'Y':
blueswir1c2c73b42009-03-07 16:53:57 +00004692 if (intel_syntax)
4693 break;
blueswir188103cf2009-03-07 16:57:53 +00004694 if (rex & REX_W)
bellardbc51c5c2004-03-17 23:46:04 +00004695 {
blueswir188103cf2009-03-07 16:57:53 +00004696 USED_REX (REX_W);
bellardbc51c5c2004-03-17 23:46:04 +00004697 *obufp++ = 'q';
4698 }
4699 break;
4700 /* implicit operand size 'l' for i386 or 'q' for x86-64 */
bellarddc990652003-03-19 00:00:28 +00004701 case 'W':
4702 /* operand size flag for cwtl, cbtw */
blueswir188103cf2009-03-07 16:57:53 +00004703 USED_REX (REX_W);
4704 if (rex & REX_W)
4705 {
4706 if (intel_syntax)
4707 *obufp++ = 'd';
4708 else
4709 *obufp++ = 'l';
4710 }
bellardbc51c5c2004-03-17 23:46:04 +00004711 else if (sizeflag & DFLAG)
bellarddc990652003-03-19 00:00:28 +00004712 *obufp++ = 'w';
4713 else
4714 *obufp++ = 'b';
blueswir188103cf2009-03-07 16:57:53 +00004715 if (!(rex & REX_W))
bellardbc51c5c2004-03-17 23:46:04 +00004716 used_prefixes |= (prefixes & PREFIX_DATA);
bellarddc990652003-03-19 00:00:28 +00004717 break;
4718 }
blueswir1c2c73b42009-03-07 16:53:57 +00004719 alt = 0;
bellarddc990652003-03-19 00:00:28 +00004720 }
4721 *obufp = 0;
bellardbc51c5c2004-03-17 23:46:04 +00004722 return 0;
bellarddc990652003-03-19 00:00:28 +00004723}
4724
4725static void
blueswir1c2c73b42009-03-07 16:53:57 +00004726oappend (const char *s)
bellarddc990652003-03-19 00:00:28 +00004727{
blueswir14d5e2b32008-08-26 17:07:04 +00004728 strcpy (obufp, s);
bellarddc990652003-03-19 00:00:28 +00004729 obufp += strlen (s);
bellarddc990652003-03-19 00:00:28 +00004730}
4731
4732static void
blueswir1c2c73b42009-03-07 16:53:57 +00004733append_seg (void)
bellarddc990652003-03-19 00:00:28 +00004734{
4735 if (prefixes & PREFIX_CS)
bellardbc51c5c2004-03-17 23:46:04 +00004736 {
4737 used_prefixes |= PREFIX_CS;
4738 oappend ("%cs:" + intel_syntax);
4739 }
bellarddc990652003-03-19 00:00:28 +00004740 if (prefixes & PREFIX_DS)
bellardbc51c5c2004-03-17 23:46:04 +00004741 {
4742 used_prefixes |= PREFIX_DS;
4743 oappend ("%ds:" + intel_syntax);
4744 }
bellarddc990652003-03-19 00:00:28 +00004745 if (prefixes & PREFIX_SS)
bellardbc51c5c2004-03-17 23:46:04 +00004746 {
4747 used_prefixes |= PREFIX_SS;
4748 oappend ("%ss:" + intel_syntax);
4749 }
bellarddc990652003-03-19 00:00:28 +00004750 if (prefixes & PREFIX_ES)
bellardbc51c5c2004-03-17 23:46:04 +00004751 {
4752 used_prefixes |= PREFIX_ES;
4753 oappend ("%es:" + intel_syntax);
4754 }
bellarddc990652003-03-19 00:00:28 +00004755 if (prefixes & PREFIX_FS)
bellardbc51c5c2004-03-17 23:46:04 +00004756 {
4757 used_prefixes |= PREFIX_FS;
4758 oappend ("%fs:" + intel_syntax);
4759 }
bellarddc990652003-03-19 00:00:28 +00004760 if (prefixes & PREFIX_GS)
bellardbc51c5c2004-03-17 23:46:04 +00004761 {
4762 used_prefixes |= PREFIX_GS;
4763 oappend ("%gs:" + intel_syntax);
4764 }
bellarddc990652003-03-19 00:00:28 +00004765}
4766
bellardbc51c5c2004-03-17 23:46:04 +00004767static void
blueswir1c2c73b42009-03-07 16:53:57 +00004768OP_indirE (int bytemode, int sizeflag)
bellarddc990652003-03-19 00:00:28 +00004769{
bellardbc51c5c2004-03-17 23:46:04 +00004770 if (!intel_syntax)
4771 oappend ("*");
4772 OP_E (bytemode, sizeflag);
bellarddc990652003-03-19 00:00:28 +00004773}
4774
bellardbc51c5c2004-03-17 23:46:04 +00004775static void
blueswir1363a37d2008-08-21 17:58:08 +00004776print_operand_value (char *buf, size_t bufsize, int hex, bfd_vma disp)
bellarddc990652003-03-19 00:00:28 +00004777{
blueswir1c2c73b42009-03-07 16:53:57 +00004778 if (address_mode == mode_64bit)
bellardbc51c5c2004-03-17 23:46:04 +00004779 {
4780 if (hex)
4781 {
4782 char tmp[30];
4783 int i;
4784 buf[0] = '0';
4785 buf[1] = 'x';
blueswir1363a37d2008-08-21 17:58:08 +00004786 snprintf_vma (tmp, sizeof(tmp), disp);
Peter Maydellaf180782013-02-02 17:17:54 +00004787 for (i = 0; tmp[i] == '0' && tmp[i + 1]; i++) {
4788 }
blueswir1363a37d2008-08-21 17:58:08 +00004789 pstrcpy (buf + 2, bufsize - 2, tmp + i);
bellardbc51c5c2004-03-17 23:46:04 +00004790 }
4791 else
4792 {
4793 bfd_signed_vma v = disp;
4794 char tmp[30];
4795 int i;
4796 if (v < 0)
4797 {
4798 *(buf++) = '-';
4799 v = -disp;
4800 /* Check for possible overflow on 0x8000000000000000. */
4801 if (v < 0)
4802 {
blueswir1363a37d2008-08-21 17:58:08 +00004803 pstrcpy (buf, bufsize, "9223372036854775808");
bellardbc51c5c2004-03-17 23:46:04 +00004804 return;
4805 }
4806 }
4807 if (!v)
4808 {
blueswir1363a37d2008-08-21 17:58:08 +00004809 pstrcpy (buf, bufsize, "0");
bellardbc51c5c2004-03-17 23:46:04 +00004810 return;
4811 }
bellarddc990652003-03-19 00:00:28 +00004812
bellardbc51c5c2004-03-17 23:46:04 +00004813 i = 0;
4814 tmp[29] = 0;
4815 while (v)
4816 {
4817 tmp[28 - i] = (v % 10) + '0';
4818 v /= 10;
4819 i++;
4820 }
blueswir1363a37d2008-08-21 17:58:08 +00004821 pstrcpy (buf, bufsize, tmp + 29 - i);
bellardbc51c5c2004-03-17 23:46:04 +00004822 }
4823 }
4824 else
4825 {
4826 if (hex)
blueswir1363a37d2008-08-21 17:58:08 +00004827 snprintf (buf, bufsize, "0x%x", (unsigned int) disp);
bellardbc51c5c2004-03-17 23:46:04 +00004828 else
blueswir1363a37d2008-08-21 17:58:08 +00004829 snprintf (buf, bufsize, "%d", (int) disp);
bellardbc51c5c2004-03-17 23:46:04 +00004830 }
4831}
4832
blueswir188103cf2009-03-07 16:57:53 +00004833/* Put DISP in BUF as signed hex number. */
4834
4835static void
4836print_displacement (char *buf, bfd_vma disp)
4837{
4838 bfd_signed_vma val = disp;
4839 char tmp[30];
4840 int i, j = 0;
4841
4842 if (val < 0)
4843 {
4844 buf[j++] = '-';
4845 val = -disp;
4846
4847 /* Check for possible overflow. */
4848 if (val < 0)
4849 {
4850 switch (address_mode)
4851 {
4852 case mode_64bit:
4853 strcpy (buf + j, "0x8000000000000000");
4854 break;
4855 case mode_32bit:
4856 strcpy (buf + j, "0x80000000");
4857 break;
4858 case mode_16bit:
4859 strcpy (buf + j, "0x8000");
4860 break;
4861 }
4862 return;
4863 }
4864 }
4865
4866 buf[j++] = '0';
4867 buf[j++] = 'x';
4868
4869 snprintf_vma (tmp, sizeof(tmp), val);
4870 for (i = 0; tmp[i] == '0'; i++)
4871 continue;
4872 if (tmp[i] == '\0')
4873 i--;
4874 strcpy (buf + j, tmp + i);
4875}
4876
bellardbc51c5c2004-03-17 23:46:04 +00004877static void
blueswir1c2c73b42009-03-07 16:53:57 +00004878intel_operand_size (int bytemode, int sizeflag)
4879{
4880 switch (bytemode)
4881 {
4882 case b_mode:
blueswir188103cf2009-03-07 16:57:53 +00004883 case dqb_mode:
blueswir1c2c73b42009-03-07 16:53:57 +00004884 oappend ("BYTE PTR ");
4885 break;
4886 case w_mode:
4887 case dqw_mode:
4888 oappend ("WORD PTR ");
4889 break;
4890 case stack_v_mode:
4891 if (address_mode == mode_64bit && (sizeflag & DFLAG))
4892 {
4893 oappend ("QWORD PTR ");
4894 used_prefixes |= (prefixes & PREFIX_DATA);
4895 break;
4896 }
4897 /* FALLTHRU */
4898 case v_mode:
4899 case dq_mode:
blueswir188103cf2009-03-07 16:57:53 +00004900 USED_REX (REX_W);
4901 if (rex & REX_W)
blueswir1c2c73b42009-03-07 16:53:57 +00004902 oappend ("QWORD PTR ");
4903 else if ((sizeflag & DFLAG) || bytemode == dq_mode)
4904 oappend ("DWORD PTR ");
4905 else
4906 oappend ("WORD PTR ");
4907 used_prefixes |= (prefixes & PREFIX_DATA);
4908 break;
blueswir188103cf2009-03-07 16:57:53 +00004909 case z_mode:
4910 if ((rex & REX_W) || (sizeflag & DFLAG))
4911 *obufp++ = 'D';
4912 oappend ("WORD PTR ");
4913 if (!(rex & REX_W))
4914 used_prefixes |= (prefixes & PREFIX_DATA);
4915 break;
blueswir1c2c73b42009-03-07 16:53:57 +00004916 case d_mode:
blueswir188103cf2009-03-07 16:57:53 +00004917 case dqd_mode:
blueswir1c2c73b42009-03-07 16:53:57 +00004918 oappend ("DWORD PTR ");
4919 break;
4920 case q_mode:
4921 oappend ("QWORD PTR ");
4922 break;
4923 case m_mode:
4924 if (address_mode == mode_64bit)
4925 oappend ("QWORD PTR ");
4926 else
4927 oappend ("DWORD PTR ");
4928 break;
4929 case f_mode:
4930 if (sizeflag & DFLAG)
4931 oappend ("FWORD PTR ");
4932 else
4933 oappend ("DWORD PTR ");
4934 used_prefixes |= (prefixes & PREFIX_DATA);
4935 break;
4936 case t_mode:
4937 oappend ("TBYTE PTR ");
4938 break;
4939 case x_mode:
4940 oappend ("XMMWORD PTR ");
4941 break;
blueswir188103cf2009-03-07 16:57:53 +00004942 case o_mode:
4943 oappend ("OWORD PTR ");
4944 break;
blueswir1c2c73b42009-03-07 16:53:57 +00004945 default:
4946 break;
4947 }
4948}
4949
4950static void
4951OP_E (int bytemode, int sizeflag)
bellardbc51c5c2004-03-17 23:46:04 +00004952{
4953 bfd_vma disp;
4954 int add = 0;
4955 int riprel = 0;
blueswir188103cf2009-03-07 16:57:53 +00004956 USED_REX (REX_B);
4957 if (rex & REX_B)
bellardbc51c5c2004-03-17 23:46:04 +00004958 add += 8;
4959
4960 /* Skip mod/rm byte. */
4961 MODRM_CHECK;
bellarddc990652003-03-19 00:00:28 +00004962 codep++;
4963
blueswir188103cf2009-03-07 16:57:53 +00004964 if (modrm.mod == 3)
bellarddc990652003-03-19 00:00:28 +00004965 {
4966 switch (bytemode)
4967 {
4968 case b_mode:
bellardbc51c5c2004-03-17 23:46:04 +00004969 USED_REX (0);
4970 if (rex)
blueswir188103cf2009-03-07 16:57:53 +00004971 oappend (names8rex[modrm.rm + add]);
bellardbc51c5c2004-03-17 23:46:04 +00004972 else
blueswir188103cf2009-03-07 16:57:53 +00004973 oappend (names8[modrm.rm + add]);
bellarddc990652003-03-19 00:00:28 +00004974 break;
4975 case w_mode:
blueswir188103cf2009-03-07 16:57:53 +00004976 oappend (names16[modrm.rm + add]);
bellardbc51c5c2004-03-17 23:46:04 +00004977 break;
4978 case d_mode:
blueswir188103cf2009-03-07 16:57:53 +00004979 oappend (names32[modrm.rm + add]);
bellardbc51c5c2004-03-17 23:46:04 +00004980 break;
4981 case q_mode:
blueswir188103cf2009-03-07 16:57:53 +00004982 oappend (names64[modrm.rm + add]);
bellardbc51c5c2004-03-17 23:46:04 +00004983 break;
4984 case m_mode:
blueswir1c2c73b42009-03-07 16:53:57 +00004985 if (address_mode == mode_64bit)
blueswir188103cf2009-03-07 16:57:53 +00004986 oappend (names64[modrm.rm + add]);
bellardbc51c5c2004-03-17 23:46:04 +00004987 else
blueswir188103cf2009-03-07 16:57:53 +00004988 oappend (names32[modrm.rm + add]);
bellarddc990652003-03-19 00:00:28 +00004989 break;
blueswir1c2c73b42009-03-07 16:53:57 +00004990 case stack_v_mode:
4991 if (address_mode == mode_64bit && (sizeflag & DFLAG))
4992 {
blueswir188103cf2009-03-07 16:57:53 +00004993 oappend (names64[modrm.rm + add]);
blueswir1c2c73b42009-03-07 16:53:57 +00004994 used_prefixes |= (prefixes & PREFIX_DATA);
4995 break;
4996 }
4997 bytemode = v_mode;
4998 /* FALLTHRU */
bellarddc990652003-03-19 00:00:28 +00004999 case v_mode:
blueswir1c2c73b42009-03-07 16:53:57 +00005000 case dq_mode:
blueswir188103cf2009-03-07 16:57:53 +00005001 case dqb_mode:
5002 case dqd_mode:
blueswir1c2c73b42009-03-07 16:53:57 +00005003 case dqw_mode:
blueswir188103cf2009-03-07 16:57:53 +00005004 USED_REX (REX_W);
5005 if (rex & REX_W)
5006 oappend (names64[modrm.rm + add]);
blueswir1c2c73b42009-03-07 16:53:57 +00005007 else if ((sizeflag & DFLAG) || bytemode != v_mode)
blueswir188103cf2009-03-07 16:57:53 +00005008 oappend (names32[modrm.rm + add]);
bellarddc990652003-03-19 00:00:28 +00005009 else
blueswir188103cf2009-03-07 16:57:53 +00005010 oappend (names16[modrm.rm + add]);
bellardbc51c5c2004-03-17 23:46:04 +00005011 used_prefixes |= (prefixes & PREFIX_DATA);
5012 break;
5013 case 0:
bellarddc990652003-03-19 00:00:28 +00005014 break;
5015 default:
bellardbc51c5c2004-03-17 23:46:04 +00005016 oappend (INTERNAL_DISASSEMBLER_ERROR);
bellarddc990652003-03-19 00:00:28 +00005017 break;
5018 }
bellardbc51c5c2004-03-17 23:46:04 +00005019 return;
bellarddc990652003-03-19 00:00:28 +00005020 }
5021
5022 disp = 0;
blueswir1c2c73b42009-03-07 16:53:57 +00005023 if (intel_syntax)
5024 intel_operand_size (bytemode, sizeflag);
bellardbc51c5c2004-03-17 23:46:04 +00005025 append_seg ();
bellarddc990652003-03-19 00:00:28 +00005026
blueswir188103cf2009-03-07 16:57:53 +00005027 if ((sizeflag & AFLAG) || address_mode == mode_64bit)
bellarddc990652003-03-19 00:00:28 +00005028 {
blueswir188103cf2009-03-07 16:57:53 +00005029 /* 32/64 bit address mode */
5030 int havedisp;
bellarddc990652003-03-19 00:00:28 +00005031 int havesib;
5032 int havebase;
5033 int base;
5034 int index = 0;
5035 int scale = 0;
5036
5037 havesib = 0;
5038 havebase = 1;
blueswir188103cf2009-03-07 16:57:53 +00005039 base = modrm.rm;
bellarddc990652003-03-19 00:00:28 +00005040
5041 if (base == 4)
5042 {
5043 havesib = 1;
Blue Swirl156aa892010-04-18 14:27:44 +00005044 fetch_data(the_info, codep + 1);
bellarddc990652003-03-19 00:00:28 +00005045 index = (*codep >> 3) & 7;
blueswir1c2c73b42009-03-07 16:53:57 +00005046 if (address_mode == mode_64bit || index != 0x4)
5047 /* When INDEX == 0x4 in 32 bit mode, SCALE is ignored. */
5048 scale = (*codep >> 6) & 3;
bellarddc990652003-03-19 00:00:28 +00005049 base = *codep & 7;
blueswir188103cf2009-03-07 16:57:53 +00005050 USED_REX (REX_X);
5051 if (rex & REX_X)
bellardbc51c5c2004-03-17 23:46:04 +00005052 index += 8;
bellarddc990652003-03-19 00:00:28 +00005053 codep++;
5054 }
blueswir1c2c73b42009-03-07 16:53:57 +00005055 base += add;
bellarddc990652003-03-19 00:00:28 +00005056
blueswir188103cf2009-03-07 16:57:53 +00005057 switch (modrm.mod)
bellarddc990652003-03-19 00:00:28 +00005058 {
5059 case 0:
bellardbc51c5c2004-03-17 23:46:04 +00005060 if ((base & 7) == 5)
bellarddc990652003-03-19 00:00:28 +00005061 {
5062 havebase = 0;
blueswir1c2c73b42009-03-07 16:53:57 +00005063 if (address_mode == mode_64bit && !havesib)
bellardbc51c5c2004-03-17 23:46:04 +00005064 riprel = 1;
5065 disp = get32s ();
bellarddc990652003-03-19 00:00:28 +00005066 }
5067 break;
5068 case 1:
Blue Swirl156aa892010-04-18 14:27:44 +00005069 fetch_data (the_info, codep + 1);
bellarddc990652003-03-19 00:00:28 +00005070 disp = *codep++;
5071 if ((disp & 0x80) != 0)
5072 disp -= 0x100;
5073 break;
5074 case 2:
bellardbc51c5c2004-03-17 23:46:04 +00005075 disp = get32s ();
bellarddc990652003-03-19 00:00:28 +00005076 break;
5077 }
5078
blueswir188103cf2009-03-07 16:57:53 +00005079 havedisp = havebase || (havesib && (index != 4 || scale != 0));
5080
bellardbc51c5c2004-03-17 23:46:04 +00005081 if (!intel_syntax)
blueswir188103cf2009-03-07 16:57:53 +00005082 if (modrm.mod != 0 || (base & 7) == 5)
blueswir1c2c73b42009-03-07 16:53:57 +00005083 {
blueswir188103cf2009-03-07 16:57:53 +00005084 if (havedisp || riprel)
5085 print_displacement (scratchbuf, disp);
5086 else
5087 print_operand_value (scratchbuf, sizeof(scratchbuf), 1, disp);
blueswir1c2c73b42009-03-07 16:53:57 +00005088 oappend (scratchbuf);
bellardbc51c5c2004-03-17 23:46:04 +00005089 if (riprel)
5090 {
5091 set_op (disp, 1);
5092 oappend ("(%rip)");
5093 }
blueswir1c2c73b42009-03-07 16:53:57 +00005094 }
bellarddc990652003-03-19 00:00:28 +00005095
blueswir188103cf2009-03-07 16:57:53 +00005096 if (havedisp || (intel_syntax && riprel))
bellarddc990652003-03-19 00:00:28 +00005097 {
bellardbc51c5c2004-03-17 23:46:04 +00005098 *obufp++ = open_char;
5099 if (intel_syntax && riprel)
blueswir188103cf2009-03-07 16:57:53 +00005100 {
5101 set_op (disp, 1);
5102 oappend ("rip");
5103 }
blueswir1c2c73b42009-03-07 16:53:57 +00005104 *obufp = '\0';
bellarddc990652003-03-19 00:00:28 +00005105 if (havebase)
blueswir1c2c73b42009-03-07 16:53:57 +00005106 oappend (address_mode == mode_64bit && (sizeflag & AFLAG)
bellardbc51c5c2004-03-17 23:46:04 +00005107 ? names64[base] : names32[base]);
bellarddc990652003-03-19 00:00:28 +00005108 if (havesib)
5109 {
5110 if (index != 4)
5111 {
blueswir1c2c73b42009-03-07 16:53:57 +00005112 if (!intel_syntax || havebase)
5113 {
5114 *obufp++ = separator_char;
5115 *obufp = '\0';
5116 }
5117 oappend (address_mode == mode_64bit && (sizeflag & AFLAG)
5118 ? names64[index] : names32[index]);
5119 }
5120 if (scale != 0 || (!intel_syntax && index != 4))
5121 {
5122 *obufp++ = scale_char;
5123 *obufp = '\0';
5124 snprintf (scratchbuf, sizeof(scratchbuf), "%d", 1 << scale);
bellarddc990652003-03-19 00:00:28 +00005125 oappend (scratchbuf);
5126 }
bellarddc990652003-03-19 00:00:28 +00005127 }
blueswir188103cf2009-03-07 16:57:53 +00005128 if (intel_syntax
5129 && (disp || modrm.mod != 0 || (base & 7) == 5))
blueswir1c2c73b42009-03-07 16:53:57 +00005130 {
blueswir188103cf2009-03-07 16:57:53 +00005131 if ((bfd_signed_vma) disp >= 0)
blueswir1c2c73b42009-03-07 16:53:57 +00005132 {
5133 *obufp++ = '+';
5134 *obufp = '\0';
5135 }
blueswir188103cf2009-03-07 16:57:53 +00005136 else if (modrm.mod != 1)
blueswir1c2c73b42009-03-07 16:53:57 +00005137 {
5138 *obufp++ = '-';
5139 *obufp = '\0';
5140 disp = - (bfd_signed_vma) disp;
5141 }
bellardbc51c5c2004-03-17 23:46:04 +00005142
blueswir188103cf2009-03-07 16:57:53 +00005143 print_displacement (scratchbuf, disp);
blueswir1c2c73b42009-03-07 16:53:57 +00005144 oappend (scratchbuf);
5145 }
bellardbc51c5c2004-03-17 23:46:04 +00005146
5147 *obufp++ = close_char;
blueswir1c2c73b42009-03-07 16:53:57 +00005148 *obufp = '\0';
bellarddc990652003-03-19 00:00:28 +00005149 }
bellardbc51c5c2004-03-17 23:46:04 +00005150 else if (intel_syntax)
blueswir1c2c73b42009-03-07 16:53:57 +00005151 {
blueswir188103cf2009-03-07 16:57:53 +00005152 if (modrm.mod != 0 || (base & 7) == 5)
blueswir1c2c73b42009-03-07 16:53:57 +00005153 {
bellardbc51c5c2004-03-17 23:46:04 +00005154 if (prefixes & (PREFIX_CS | PREFIX_SS | PREFIX_DS
5155 | PREFIX_ES | PREFIX_FS | PREFIX_GS))
5156 ;
5157 else
5158 {
5159 oappend (names_seg[ds_reg - es_reg]);
5160 oappend (":");
5161 }
blueswir1c2c73b42009-03-07 16:53:57 +00005162 print_operand_value (scratchbuf, sizeof(scratchbuf), 1, disp);
5163 oappend (scratchbuf);
5164 }
5165 }
bellarddc990652003-03-19 00:00:28 +00005166 }
5167 else
5168 { /* 16 bit address mode */
blueswir188103cf2009-03-07 16:57:53 +00005169 switch (modrm.mod)
bellarddc990652003-03-19 00:00:28 +00005170 {
5171 case 0:
blueswir188103cf2009-03-07 16:57:53 +00005172 if (modrm.rm == 6)
bellarddc990652003-03-19 00:00:28 +00005173 {
5174 disp = get16 ();
5175 if ((disp & 0x8000) != 0)
5176 disp -= 0x10000;
5177 }
5178 break;
5179 case 1:
Blue Swirl156aa892010-04-18 14:27:44 +00005180 fetch_data(the_info, codep + 1);
bellarddc990652003-03-19 00:00:28 +00005181 disp = *codep++;
5182 if ((disp & 0x80) != 0)
5183 disp -= 0x100;
5184 break;
5185 case 2:
5186 disp = get16 ();
5187 if ((disp & 0x8000) != 0)
5188 disp -= 0x10000;
5189 break;
5190 }
5191
bellardbc51c5c2004-03-17 23:46:04 +00005192 if (!intel_syntax)
blueswir188103cf2009-03-07 16:57:53 +00005193 if (modrm.mod != 0 || modrm.rm == 6)
blueswir1c2c73b42009-03-07 16:53:57 +00005194 {
blueswir188103cf2009-03-07 16:57:53 +00005195 print_displacement (scratchbuf, disp);
blueswir1c2c73b42009-03-07 16:53:57 +00005196 oappend (scratchbuf);
5197 }
bellarddc990652003-03-19 00:00:28 +00005198
blueswir188103cf2009-03-07 16:57:53 +00005199 if (modrm.mod != 0 || modrm.rm != 6)
bellarddc990652003-03-19 00:00:28 +00005200 {
bellardbc51c5c2004-03-17 23:46:04 +00005201 *obufp++ = open_char;
blueswir1c2c73b42009-03-07 16:53:57 +00005202 *obufp = '\0';
blueswir188103cf2009-03-07 16:57:53 +00005203 oappend (index16[modrm.rm]);
5204 if (intel_syntax
5205 && (disp || modrm.mod != 0 || modrm.rm == 6))
blueswir1c2c73b42009-03-07 16:53:57 +00005206 {
blueswir188103cf2009-03-07 16:57:53 +00005207 if ((bfd_signed_vma) disp >= 0)
blueswir1c2c73b42009-03-07 16:53:57 +00005208 {
5209 *obufp++ = '+';
5210 *obufp = '\0';
5211 }
blueswir188103cf2009-03-07 16:57:53 +00005212 else if (modrm.mod != 1)
blueswir1c2c73b42009-03-07 16:53:57 +00005213 {
5214 *obufp++ = '-';
5215 *obufp = '\0';
5216 disp = - (bfd_signed_vma) disp;
5217 }
5218
blueswir188103cf2009-03-07 16:57:53 +00005219 print_displacement (scratchbuf, disp);
blueswir1c2c73b42009-03-07 16:53:57 +00005220 oappend (scratchbuf);
5221 }
5222
5223 *obufp++ = close_char;
5224 *obufp = '\0';
5225 }
5226 else if (intel_syntax)
5227 {
5228 if (prefixes & (PREFIX_CS | PREFIX_SS | PREFIX_DS
5229 | PREFIX_ES | PREFIX_FS | PREFIX_GS))
5230 ;
5231 else
5232 {
5233 oappend (names_seg[ds_reg - es_reg]);
5234 oappend (":");
5235 }
5236 print_operand_value (scratchbuf, sizeof(scratchbuf), 1,
5237 disp & 0xffff);
5238 oappend (scratchbuf);
bellarddc990652003-03-19 00:00:28 +00005239 }
5240 }
bellarddc990652003-03-19 00:00:28 +00005241}
5242
bellardbc51c5c2004-03-17 23:46:04 +00005243static void
blueswir1c2c73b42009-03-07 16:53:57 +00005244OP_G (int bytemode, int sizeflag)
bellarddc990652003-03-19 00:00:28 +00005245{
bellardbc51c5c2004-03-17 23:46:04 +00005246 int add = 0;
blueswir188103cf2009-03-07 16:57:53 +00005247 USED_REX (REX_R);
5248 if (rex & REX_R)
bellardbc51c5c2004-03-17 23:46:04 +00005249 add += 8;
5250 switch (bytemode)
bellarddc990652003-03-19 00:00:28 +00005251 {
5252 case b_mode:
bellardbc51c5c2004-03-17 23:46:04 +00005253 USED_REX (0);
5254 if (rex)
blueswir188103cf2009-03-07 16:57:53 +00005255 oappend (names8rex[modrm.reg + add]);
bellardbc51c5c2004-03-17 23:46:04 +00005256 else
blueswir188103cf2009-03-07 16:57:53 +00005257 oappend (names8[modrm.reg + add]);
bellarddc990652003-03-19 00:00:28 +00005258 break;
5259 case w_mode:
blueswir188103cf2009-03-07 16:57:53 +00005260 oappend (names16[modrm.reg + add]);
bellarddc990652003-03-19 00:00:28 +00005261 break;
5262 case d_mode:
blueswir188103cf2009-03-07 16:57:53 +00005263 oappend (names32[modrm.reg + add]);
bellardbc51c5c2004-03-17 23:46:04 +00005264 break;
5265 case q_mode:
blueswir188103cf2009-03-07 16:57:53 +00005266 oappend (names64[modrm.reg + add]);
bellarddc990652003-03-19 00:00:28 +00005267 break;
5268 case v_mode:
blueswir1c2c73b42009-03-07 16:53:57 +00005269 case dq_mode:
blueswir188103cf2009-03-07 16:57:53 +00005270 case dqb_mode:
5271 case dqd_mode:
blueswir1c2c73b42009-03-07 16:53:57 +00005272 case dqw_mode:
blueswir188103cf2009-03-07 16:57:53 +00005273 USED_REX (REX_W);
5274 if (rex & REX_W)
5275 oappend (names64[modrm.reg + add]);
blueswir1c2c73b42009-03-07 16:53:57 +00005276 else if ((sizeflag & DFLAG) || bytemode != v_mode)
blueswir188103cf2009-03-07 16:57:53 +00005277 oappend (names32[modrm.reg + add]);
bellarddc990652003-03-19 00:00:28 +00005278 else
blueswir188103cf2009-03-07 16:57:53 +00005279 oappend (names16[modrm.reg + add]);
bellardbc51c5c2004-03-17 23:46:04 +00005280 used_prefixes |= (prefixes & PREFIX_DATA);
bellarddc990652003-03-19 00:00:28 +00005281 break;
blueswir1c2c73b42009-03-07 16:53:57 +00005282 case m_mode:
5283 if (address_mode == mode_64bit)
blueswir188103cf2009-03-07 16:57:53 +00005284 oappend (names64[modrm.reg + add]);
blueswir1c2c73b42009-03-07 16:53:57 +00005285 else
blueswir188103cf2009-03-07 16:57:53 +00005286 oappend (names32[modrm.reg + add]);
blueswir1c2c73b42009-03-07 16:53:57 +00005287 break;
bellarddc990652003-03-19 00:00:28 +00005288 default:
bellardbc51c5c2004-03-17 23:46:04 +00005289 oappend (INTERNAL_DISASSEMBLER_ERROR);
bellarddc990652003-03-19 00:00:28 +00005290 break;
5291 }
bellarddc990652003-03-19 00:00:28 +00005292}
5293
bellardbc51c5c2004-03-17 23:46:04 +00005294static bfd_vma
blueswir1c2c73b42009-03-07 16:53:57 +00005295get64 (void)
bellardbc51c5c2004-03-17 23:46:04 +00005296{
5297 bfd_vma x;
5298#ifdef BFD64
5299 unsigned int a;
5300 unsigned int b;
5301
Blue Swirl156aa892010-04-18 14:27:44 +00005302 fetch_data(the_info, codep + 8);
bellardbc51c5c2004-03-17 23:46:04 +00005303 a = *codep++ & 0xff;
5304 a |= (*codep++ & 0xff) << 8;
5305 a |= (*codep++ & 0xff) << 16;
5306 a |= (*codep++ & 0xff) << 24;
5307 b = *codep++ & 0xff;
5308 b |= (*codep++ & 0xff) << 8;
5309 b |= (*codep++ & 0xff) << 16;
5310 b |= (*codep++ & 0xff) << 24;
5311 x = a + ((bfd_vma) b << 32);
5312#else
5313 abort ();
5314 x = 0;
5315#endif
5316 return x;
5317}
5318
5319static bfd_signed_vma
blueswir1c2c73b42009-03-07 16:53:57 +00005320get32 (void)
bellarddc990652003-03-19 00:00:28 +00005321{
bellardbc51c5c2004-03-17 23:46:04 +00005322 bfd_signed_vma x = 0;
bellarddc990652003-03-19 00:00:28 +00005323
Blue Swirl156aa892010-04-18 14:27:44 +00005324 fetch_data(the_info, codep + 4);
bellardbc51c5c2004-03-17 23:46:04 +00005325 x = *codep++ & (bfd_signed_vma) 0xff;
5326 x |= (*codep++ & (bfd_signed_vma) 0xff) << 8;
5327 x |= (*codep++ & (bfd_signed_vma) 0xff) << 16;
5328 x |= (*codep++ & (bfd_signed_vma) 0xff) << 24;
5329 return x;
5330}
5331
5332static bfd_signed_vma
blueswir1c2c73b42009-03-07 16:53:57 +00005333get32s (void)
bellardbc51c5c2004-03-17 23:46:04 +00005334{
5335 bfd_signed_vma x = 0;
5336
Blue Swirl156aa892010-04-18 14:27:44 +00005337 fetch_data(the_info, codep + 4);
bellardbc51c5c2004-03-17 23:46:04 +00005338 x = *codep++ & (bfd_signed_vma) 0xff;
5339 x |= (*codep++ & (bfd_signed_vma) 0xff) << 8;
5340 x |= (*codep++ & (bfd_signed_vma) 0xff) << 16;
5341 x |= (*codep++ & (bfd_signed_vma) 0xff) << 24;
5342
5343 x = (x ^ ((bfd_signed_vma) 1 << 31)) - ((bfd_signed_vma) 1 << 31);
5344
5345 return x;
bellarddc990652003-03-19 00:00:28 +00005346}
5347
5348static int
blueswir1c2c73b42009-03-07 16:53:57 +00005349get16 (void)
bellarddc990652003-03-19 00:00:28 +00005350{
5351 int x = 0;
5352
Blue Swirl156aa892010-04-18 14:27:44 +00005353 fetch_data(the_info, codep + 2);
bellarddc990652003-03-19 00:00:28 +00005354 x = *codep++ & 0xff;
5355 x |= (*codep++ & 0xff) << 8;
bellardbc51c5c2004-03-17 23:46:04 +00005356 return x;
bellarddc990652003-03-19 00:00:28 +00005357}
5358
5359static void
blueswir1c2c73b42009-03-07 16:53:57 +00005360set_op (bfd_vma op, int riprel)
bellarddc990652003-03-19 00:00:28 +00005361{
5362 op_index[op_ad] = op_ad;
blueswir1c2c73b42009-03-07 16:53:57 +00005363 if (address_mode == mode_64bit)
bellardbc51c5c2004-03-17 23:46:04 +00005364 {
5365 op_address[op_ad] = op;
5366 op_riprel[op_ad] = riprel;
5367 }
5368 else
5369 {
5370 /* Mask to get a 32-bit address. */
5371 op_address[op_ad] = op & 0xffffffff;
5372 op_riprel[op_ad] = riprel & 0xffffffff;
5373 }
bellarddc990652003-03-19 00:00:28 +00005374}
5375
bellardbc51c5c2004-03-17 23:46:04 +00005376static void
blueswir1c2c73b42009-03-07 16:53:57 +00005377OP_REG (int code, int sizeflag)
bellarddc990652003-03-19 00:00:28 +00005378{
bellardbc51c5c2004-03-17 23:46:04 +00005379 const char *s;
5380 int add = 0;
blueswir188103cf2009-03-07 16:57:53 +00005381 USED_REX (REX_B);
5382 if (rex & REX_B)
bellardbc51c5c2004-03-17 23:46:04 +00005383 add = 8;
5384
5385 switch (code)
bellarddc990652003-03-19 00:00:28 +00005386 {
bellardbc51c5c2004-03-17 23:46:04 +00005387 case ax_reg: case cx_reg: case dx_reg: case bx_reg:
5388 case sp_reg: case bp_reg: case si_reg: case di_reg:
5389 s = names16[code - ax_reg + add];
5390 break;
5391 case es_reg: case ss_reg: case cs_reg:
5392 case ds_reg: case fs_reg: case gs_reg:
5393 s = names_seg[code - es_reg + add];
5394 break;
5395 case al_reg: case ah_reg: case cl_reg: case ch_reg:
5396 case dl_reg: case dh_reg: case bl_reg: case bh_reg:
5397 USED_REX (0);
5398 if (rex)
5399 s = names8rex[code - al_reg + add];
5400 else
5401 s = names8[code - al_reg];
5402 break;
5403 case rAX_reg: case rCX_reg: case rDX_reg: case rBX_reg:
5404 case rSP_reg: case rBP_reg: case rSI_reg: case rDI_reg:
blueswir1c2c73b42009-03-07 16:53:57 +00005405 if (address_mode == mode_64bit && (sizeflag & DFLAG))
bellardbc51c5c2004-03-17 23:46:04 +00005406 {
5407 s = names64[code - rAX_reg + add];
5408 break;
5409 }
5410 code += eAX_reg - rAX_reg;
5411 /* Fall through. */
5412 case eAX_reg: case eCX_reg: case eDX_reg: case eBX_reg:
5413 case eSP_reg: case eBP_reg: case eSI_reg: case eDI_reg:
blueswir188103cf2009-03-07 16:57:53 +00005414 USED_REX (REX_W);
5415 if (rex & REX_W)
bellardbc51c5c2004-03-17 23:46:04 +00005416 s = names64[code - eAX_reg + add];
5417 else if (sizeflag & DFLAG)
5418 s = names32[code - eAX_reg + add];
5419 else
5420 s = names16[code - eAX_reg + add];
5421 used_prefixes |= (prefixes & PREFIX_DATA);
bellarddc990652003-03-19 00:00:28 +00005422 break;
5423 default:
bellardbc51c5c2004-03-17 23:46:04 +00005424 s = INTERNAL_DISASSEMBLER_ERROR;
bellarddc990652003-03-19 00:00:28 +00005425 break;
5426 }
5427 oappend (s);
bellarddc990652003-03-19 00:00:28 +00005428}
5429
bellardbc51c5c2004-03-17 23:46:04 +00005430static void
blueswir1c2c73b42009-03-07 16:53:57 +00005431OP_IMREG (int code, int sizeflag)
bellarddc990652003-03-19 00:00:28 +00005432{
bellardbc51c5c2004-03-17 23:46:04 +00005433 const char *s;
5434
5435 switch (code)
5436 {
5437 case indir_dx_reg:
5438 if (intel_syntax)
blueswir188103cf2009-03-07 16:57:53 +00005439 s = "dx";
bellardbc51c5c2004-03-17 23:46:04 +00005440 else
blueswir1c2c73b42009-03-07 16:53:57 +00005441 s = "(%dx)";
bellardbc51c5c2004-03-17 23:46:04 +00005442 break;
5443 case ax_reg: case cx_reg: case dx_reg: case bx_reg:
5444 case sp_reg: case bp_reg: case si_reg: case di_reg:
5445 s = names16[code - ax_reg];
5446 break;
5447 case es_reg: case ss_reg: case cs_reg:
5448 case ds_reg: case fs_reg: case gs_reg:
5449 s = names_seg[code - es_reg];
5450 break;
5451 case al_reg: case ah_reg: case cl_reg: case ch_reg:
5452 case dl_reg: case dh_reg: case bl_reg: case bh_reg:
5453 USED_REX (0);
5454 if (rex)
5455 s = names8rex[code - al_reg];
5456 else
5457 s = names8[code - al_reg];
5458 break;
5459 case eAX_reg: case eCX_reg: case eDX_reg: case eBX_reg:
5460 case eSP_reg: case eBP_reg: case eSI_reg: case eDI_reg:
blueswir188103cf2009-03-07 16:57:53 +00005461 USED_REX (REX_W);
5462 if (rex & REX_W)
bellardbc51c5c2004-03-17 23:46:04 +00005463 s = names64[code - eAX_reg];
5464 else if (sizeflag & DFLAG)
5465 s = names32[code - eAX_reg];
5466 else
5467 s = names16[code - eAX_reg];
5468 used_prefixes |= (prefixes & PREFIX_DATA);
5469 break;
blueswir188103cf2009-03-07 16:57:53 +00005470 case z_mode_ax_reg:
5471 if ((rex & REX_W) || (sizeflag & DFLAG))
5472 s = *names32;
5473 else
5474 s = *names16;
5475 if (!(rex & REX_W))
5476 used_prefixes |= (prefixes & PREFIX_DATA);
5477 break;
bellardbc51c5c2004-03-17 23:46:04 +00005478 default:
5479 s = INTERNAL_DISASSEMBLER_ERROR;
5480 break;
5481 }
5482 oappend (s);
5483}
5484
5485static void
blueswir1c2c73b42009-03-07 16:53:57 +00005486OP_I (int bytemode, int sizeflag)
bellardbc51c5c2004-03-17 23:46:04 +00005487{
5488 bfd_signed_vma op;
5489 bfd_signed_vma mask = -1;
5490
5491 switch (bytemode)
bellarddc990652003-03-19 00:00:28 +00005492 {
5493 case b_mode:
Blue Swirl156aa892010-04-18 14:27:44 +00005494 fetch_data(the_info, codep + 1);
bellardbc51c5c2004-03-17 23:46:04 +00005495 op = *codep++;
5496 mask = 0xff;
bellarddc990652003-03-19 00:00:28 +00005497 break;
bellardbc51c5c2004-03-17 23:46:04 +00005498 case q_mode:
blueswir1c2c73b42009-03-07 16:53:57 +00005499 if (address_mode == mode_64bit)
bellardbc51c5c2004-03-17 23:46:04 +00005500 {
5501 op = get32s ();
5502 break;
5503 }
5504 /* Fall through. */
bellarddc990652003-03-19 00:00:28 +00005505 case v_mode:
blueswir188103cf2009-03-07 16:57:53 +00005506 USED_REX (REX_W);
5507 if (rex & REX_W)
bellardbc51c5c2004-03-17 23:46:04 +00005508 op = get32s ();
5509 else if (sizeflag & DFLAG)
5510 {
5511 op = get32 ();
5512 mask = 0xffffffff;
5513 }
bellarddc990652003-03-19 00:00:28 +00005514 else
bellardbc51c5c2004-03-17 23:46:04 +00005515 {
5516 op = get16 ();
5517 mask = 0xfffff;
5518 }
5519 used_prefixes |= (prefixes & PREFIX_DATA);
bellarddc990652003-03-19 00:00:28 +00005520 break;
5521 case w_mode:
bellardbc51c5c2004-03-17 23:46:04 +00005522 mask = 0xfffff;
bellarddc990652003-03-19 00:00:28 +00005523 op = get16 ();
5524 break;
blueswir1c2c73b42009-03-07 16:53:57 +00005525 case const_1_mode:
5526 if (intel_syntax)
5527 oappend ("1");
5528 return;
bellarddc990652003-03-19 00:00:28 +00005529 default:
bellardbc51c5c2004-03-17 23:46:04 +00005530 oappend (INTERNAL_DISASSEMBLER_ERROR);
5531 return;
bellarddc990652003-03-19 00:00:28 +00005532 }
bellardbc51c5c2004-03-17 23:46:04 +00005533
5534 op &= mask;
5535 scratchbuf[0] = '$';
blueswir1363a37d2008-08-21 17:58:08 +00005536 print_operand_value (scratchbuf + 1, sizeof(scratchbuf) - 1, 1, op);
bellardbc51c5c2004-03-17 23:46:04 +00005537 oappend (scratchbuf + intel_syntax);
5538 scratchbuf[0] = '\0';
bellarddc990652003-03-19 00:00:28 +00005539}
5540
bellardbc51c5c2004-03-17 23:46:04 +00005541static void
blueswir1c2c73b42009-03-07 16:53:57 +00005542OP_I64 (int bytemode, int sizeflag)
bellarddc990652003-03-19 00:00:28 +00005543{
bellardbc51c5c2004-03-17 23:46:04 +00005544 bfd_signed_vma op;
5545 bfd_signed_vma mask = -1;
5546
blueswir1c2c73b42009-03-07 16:53:57 +00005547 if (address_mode != mode_64bit)
bellardbc51c5c2004-03-17 23:46:04 +00005548 {
5549 OP_I (bytemode, sizeflag);
5550 return;
5551 }
5552
5553 switch (bytemode)
5554 {
5555 case b_mode:
Blue Swirl156aa892010-04-18 14:27:44 +00005556 fetch_data(the_info, codep + 1);
bellardbc51c5c2004-03-17 23:46:04 +00005557 op = *codep++;
5558 mask = 0xff;
5559 break;
5560 case v_mode:
blueswir188103cf2009-03-07 16:57:53 +00005561 USED_REX (REX_W);
5562 if (rex & REX_W)
bellardbc51c5c2004-03-17 23:46:04 +00005563 op = get64 ();
5564 else if (sizeflag & DFLAG)
5565 {
5566 op = get32 ();
5567 mask = 0xffffffff;
5568 }
5569 else
5570 {
5571 op = get16 ();
5572 mask = 0xfffff;
5573 }
5574 used_prefixes |= (prefixes & PREFIX_DATA);
5575 break;
5576 case w_mode:
5577 mask = 0xfffff;
5578 op = get16 ();
5579 break;
5580 default:
5581 oappend (INTERNAL_DISASSEMBLER_ERROR);
5582 return;
5583 }
5584
5585 op &= mask;
5586 scratchbuf[0] = '$';
blueswir1363a37d2008-08-21 17:58:08 +00005587 print_operand_value (scratchbuf + 1, sizeof(scratchbuf) - 1, 1, op);
bellardbc51c5c2004-03-17 23:46:04 +00005588 oappend (scratchbuf + intel_syntax);
5589 scratchbuf[0] = '\0';
5590}
5591
5592static void
blueswir1c2c73b42009-03-07 16:53:57 +00005593OP_sI (int bytemode, int sizeflag)
bellardbc51c5c2004-03-17 23:46:04 +00005594{
5595 bfd_signed_vma op;
bellardbc51c5c2004-03-17 23:46:04 +00005596
5597 switch (bytemode)
bellarddc990652003-03-19 00:00:28 +00005598 {
5599 case b_mode:
Blue Swirl156aa892010-04-18 14:27:44 +00005600 fetch_data(the_info, codep + 1);
bellarddc990652003-03-19 00:00:28 +00005601 op = *codep++;
5602 if ((op & 0x80) != 0)
5603 op -= 0x100;
5604 break;
5605 case v_mode:
blueswir188103cf2009-03-07 16:57:53 +00005606 USED_REX (REX_W);
5607 if (rex & REX_W)
bellardbc51c5c2004-03-17 23:46:04 +00005608 op = get32s ();
5609 else if (sizeflag & DFLAG)
5610 {
5611 op = get32s ();
bellardbc51c5c2004-03-17 23:46:04 +00005612 }
bellarddc990652003-03-19 00:00:28 +00005613 else
5614 {
bellardbc51c5c2004-03-17 23:46:04 +00005615 op = get16 ();
bellarddc990652003-03-19 00:00:28 +00005616 if ((op & 0x8000) != 0)
5617 op -= 0x10000;
5618 }
bellardbc51c5c2004-03-17 23:46:04 +00005619 used_prefixes |= (prefixes & PREFIX_DATA);
bellarddc990652003-03-19 00:00:28 +00005620 break;
5621 case w_mode:
5622 op = get16 ();
5623 if ((op & 0x8000) != 0)
5624 op -= 0x10000;
5625 break;
5626 default:
bellardbc51c5c2004-03-17 23:46:04 +00005627 oappend (INTERNAL_DISASSEMBLER_ERROR);
5628 return;
bellarddc990652003-03-19 00:00:28 +00005629 }
bellardbc51c5c2004-03-17 23:46:04 +00005630
5631 scratchbuf[0] = '$';
blueswir1363a37d2008-08-21 17:58:08 +00005632 print_operand_value (scratchbuf + 1, sizeof(scratchbuf) - 1, 1, op);
bellardbc51c5c2004-03-17 23:46:04 +00005633 oappend (scratchbuf + intel_syntax);
bellarddc990652003-03-19 00:00:28 +00005634}
5635
bellardbc51c5c2004-03-17 23:46:04 +00005636static void
blueswir1c2c73b42009-03-07 16:53:57 +00005637OP_J (int bytemode, int sizeflag)
bellarddc990652003-03-19 00:00:28 +00005638{
bellardbc51c5c2004-03-17 23:46:04 +00005639 bfd_vma disp;
5640 bfd_vma mask = -1;
blueswir188103cf2009-03-07 16:57:53 +00005641 bfd_vma segment = 0;
bellardbc51c5c2004-03-17 23:46:04 +00005642
5643 switch (bytemode)
bellarddc990652003-03-19 00:00:28 +00005644 {
5645 case b_mode:
Blue Swirl156aa892010-04-18 14:27:44 +00005646 fetch_data(the_info, codep + 1);
bellarddc990652003-03-19 00:00:28 +00005647 disp = *codep++;
5648 if ((disp & 0x80) != 0)
5649 disp -= 0x100;
5650 break;
5651 case v_mode:
blueswir188103cf2009-03-07 16:57:53 +00005652 if ((sizeflag & DFLAG) || (rex & REX_W))
bellardbc51c5c2004-03-17 23:46:04 +00005653 disp = get32s ();
bellarddc990652003-03-19 00:00:28 +00005654 else
5655 {
5656 disp = get16 ();
blueswir188103cf2009-03-07 16:57:53 +00005657 if ((disp & 0x8000) != 0)
5658 disp -= 0x10000;
5659 /* In 16bit mode, address is wrapped around at 64k within
5660 the same segment. Otherwise, a data16 prefix on a jump
5661 instruction means that the pc is masked to 16 bits after
5662 the displacement is added! */
bellarddc990652003-03-19 00:00:28 +00005663 mask = 0xffff;
blueswir188103cf2009-03-07 16:57:53 +00005664 if ((prefixes & PREFIX_DATA) == 0)
5665 segment = ((start_pc + codep - start_codep)
5666 & ~((bfd_vma) 0xffff));
bellarddc990652003-03-19 00:00:28 +00005667 }
blueswir188103cf2009-03-07 16:57:53 +00005668 used_prefixes |= (prefixes & PREFIX_DATA);
bellarddc990652003-03-19 00:00:28 +00005669 break;
5670 default:
bellardbc51c5c2004-03-17 23:46:04 +00005671 oappend (INTERNAL_DISASSEMBLER_ERROR);
5672 return;
bellarddc990652003-03-19 00:00:28 +00005673 }
blueswir188103cf2009-03-07 16:57:53 +00005674 disp = ((start_pc + codep - start_codep + disp) & mask) | segment;
bellardbc51c5c2004-03-17 23:46:04 +00005675 set_op (disp, 0);
blueswir1363a37d2008-08-21 17:58:08 +00005676 print_operand_value (scratchbuf, sizeof(scratchbuf), 1, disp);
bellarddc990652003-03-19 00:00:28 +00005677 oappend (scratchbuf);
bellarddc990652003-03-19 00:00:28 +00005678}
5679
bellardbc51c5c2004-03-17 23:46:04 +00005680static void
blueswir188103cf2009-03-07 16:57:53 +00005681OP_SEG (int bytemode, int sizeflag)
bellarddc990652003-03-19 00:00:28 +00005682{
blueswir188103cf2009-03-07 16:57:53 +00005683 if (bytemode == w_mode)
5684 oappend (names_seg[modrm.reg]);
5685 else
5686 OP_E (modrm.mod == 3 ? bytemode : w_mode, sizeflag);
bellarddc990652003-03-19 00:00:28 +00005687}
5688
bellardbc51c5c2004-03-17 23:46:04 +00005689static void
blueswir1c2c73b42009-03-07 16:53:57 +00005690OP_DIR (int dummy ATTRIBUTE_UNUSED, int sizeflag)
bellarddc990652003-03-19 00:00:28 +00005691{
5692 int seg, offset;
bellardbc51c5c2004-03-17 23:46:04 +00005693
5694 if (sizeflag & DFLAG)
bellarddc990652003-03-19 00:00:28 +00005695 {
bellardbc51c5c2004-03-17 23:46:04 +00005696 offset = get32 ();
5697 seg = get16 ();
bellarddc990652003-03-19 00:00:28 +00005698 }
bellardbc51c5c2004-03-17 23:46:04 +00005699 else
5700 {
5701 offset = get16 ();
5702 seg = get16 ();
5703 }
5704 used_prefixes |= (prefixes & PREFIX_DATA);
5705 if (intel_syntax)
blueswir1c2c73b42009-03-07 16:53:57 +00005706 snprintf (scratchbuf, sizeof(scratchbuf), "0x%x:0x%x", seg, offset);
bellardbc51c5c2004-03-17 23:46:04 +00005707 else
blueswir1363a37d2008-08-21 17:58:08 +00005708 snprintf (scratchbuf, sizeof(scratchbuf), "$0x%x,$0x%x", seg, offset);
bellardbc51c5c2004-03-17 23:46:04 +00005709 oappend (scratchbuf);
bellarddc990652003-03-19 00:00:28 +00005710}
5711
bellardbc51c5c2004-03-17 23:46:04 +00005712static void
blueswir1c2c73b42009-03-07 16:53:57 +00005713OP_OFF (int bytemode, int sizeflag)
bellarddc990652003-03-19 00:00:28 +00005714{
bellardbc51c5c2004-03-17 23:46:04 +00005715 bfd_vma off;
bellarddc990652003-03-19 00:00:28 +00005716
blueswir1c2c73b42009-03-07 16:53:57 +00005717 if (intel_syntax && (sizeflag & SUFFIX_ALWAYS))
5718 intel_operand_size (bytemode, sizeflag);
bellardbc51c5c2004-03-17 23:46:04 +00005719 append_seg ();
bellarddc990652003-03-19 00:00:28 +00005720
blueswir1c2c73b42009-03-07 16:53:57 +00005721 if ((sizeflag & AFLAG) || address_mode == mode_64bit)
bellarddc990652003-03-19 00:00:28 +00005722 off = get32 ();
5723 else
5724 off = get16 ();
bellardbc51c5c2004-03-17 23:46:04 +00005725
5726 if (intel_syntax)
5727 {
5728 if (!(prefixes & (PREFIX_CS | PREFIX_SS | PREFIX_DS
blueswir1c2c73b42009-03-07 16:53:57 +00005729 | PREFIX_ES | PREFIX_FS | PREFIX_GS)))
bellardbc51c5c2004-03-17 23:46:04 +00005730 {
5731 oappend (names_seg[ds_reg - es_reg]);
5732 oappend (":");
5733 }
5734 }
blueswir1363a37d2008-08-21 17:58:08 +00005735 print_operand_value (scratchbuf, sizeof(scratchbuf), 1, off);
bellarddc990652003-03-19 00:00:28 +00005736 oappend (scratchbuf);
bellarddc990652003-03-19 00:00:28 +00005737}
5738
bellardbc51c5c2004-03-17 23:46:04 +00005739static void
blueswir1c2c73b42009-03-07 16:53:57 +00005740OP_OFF64 (int bytemode, int sizeflag)
bellarddc990652003-03-19 00:00:28 +00005741{
bellardbc51c5c2004-03-17 23:46:04 +00005742 bfd_vma off;
5743
blueswir188103cf2009-03-07 16:57:53 +00005744 if (address_mode != mode_64bit
5745 || (prefixes & PREFIX_ADDR))
bellardbc51c5c2004-03-17 23:46:04 +00005746 {
5747 OP_OFF (bytemode, sizeflag);
5748 return;
5749 }
5750
blueswir1c2c73b42009-03-07 16:53:57 +00005751 if (intel_syntax && (sizeflag & SUFFIX_ALWAYS))
5752 intel_operand_size (bytemode, sizeflag);
bellardbc51c5c2004-03-17 23:46:04 +00005753 append_seg ();
5754
5755 off = get64 ();
5756
5757 if (intel_syntax)
5758 {
5759 if (!(prefixes & (PREFIX_CS | PREFIX_SS | PREFIX_DS
blueswir1c2c73b42009-03-07 16:53:57 +00005760 | PREFIX_ES | PREFIX_FS | PREFIX_GS)))
bellardbc51c5c2004-03-17 23:46:04 +00005761 {
5762 oappend (names_seg[ds_reg - es_reg]);
5763 oappend (":");
5764 }
5765 }
blueswir1363a37d2008-08-21 17:58:08 +00005766 print_operand_value (scratchbuf, sizeof(scratchbuf), 1, off);
bellardbc51c5c2004-03-17 23:46:04 +00005767 oappend (scratchbuf);
bellarddc990652003-03-19 00:00:28 +00005768}
5769
bellardbc51c5c2004-03-17 23:46:04 +00005770static void
blueswir1c2c73b42009-03-07 16:53:57 +00005771ptr_reg (int code, int sizeflag)
bellardbc51c5c2004-03-17 23:46:04 +00005772{
5773 const char *s;
bellardbc51c5c2004-03-17 23:46:04 +00005774
blueswir1c2c73b42009-03-07 16:53:57 +00005775 *obufp++ = open_char;
5776 used_prefixes |= (prefixes & PREFIX_ADDR);
5777 if (address_mode == mode_64bit)
bellardbc51c5c2004-03-17 23:46:04 +00005778 {
5779 if (!(sizeflag & AFLAG))
blueswir1c2c73b42009-03-07 16:53:57 +00005780 s = names32[code - eAX_reg];
bellardbc51c5c2004-03-17 23:46:04 +00005781 else
blueswir1c2c73b42009-03-07 16:53:57 +00005782 s = names64[code - eAX_reg];
bellardbc51c5c2004-03-17 23:46:04 +00005783 }
5784 else if (sizeflag & AFLAG)
5785 s = names32[code - eAX_reg];
5786 else
5787 s = names16[code - eAX_reg];
5788 oappend (s);
blueswir1c2c73b42009-03-07 16:53:57 +00005789 *obufp++ = close_char;
5790 *obufp = 0;
bellardbc51c5c2004-03-17 23:46:04 +00005791}
5792
5793static void
blueswir1c2c73b42009-03-07 16:53:57 +00005794OP_ESreg (int code, int sizeflag)
bellardbc51c5c2004-03-17 23:46:04 +00005795{
blueswir1c2c73b42009-03-07 16:53:57 +00005796 if (intel_syntax)
blueswir188103cf2009-03-07 16:57:53 +00005797 {
5798 switch (codep[-1])
5799 {
5800 case 0x6d: /* insw/insl */
5801 intel_operand_size (z_mode, sizeflag);
5802 break;
5803 case 0xa5: /* movsw/movsl/movsq */
5804 case 0xa7: /* cmpsw/cmpsl/cmpsq */
5805 case 0xab: /* stosw/stosl */
5806 case 0xaf: /* scasw/scasl */
5807 intel_operand_size (v_mode, sizeflag);
5808 break;
5809 default:
5810 intel_operand_size (b_mode, sizeflag);
5811 }
5812 }
bellardbc51c5c2004-03-17 23:46:04 +00005813 oappend ("%es:" + intel_syntax);
5814 ptr_reg (code, sizeflag);
5815}
5816
5817static void
blueswir1c2c73b42009-03-07 16:53:57 +00005818OP_DSreg (int code, int sizeflag)
bellarddc990652003-03-19 00:00:28 +00005819{
blueswir1c2c73b42009-03-07 16:53:57 +00005820 if (intel_syntax)
blueswir188103cf2009-03-07 16:57:53 +00005821 {
5822 switch (codep[-1])
5823 {
5824 case 0x6f: /* outsw/outsl */
5825 intel_operand_size (z_mode, sizeflag);
5826 break;
5827 case 0xa5: /* movsw/movsl/movsq */
5828 case 0xa7: /* cmpsw/cmpsl/cmpsq */
5829 case 0xad: /* lodsw/lodsl/lodsq */
5830 intel_operand_size (v_mode, sizeflag);
5831 break;
5832 default:
5833 intel_operand_size (b_mode, sizeflag);
5834 }
5835 }
bellarddc990652003-03-19 00:00:28 +00005836 if ((prefixes
5837 & (PREFIX_CS
5838 | PREFIX_DS
5839 | PREFIX_SS
5840 | PREFIX_ES
5841 | PREFIX_FS
5842 | PREFIX_GS)) == 0)
5843 prefixes |= PREFIX_DS;
bellardbc51c5c2004-03-17 23:46:04 +00005844 append_seg ();
5845 ptr_reg (code, sizeflag);
bellarddc990652003-03-19 00:00:28 +00005846}
5847
bellardbc51c5c2004-03-17 23:46:04 +00005848static void
blueswir1c2c73b42009-03-07 16:53:57 +00005849OP_C (int dummy ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
bellarddc990652003-03-19 00:00:28 +00005850{
bellardbc51c5c2004-03-17 23:46:04 +00005851 int add = 0;
blueswir188103cf2009-03-07 16:57:53 +00005852 if (rex & REX_R)
blueswir1c2c73b42009-03-07 16:53:57 +00005853 {
blueswir188103cf2009-03-07 16:57:53 +00005854 USED_REX (REX_R);
blueswir1c2c73b42009-03-07 16:53:57 +00005855 add = 8;
5856 }
5857 else if (address_mode != mode_64bit && (prefixes & PREFIX_LOCK))
5858 {
5859 used_prefixes |= PREFIX_LOCK;
5860 add = 8;
5861 }
blueswir188103cf2009-03-07 16:57:53 +00005862 snprintf (scratchbuf, sizeof(scratchbuf), "%%cr%d", modrm.reg + add);
bellardbc51c5c2004-03-17 23:46:04 +00005863 oappend (scratchbuf + intel_syntax);
bellarddc990652003-03-19 00:00:28 +00005864}
5865
bellardbc51c5c2004-03-17 23:46:04 +00005866static void
blueswir1c2c73b42009-03-07 16:53:57 +00005867OP_D (int dummy ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
bellarddc990652003-03-19 00:00:28 +00005868{
bellardbc51c5c2004-03-17 23:46:04 +00005869 int add = 0;
blueswir188103cf2009-03-07 16:57:53 +00005870 USED_REX (REX_R);
5871 if (rex & REX_R)
bellardbc51c5c2004-03-17 23:46:04 +00005872 add = 8;
5873 if (intel_syntax)
blueswir188103cf2009-03-07 16:57:53 +00005874 snprintf (scratchbuf, sizeof(scratchbuf), "db%d", modrm.reg + add);
bellardbc51c5c2004-03-17 23:46:04 +00005875 else
blueswir188103cf2009-03-07 16:57:53 +00005876 snprintf (scratchbuf, sizeof(scratchbuf), "%%db%d", modrm.reg + add);
bellarddc990652003-03-19 00:00:28 +00005877 oappend (scratchbuf);
bellarddc990652003-03-19 00:00:28 +00005878}
5879
bellardbc51c5c2004-03-17 23:46:04 +00005880static void
blueswir1c2c73b42009-03-07 16:53:57 +00005881OP_T (int dummy ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
bellarddc990652003-03-19 00:00:28 +00005882{
blueswir188103cf2009-03-07 16:57:53 +00005883 snprintf (scratchbuf, sizeof(scratchbuf), "%%tr%d", modrm.reg);
bellardbc51c5c2004-03-17 23:46:04 +00005884 oappend (scratchbuf + intel_syntax);
bellarddc990652003-03-19 00:00:28 +00005885}
5886
bellardbc51c5c2004-03-17 23:46:04 +00005887static void
blueswir188103cf2009-03-07 16:57:53 +00005888OP_R (int bytemode, int sizeflag)
bellarddc990652003-03-19 00:00:28 +00005889{
blueswir188103cf2009-03-07 16:57:53 +00005890 if (modrm.mod == 3)
bellardbc51c5c2004-03-17 23:46:04 +00005891 OP_E (bytemode, sizeflag);
5892 else
5893 BadOp ();
bellarddc990652003-03-19 00:00:28 +00005894}
5895
bellardbc51c5c2004-03-17 23:46:04 +00005896static void
blueswir1c2c73b42009-03-07 16:53:57 +00005897OP_MMX (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
bellarddc990652003-03-19 00:00:28 +00005898{
bellardbc51c5c2004-03-17 23:46:04 +00005899 used_prefixes |= (prefixes & PREFIX_DATA);
5900 if (prefixes & PREFIX_DATA)
blueswir1c2c73b42009-03-07 16:53:57 +00005901 {
5902 int add = 0;
blueswir188103cf2009-03-07 16:57:53 +00005903 USED_REX (REX_R);
5904 if (rex & REX_R)
blueswir1c2c73b42009-03-07 16:53:57 +00005905 add = 8;
blueswir188103cf2009-03-07 16:57:53 +00005906 snprintf (scratchbuf, sizeof(scratchbuf), "%%xmm%d", modrm.reg + add);
blueswir1c2c73b42009-03-07 16:53:57 +00005907 }
bellardbc51c5c2004-03-17 23:46:04 +00005908 else
blueswir188103cf2009-03-07 16:57:53 +00005909 snprintf (scratchbuf, sizeof(scratchbuf), "%%mm%d", modrm.reg);
bellardbc51c5c2004-03-17 23:46:04 +00005910 oappend (scratchbuf + intel_syntax);
bellarddc990652003-03-19 00:00:28 +00005911}
5912
bellardbc51c5c2004-03-17 23:46:04 +00005913static void
blueswir1c2c73b42009-03-07 16:53:57 +00005914OP_XMM (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
bellarddc990652003-03-19 00:00:28 +00005915{
bellardbc51c5c2004-03-17 23:46:04 +00005916 int add = 0;
blueswir188103cf2009-03-07 16:57:53 +00005917 USED_REX (REX_R);
5918 if (rex & REX_R)
bellardbc51c5c2004-03-17 23:46:04 +00005919 add = 8;
blueswir188103cf2009-03-07 16:57:53 +00005920 snprintf (scratchbuf, sizeof(scratchbuf), "%%xmm%d", modrm.reg + add);
bellardbc51c5c2004-03-17 23:46:04 +00005921 oappend (scratchbuf + intel_syntax);
5922}
5923
5924static void
blueswir1c2c73b42009-03-07 16:53:57 +00005925OP_EM (int bytemode, int sizeflag)
bellardbc51c5c2004-03-17 23:46:04 +00005926{
blueswir188103cf2009-03-07 16:57:53 +00005927 if (modrm.mod != 3)
bellardbc51c5c2004-03-17 23:46:04 +00005928 {
blueswir1c2c73b42009-03-07 16:53:57 +00005929 if (intel_syntax && bytemode == v_mode)
5930 {
5931 bytemode = (prefixes & PREFIX_DATA) ? x_mode : q_mode;
5932 used_prefixes |= (prefixes & PREFIX_DATA);
5933 }
bellardbc51c5c2004-03-17 23:46:04 +00005934 OP_E (bytemode, sizeflag);
5935 return;
5936 }
bellarddc990652003-03-19 00:00:28 +00005937
bellardbc51c5c2004-03-17 23:46:04 +00005938 /* Skip mod/rm byte. */
5939 MODRM_CHECK;
bellarddc990652003-03-19 00:00:28 +00005940 codep++;
bellardbc51c5c2004-03-17 23:46:04 +00005941 used_prefixes |= (prefixes & PREFIX_DATA);
5942 if (prefixes & PREFIX_DATA)
blueswir1c2c73b42009-03-07 16:53:57 +00005943 {
5944 int add = 0;
5945
blueswir188103cf2009-03-07 16:57:53 +00005946 USED_REX (REX_B);
5947 if (rex & REX_B)
blueswir1c2c73b42009-03-07 16:53:57 +00005948 add = 8;
blueswir188103cf2009-03-07 16:57:53 +00005949 snprintf (scratchbuf, sizeof(scratchbuf), "%%xmm%d", modrm.rm + add);
blueswir1c2c73b42009-03-07 16:53:57 +00005950 }
bellardbc51c5c2004-03-17 23:46:04 +00005951 else
blueswir188103cf2009-03-07 16:57:53 +00005952 snprintf (scratchbuf, sizeof(scratchbuf), "%%mm%d", modrm.rm);
5953 oappend (scratchbuf + intel_syntax);
5954}
5955
5956/* cvt* are the only instructions in sse2 which have
5957 both SSE and MMX operands and also have 0x66 prefix
5958 in their opcode. 0x66 was originally used to differentiate
5959 between SSE and MMX instruction(operands). So we have to handle the
5960 cvt* separately using OP_EMC and OP_MXC */
5961static void
5962OP_EMC (int bytemode, int sizeflag)
5963{
5964 if (modrm.mod != 3)
5965 {
5966 if (intel_syntax && bytemode == v_mode)
5967 {
5968 bytemode = (prefixes & PREFIX_DATA) ? x_mode : q_mode;
5969 used_prefixes |= (prefixes & PREFIX_DATA);
5970 }
5971 OP_E (bytemode, sizeflag);
5972 return;
5973 }
5974
5975 /* Skip mod/rm byte. */
5976 MODRM_CHECK;
5977 codep++;
5978 used_prefixes |= (prefixes & PREFIX_DATA);
5979 snprintf (scratchbuf, sizeof(scratchbuf), "%%mm%d", modrm.rm);
5980 oappend (scratchbuf + intel_syntax);
5981}
5982
5983static void
5984OP_MXC (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
5985{
5986 used_prefixes |= (prefixes & PREFIX_DATA);
5987 snprintf (scratchbuf, sizeof(scratchbuf), "%%mm%d", modrm.reg);
bellardbc51c5c2004-03-17 23:46:04 +00005988 oappend (scratchbuf + intel_syntax);
bellarddc990652003-03-19 00:00:28 +00005989}
5990
bellardbc51c5c2004-03-17 23:46:04 +00005991static void
blueswir1c2c73b42009-03-07 16:53:57 +00005992OP_EX (int bytemode, int sizeflag)
bellarddc990652003-03-19 00:00:28 +00005993{
bellardbc51c5c2004-03-17 23:46:04 +00005994 int add = 0;
blueswir188103cf2009-03-07 16:57:53 +00005995 if (modrm.mod != 3)
bellardbc51c5c2004-03-17 23:46:04 +00005996 {
5997 OP_E (bytemode, sizeflag);
5998 return;
5999 }
blueswir188103cf2009-03-07 16:57:53 +00006000 USED_REX (REX_B);
6001 if (rex & REX_B)
bellardbc51c5c2004-03-17 23:46:04 +00006002 add = 8;
6003
6004 /* Skip mod/rm byte. */
6005 MODRM_CHECK;
6006 codep++;
blueswir188103cf2009-03-07 16:57:53 +00006007 snprintf (scratchbuf, sizeof(scratchbuf), "%%xmm%d", modrm.rm + add);
bellardbc51c5c2004-03-17 23:46:04 +00006008 oappend (scratchbuf + intel_syntax);
6009}
6010
6011static void
blueswir1c2c73b42009-03-07 16:53:57 +00006012OP_MS (int bytemode, int sizeflag)
bellardbc51c5c2004-03-17 23:46:04 +00006013{
blueswir188103cf2009-03-07 16:57:53 +00006014 if (modrm.mod == 3)
bellardbc51c5c2004-03-17 23:46:04 +00006015 OP_EM (bytemode, sizeflag);
6016 else
6017 BadOp ();
6018}
6019
6020static void
blueswir1c2c73b42009-03-07 16:53:57 +00006021OP_XS (int bytemode, int sizeflag)
bellardbc51c5c2004-03-17 23:46:04 +00006022{
blueswir188103cf2009-03-07 16:57:53 +00006023 if (modrm.mod == 3)
bellardbc51c5c2004-03-17 23:46:04 +00006024 OP_EX (bytemode, sizeflag);
6025 else
6026 BadOp ();
6027}
6028
blueswir1c2c73b42009-03-07 16:53:57 +00006029static void
6030OP_M (int bytemode, int sizeflag)
6031{
blueswir188103cf2009-03-07 16:57:53 +00006032 if (modrm.mod == 3)
6033 /* bad bound,lea,lds,les,lfs,lgs,lss,cmpxchg8b,vmptrst modrm */
6034 BadOp ();
blueswir1c2c73b42009-03-07 16:53:57 +00006035 else
6036 OP_E (bytemode, sizeflag);
6037}
6038
6039static void
6040OP_0f07 (int bytemode, int sizeflag)
6041{
blueswir188103cf2009-03-07 16:57:53 +00006042 if (modrm.mod != 3 || modrm.rm != 0)
blueswir1c2c73b42009-03-07 16:53:57 +00006043 BadOp ();
6044 else
6045 OP_E (bytemode, sizeflag);
6046}
6047
6048static void
6049OP_0fae (int bytemode, int sizeflag)
6050{
blueswir188103cf2009-03-07 16:57:53 +00006051 if (modrm.mod == 3)
blueswir1c2c73b42009-03-07 16:53:57 +00006052 {
blueswir188103cf2009-03-07 16:57:53 +00006053 if (modrm.reg == 7)
blueswir1c2c73b42009-03-07 16:53:57 +00006054 strcpy (obuf + strlen (obuf) - sizeof ("clflush") + 1, "sfence");
6055
blueswir188103cf2009-03-07 16:57:53 +00006056 if (modrm.reg < 5 || modrm.rm != 0)
blueswir1c2c73b42009-03-07 16:53:57 +00006057 {
6058 BadOp (); /* bad sfence, mfence, or lfence */
6059 return;
6060 }
6061 }
blueswir188103cf2009-03-07 16:57:53 +00006062 else if (modrm.reg != 7)
blueswir1c2c73b42009-03-07 16:53:57 +00006063 {
6064 BadOp (); /* bad clflush */
6065 return;
6066 }
6067
6068 OP_E (bytemode, sizeflag);
6069}
6070
blueswir188103cf2009-03-07 16:57:53 +00006071/* NOP is an alias of "xchg %ax,%ax" in 16bit mode, "xchg %eax,%eax" in
6072 32bit mode and "xchg %rax,%rax" in 64bit mode. */
6073
blueswir1c2c73b42009-03-07 16:53:57 +00006074static void
blueswir188103cf2009-03-07 16:57:53 +00006075NOP_Fixup1 (int bytemode, int sizeflag)
blueswir1c2c73b42009-03-07 16:53:57 +00006076{
blueswir188103cf2009-03-07 16:57:53 +00006077 if ((prefixes & PREFIX_DATA) != 0
6078 || (rex != 0
6079 && rex != 0x48
6080 && address_mode == mode_64bit))
6081 OP_REG (bytemode, sizeflag);
6082 else
6083 strcpy (obuf, "nop");
6084}
6085
6086static void
6087NOP_Fixup2 (int bytemode, int sizeflag)
6088{
6089 if ((prefixes & PREFIX_DATA) != 0
6090 || (rex != 0
6091 && rex != 0x48
6092 && address_mode == mode_64bit))
6093 OP_IMREG (bytemode, sizeflag);
blueswir1c2c73b42009-03-07 16:53:57 +00006094}
6095
bellardbc51c5c2004-03-17 23:46:04 +00006096static const char *Suffix3DNow[] = {
6097/* 00 */ NULL, NULL, NULL, NULL,
6098/* 04 */ NULL, NULL, NULL, NULL,
6099/* 08 */ NULL, NULL, NULL, NULL,
6100/* 0C */ "pi2fw", "pi2fd", NULL, NULL,
6101/* 10 */ NULL, NULL, NULL, NULL,
6102/* 14 */ NULL, NULL, NULL, NULL,
6103/* 18 */ NULL, NULL, NULL, NULL,
6104/* 1C */ "pf2iw", "pf2id", NULL, NULL,
6105/* 20 */ NULL, NULL, NULL, NULL,
6106/* 24 */ NULL, NULL, NULL, NULL,
6107/* 28 */ NULL, NULL, NULL, NULL,
6108/* 2C */ NULL, NULL, NULL, NULL,
6109/* 30 */ NULL, NULL, NULL, NULL,
6110/* 34 */ NULL, NULL, NULL, NULL,
6111/* 38 */ NULL, NULL, NULL, NULL,
6112/* 3C */ NULL, NULL, NULL, NULL,
6113/* 40 */ NULL, NULL, NULL, NULL,
6114/* 44 */ NULL, NULL, NULL, NULL,
6115/* 48 */ NULL, NULL, NULL, NULL,
6116/* 4C */ NULL, NULL, NULL, NULL,
6117/* 50 */ NULL, NULL, NULL, NULL,
6118/* 54 */ NULL, NULL, NULL, NULL,
6119/* 58 */ NULL, NULL, NULL, NULL,
6120/* 5C */ NULL, NULL, NULL, NULL,
6121/* 60 */ NULL, NULL, NULL, NULL,
6122/* 64 */ NULL, NULL, NULL, NULL,
6123/* 68 */ NULL, NULL, NULL, NULL,
6124/* 6C */ NULL, NULL, NULL, NULL,
6125/* 70 */ NULL, NULL, NULL, NULL,
6126/* 74 */ NULL, NULL, NULL, NULL,
6127/* 78 */ NULL, NULL, NULL, NULL,
6128/* 7C */ NULL, NULL, NULL, NULL,
6129/* 80 */ NULL, NULL, NULL, NULL,
6130/* 84 */ NULL, NULL, NULL, NULL,
6131/* 88 */ NULL, NULL, "pfnacc", NULL,
6132/* 8C */ NULL, NULL, "pfpnacc", NULL,
6133/* 90 */ "pfcmpge", NULL, NULL, NULL,
6134/* 94 */ "pfmin", NULL, "pfrcp", "pfrsqrt",
6135/* 98 */ NULL, NULL, "pfsub", NULL,
6136/* 9C */ NULL, NULL, "pfadd", NULL,
6137/* A0 */ "pfcmpgt", NULL, NULL, NULL,
6138/* A4 */ "pfmax", NULL, "pfrcpit1", "pfrsqit1",
6139/* A8 */ NULL, NULL, "pfsubr", NULL,
6140/* AC */ NULL, NULL, "pfacc", NULL,
6141/* B0 */ "pfcmpeq", NULL, NULL, NULL,
blueswir188103cf2009-03-07 16:57:53 +00006142/* B4 */ "pfmul", NULL, "pfrcpit2", "pmulhrw",
bellardbc51c5c2004-03-17 23:46:04 +00006143/* B8 */ NULL, NULL, NULL, "pswapd",
6144/* BC */ NULL, NULL, NULL, "pavgusb",
6145/* C0 */ NULL, NULL, NULL, NULL,
6146/* C4 */ NULL, NULL, NULL, NULL,
6147/* C8 */ NULL, NULL, NULL, NULL,
6148/* CC */ NULL, NULL, NULL, NULL,
6149/* D0 */ NULL, NULL, NULL, NULL,
6150/* D4 */ NULL, NULL, NULL, NULL,
6151/* D8 */ NULL, NULL, NULL, NULL,
6152/* DC */ NULL, NULL, NULL, NULL,
6153/* E0 */ NULL, NULL, NULL, NULL,
6154/* E4 */ NULL, NULL, NULL, NULL,
6155/* E8 */ NULL, NULL, NULL, NULL,
6156/* EC */ NULL, NULL, NULL, NULL,
6157/* F0 */ NULL, NULL, NULL, NULL,
6158/* F4 */ NULL, NULL, NULL, NULL,
6159/* F8 */ NULL, NULL, NULL, NULL,
6160/* FC */ NULL, NULL, NULL, NULL,
6161};
6162
6163static void
blueswir1c2c73b42009-03-07 16:53:57 +00006164OP_3DNowSuffix (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
bellardbc51c5c2004-03-17 23:46:04 +00006165{
6166 const char *mnemonic;
6167
Blue Swirl156aa892010-04-18 14:27:44 +00006168 fetch_data(the_info, codep + 1);
bellardbc51c5c2004-03-17 23:46:04 +00006169 /* AMD 3DNow! instructions are specified by an opcode suffix in the
6170 place where an 8-bit immediate would normally go. ie. the last
6171 byte of the instruction. */
6172 obufp = obuf + strlen (obuf);
6173 mnemonic = Suffix3DNow[*codep++ & 0xff];
6174 if (mnemonic)
6175 oappend (mnemonic);
6176 else
6177 {
6178 /* Since a variable sized modrm/sib chunk is between the start
6179 of the opcode (0x0f0f) and the opcode suffix, we need to do
6180 all the modrm processing first, and don't know until now that
6181 we have a bad opcode. This necessitates some cleaning up. */
blueswir188103cf2009-03-07 16:57:53 +00006182 op_out[0][0] = '\0';
6183 op_out[1][0] = '\0';
bellardbc51c5c2004-03-17 23:46:04 +00006184 BadOp ();
6185 }
6186}
6187
6188static const char *simd_cmp_op[] = {
6189 "eq",
6190 "lt",
6191 "le",
6192 "unord",
6193 "neq",
6194 "nlt",
6195 "nle",
6196 "ord"
6197};
6198
6199static void
blueswir1c2c73b42009-03-07 16:53:57 +00006200OP_SIMD_Suffix (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
bellardbc51c5c2004-03-17 23:46:04 +00006201{
6202 unsigned int cmp_type;
6203
Blue Swirl156aa892010-04-18 14:27:44 +00006204 fetch_data(the_info, codep + 1);
bellardbc51c5c2004-03-17 23:46:04 +00006205 obufp = obuf + strlen (obuf);
6206 cmp_type = *codep++ & 0xff;
6207 if (cmp_type < 8)
6208 {
6209 char suffix1 = 'p', suffix2 = 's';
6210 used_prefixes |= (prefixes & PREFIX_REPZ);
6211 if (prefixes & PREFIX_REPZ)
6212 suffix1 = 's';
6213 else
6214 {
6215 used_prefixes |= (prefixes & PREFIX_DATA);
6216 if (prefixes & PREFIX_DATA)
6217 suffix2 = 'd';
6218 else
6219 {
6220 used_prefixes |= (prefixes & PREFIX_REPNZ);
6221 if (prefixes & PREFIX_REPNZ)
6222 suffix1 = 's', suffix2 = 'd';
6223 }
6224 }
blueswir1363a37d2008-08-21 17:58:08 +00006225 snprintf (scratchbuf, sizeof(scratchbuf), "cmp%s%c%c",
6226 simd_cmp_op[cmp_type], suffix1, suffix2);
bellardbc51c5c2004-03-17 23:46:04 +00006227 used_prefixes |= (prefixes & PREFIX_REPZ);
6228 oappend (scratchbuf);
6229 }
6230 else
6231 {
6232 /* We have a bad extension byte. Clean up. */
blueswir188103cf2009-03-07 16:57:53 +00006233 op_out[0][0] = '\0';
6234 op_out[1][0] = '\0';
bellardbc51c5c2004-03-17 23:46:04 +00006235 BadOp ();
6236 }
6237}
6238
6239static void
blueswir1c2c73b42009-03-07 16:53:57 +00006240SIMD_Fixup (int extrachar, int sizeflag ATTRIBUTE_UNUSED)
bellardbc51c5c2004-03-17 23:46:04 +00006241{
6242 /* Change movlps/movhps to movhlps/movlhps for 2 register operand
6243 forms of these instructions. */
blueswir188103cf2009-03-07 16:57:53 +00006244 if (modrm.mod == 3)
bellardbc51c5c2004-03-17 23:46:04 +00006245 {
6246 char *p = obuf + strlen (obuf);
6247 *(p + 1) = '\0';
6248 *p = *(p - 1);
6249 *(p - 1) = *(p - 2);
6250 *(p - 2) = *(p - 3);
6251 *(p - 3) = extrachar;
6252 }
6253}
6254
6255static void
blueswir1c2c73b42009-03-07 16:53:57 +00006256PNI_Fixup (int extrachar ATTRIBUTE_UNUSED, int sizeflag)
6257{
blueswir188103cf2009-03-07 16:57:53 +00006258 if (modrm.mod == 3 && modrm.reg == 1 && modrm.rm <= 1)
blueswir1c2c73b42009-03-07 16:53:57 +00006259 {
6260 /* Override "sidt". */
6261 size_t olen = strlen (obuf);
6262 char *p = obuf + olen - 4;
6263 const char * const *names = (address_mode == mode_64bit
6264 ? names64 : names32);
6265
6266 /* We might have a suffix when disassembling with -Msuffix. */
6267 if (*p == 'i')
6268 --p;
6269
6270 /* Remove "addr16/addr32" if we aren't in Intel mode. */
6271 if (!intel_syntax
6272 && (prefixes & PREFIX_ADDR)
6273 && olen >= (4 + 7)
6274 && *(p - 1) == ' '
6275 && strncmp (p - 7, "addr", 4) == 0
6276 && (strncmp (p - 3, "16", 2) == 0
6277 || strncmp (p - 3, "32", 2) == 0))
6278 p -= 7;
6279
blueswir188103cf2009-03-07 16:57:53 +00006280 if (modrm.rm)
blueswir1c2c73b42009-03-07 16:53:57 +00006281 {
6282 /* mwait %eax,%ecx */
6283 strcpy (p, "mwait");
6284 if (!intel_syntax)
blueswir188103cf2009-03-07 16:57:53 +00006285 strcpy (op_out[0], names[0]);
blueswir1c2c73b42009-03-07 16:53:57 +00006286 }
6287 else
6288 {
6289 /* monitor %eax,%ecx,%edx" */
6290 strcpy (p, "monitor");
6291 if (!intel_syntax)
6292 {
6293 const char * const *op1_names;
6294 if (!(prefixes & PREFIX_ADDR))
6295 op1_names = (address_mode == mode_16bit
6296 ? names16 : names);
6297 else
6298 {
6299 op1_names = (address_mode != mode_32bit
6300 ? names32 : names16);
6301 used_prefixes |= PREFIX_ADDR;
6302 }
blueswir188103cf2009-03-07 16:57:53 +00006303 strcpy (op_out[0], op1_names[0]);
6304 strcpy (op_out[2], names[2]);
blueswir1c2c73b42009-03-07 16:53:57 +00006305 }
6306 }
6307 if (!intel_syntax)
6308 {
blueswir188103cf2009-03-07 16:57:53 +00006309 strcpy (op_out[1], names[1]);
blueswir1c2c73b42009-03-07 16:53:57 +00006310 two_source_ops = 1;
6311 }
6312
6313 codep++;
6314 }
6315 else
6316 OP_M (0, sizeflag);
6317}
6318
6319static void
6320SVME_Fixup (int bytemode, int sizeflag)
6321{
6322 const char *alt;
6323 char *p;
6324
6325 switch (*codep)
6326 {
6327 case 0xd8:
6328 alt = "vmrun";
6329 break;
6330 case 0xd9:
6331 alt = "vmmcall";
6332 break;
6333 case 0xda:
6334 alt = "vmload";
6335 break;
6336 case 0xdb:
6337 alt = "vmsave";
6338 break;
6339 case 0xdc:
6340 alt = "stgi";
6341 break;
6342 case 0xdd:
6343 alt = "clgi";
6344 break;
6345 case 0xde:
6346 alt = "skinit";
6347 break;
6348 case 0xdf:
6349 alt = "invlpga";
6350 break;
6351 default:
6352 OP_M (bytemode, sizeflag);
6353 return;
6354 }
6355 /* Override "lidt". */
6356 p = obuf + strlen (obuf) - 4;
6357 /* We might have a suffix. */
6358 if (*p == 'i')
6359 --p;
6360 strcpy (p, alt);
6361 if (!(prefixes & PREFIX_ADDR))
6362 {
6363 ++codep;
6364 return;
6365 }
6366 used_prefixes |= PREFIX_ADDR;
6367 switch (*codep++)
6368 {
6369 case 0xdf:
blueswir188103cf2009-03-07 16:57:53 +00006370 strcpy (op_out[1], names32[1]);
blueswir1c2c73b42009-03-07 16:53:57 +00006371 two_source_ops = 1;
6372 /* Fall through. */
6373 case 0xd8:
6374 case 0xda:
6375 case 0xdb:
6376 *obufp++ = open_char;
6377 if (address_mode == mode_64bit || (sizeflag & AFLAG))
6378 alt = names32[0];
6379 else
6380 alt = names16[0];
6381 strcpy (obufp, alt);
6382 obufp += strlen (alt);
6383 *obufp++ = close_char;
6384 *obufp = '\0';
6385 break;
6386 }
6387}
6388
6389static void
6390INVLPG_Fixup (int bytemode, int sizeflag)
6391{
6392 const char *alt;
6393
6394 switch (*codep)
6395 {
6396 case 0xf8:
6397 alt = "swapgs";
6398 break;
6399 case 0xf9:
6400 alt = "rdtscp";
6401 break;
6402 default:
6403 OP_M (bytemode, sizeflag);
6404 return;
6405 }
6406 /* Override "invlpg". */
6407 strcpy (obuf + strlen (obuf) - 6, alt);
6408 codep++;
6409}
6410
6411static void
bellardbc51c5c2004-03-17 23:46:04 +00006412BadOp (void)
6413{
6414 /* Throw away prefixes and 1st. opcode byte. */
6415 codep = insn_codep + 1;
6416 oappend ("(bad)");
bellarddc990652003-03-19 00:00:28 +00006417}
blueswir1c2c73b42009-03-07 16:53:57 +00006418
6419static void
blueswir1c2c73b42009-03-07 16:53:57 +00006420VMX_Fixup (int extrachar ATTRIBUTE_UNUSED, int sizeflag)
6421{
blueswir188103cf2009-03-07 16:57:53 +00006422 if (modrm.mod == 3
6423 && modrm.reg == 0
6424 && modrm.rm >=1
6425 && modrm.rm <= 4)
blueswir1c2c73b42009-03-07 16:53:57 +00006426 {
6427 /* Override "sgdt". */
6428 char *p = obuf + strlen (obuf) - 4;
6429
6430 /* We might have a suffix when disassembling with -Msuffix. */
6431 if (*p == 'g')
6432 --p;
6433
blueswir188103cf2009-03-07 16:57:53 +00006434 switch (modrm.rm)
blueswir1c2c73b42009-03-07 16:53:57 +00006435 {
6436 case 1:
6437 strcpy (p, "vmcall");
6438 break;
6439 case 2:
6440 strcpy (p, "vmlaunch");
6441 break;
6442 case 3:
6443 strcpy (p, "vmresume");
6444 break;
6445 case 4:
6446 strcpy (p, "vmxoff");
6447 break;
6448 }
6449
6450 codep++;
6451 }
6452 else
6453 OP_E (0, sizeflag);
6454}
6455
6456static void
6457OP_VMX (int bytemode, int sizeflag)
6458{
6459 used_prefixes |= (prefixes & (PREFIX_DATA | PREFIX_REPZ));
6460 if (prefixes & PREFIX_DATA)
6461 strcpy (obuf, "vmclear");
6462 else if (prefixes & PREFIX_REPZ)
6463 strcpy (obuf, "vmxon");
6464 else
6465 strcpy (obuf, "vmptrld");
6466 OP_E (bytemode, sizeflag);
6467}
6468
6469static void
6470REP_Fixup (int bytemode, int sizeflag)
6471{
6472 /* The 0xf3 prefix should be displayed as "rep" for ins, outs, movs,
6473 lods and stos. */
6474 size_t ilen = 0;
6475
6476 if (prefixes & PREFIX_REPZ)
6477 switch (*insn_codep)
6478 {
6479 case 0x6e: /* outsb */
6480 case 0x6f: /* outsw/outsl */
6481 case 0xa4: /* movsb */
6482 case 0xa5: /* movsw/movsl/movsq */
6483 if (!intel_syntax)
6484 ilen = 5;
6485 else
6486 ilen = 4;
6487 break;
6488 case 0xaa: /* stosb */
6489 case 0xab: /* stosw/stosl/stosq */
6490 case 0xac: /* lodsb */
6491 case 0xad: /* lodsw/lodsl/lodsq */
6492 if (!intel_syntax && (sizeflag & SUFFIX_ALWAYS))
6493 ilen = 5;
6494 else
6495 ilen = 4;
6496 break;
6497 case 0x6c: /* insb */
6498 case 0x6d: /* insl/insw */
6499 if (!intel_syntax)
6500 ilen = 4;
6501 else
6502 ilen = 3;
6503 break;
6504 default:
6505 abort ();
6506 break;
6507 }
6508
6509 if (ilen != 0)
6510 {
6511 size_t olen;
6512 char *p;
6513
6514 olen = strlen (obuf);
6515 p = obuf + olen - ilen - 1 - 4;
6516 /* Handle "repz [addr16|addr32]". */
6517 if ((prefixes & PREFIX_ADDR))
6518 p -= 1 + 6;
6519
6520 memmove (p + 3, p + 4, olen - (p + 3 - obuf));
6521 }
6522
6523 switch (bytemode)
6524 {
6525 case al_reg:
6526 case eAX_reg:
6527 case indir_dx_reg:
6528 OP_IMREG (bytemode, sizeflag);
6529 break;
6530 case eDI_reg:
6531 OP_ESreg (bytemode, sizeflag);
6532 break;
6533 case eSI_reg:
6534 OP_DSreg (bytemode, sizeflag);
6535 break;
6536 default:
6537 abort ();
6538 break;
6539 }
6540}
blueswir188103cf2009-03-07 16:57:53 +00006541
6542static void
6543CMPXCHG8B_Fixup (int bytemode, int sizeflag)
6544{
6545 USED_REX (REX_W);
6546 if (rex & REX_W)
6547 {
6548 /* Change cmpxchg8b to cmpxchg16b. */
6549 char *p = obuf + strlen (obuf) - 2;
6550 strcpy (p, "16b");
6551 bytemode = o_mode;
6552 }
6553 OP_M (bytemode, sizeflag);
6554}
6555
6556static void
6557XMM_Fixup (int reg, int sizeflag ATTRIBUTE_UNUSED)
6558{
6559 snprintf (scratchbuf, sizeof(scratchbuf), "%%xmm%d", reg);
6560 oappend (scratchbuf + intel_syntax);
6561}
6562
6563static void
6564CRC32_Fixup (int bytemode, int sizeflag)
6565{
6566 /* Add proper suffix to "crc32". */
6567 char *p = obuf + strlen (obuf);
6568
6569 switch (bytemode)
6570 {
6571 case b_mode:
6572 if (intel_syntax)
6573 break;
6574
6575 *p++ = 'b';
6576 break;
6577 case v_mode:
6578 if (intel_syntax)
6579 break;
6580
6581 USED_REX (REX_W);
6582 if (rex & REX_W)
6583 *p++ = 'q';
6584 else if (sizeflag & DFLAG)
6585 *p++ = 'l';
6586 else
6587 *p++ = 'w';
6588 used_prefixes |= (prefixes & PREFIX_DATA);
6589 break;
6590 default:
6591 oappend (INTERNAL_DISASSEMBLER_ERROR);
6592 break;
6593 }
6594 *p = '\0';
6595
6596 if (modrm.mod == 3)
6597 {
6598 int add;
6599
6600 /* Skip mod/rm byte. */
6601 MODRM_CHECK;
6602 codep++;
6603
6604 USED_REX (REX_B);
6605 add = (rex & REX_B) ? 8 : 0;
6606 if (bytemode == b_mode)
6607 {
6608 USED_REX (0);
6609 if (rex)
6610 oappend (names8rex[modrm.rm + add]);
6611 else
6612 oappend (names8[modrm.rm + add]);
6613 }
6614 else
6615 {
6616 USED_REX (REX_W);
6617 if (rex & REX_W)
6618 oappend (names64[modrm.rm + add]);
6619 else if ((prefixes & PREFIX_DATA))
6620 oappend (names16[modrm.rm + add]);
6621 else
6622 oappend (names32[modrm.rm + add]);
6623 }
6624 }
6625 else
6626 OP_E (bytemode, sizeflag);
6627}