bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 1 | /* |
bellard | 67e999b | 2006-09-03 16:09:07 +0000 | [diff] [blame] | 2 | * QEMU ESP/NCR53C9x emulation |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 3 | * |
pbrook | 4e9aec7 | 2006-03-11 16:29:14 +0000 | [diff] [blame] | 4 | * Copyright (c) 2005-2006 Fabrice Bellard |
Hervé Poussineau | fabaaf1 | 2012-07-09 12:02:31 +0200 | [diff] [blame] | 5 | * Copyright (c) 2012 Herve Poussineau |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 6 | * |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 7 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
| 8 | * of this software and associated documentation files (the "Software"), to deal |
| 9 | * in the Software without restriction, including without limitation the rights |
| 10 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell |
| 11 | * copies of the Software, and to permit persons to whom the Software is |
| 12 | * furnished to do so, subject to the following conditions: |
| 13 | * |
| 14 | * The above copyright notice and this permission notice shall be included in |
| 15 | * all copies or substantial portions of the Software. |
| 16 | * |
| 17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 18 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 19 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 20 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 21 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, |
| 22 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN |
| 23 | * THE SOFTWARE. |
| 24 | */ |
blueswir1 | 5d20fa6 | 2008-04-09 16:32:48 +0000 | [diff] [blame] | 25 | |
Peter Maydell | a4ab479 | 2016-01-26 18:17:16 +0000 | [diff] [blame] | 26 | #include "qemu/osdep.h" |
Paolo Bonzini | 83c9f4c | 2013-02-04 15:40:22 +0100 | [diff] [blame] | 27 | #include "hw/sysbus.h" |
Paolo Bonzini | 0d09e41 | 2013-02-05 17:06:20 +0100 | [diff] [blame] | 28 | #include "hw/scsi/esp.h" |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 29 | #include "trace.h" |
Markus Armbruster | da34e65 | 2016-03-14 09:01:28 +0100 | [diff] [blame] | 30 | #include "qapi/error.h" |
Paolo Bonzini | 1de7afc | 2012-12-17 18:20:00 +0100 | [diff] [blame] | 31 | #include "qemu/log.h" |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 32 | |
bellard | 67e999b | 2006-09-03 16:09:07 +0000 | [diff] [blame] | 33 | /* |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 34 | * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O), |
| 35 | * also produced as NCR89C100. See |
bellard | 67e999b | 2006-09-03 16:09:07 +0000 | [diff] [blame] | 36 | * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt |
| 37 | * and |
| 38 | * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt |
| 39 | */ |
| 40 | |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 41 | static void esp_raise_irq(ESPState *s) |
| 42 | { |
| 43 | if (!(s->rregs[ESP_RSTAT] & STAT_INT)) { |
| 44 | s->rregs[ESP_RSTAT] |= STAT_INT; |
| 45 | qemu_irq_raise(s->irq); |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 46 | trace_esp_raise_irq(); |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 47 | } |
| 48 | } |
| 49 | |
| 50 | static void esp_lower_irq(ESPState *s) |
| 51 | { |
| 52 | if (s->rregs[ESP_RSTAT] & STAT_INT) { |
| 53 | s->rregs[ESP_RSTAT] &= ~STAT_INT; |
| 54 | qemu_irq_lower(s->irq); |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 55 | trace_esp_lower_irq(); |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 56 | } |
| 57 | } |
| 58 | |
Hervé Poussineau | 9c7e23f | 2012-08-04 21:10:03 +0200 | [diff] [blame] | 59 | void esp_dma_enable(ESPState *s, int irq, int level) |
Blue Swirl | 73d7434 | 2010-09-11 16:38:33 +0000 | [diff] [blame] | 60 | { |
Blue Swirl | 73d7434 | 2010-09-11 16:38:33 +0000 | [diff] [blame] | 61 | if (level) { |
| 62 | s->dma_enabled = 1; |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 63 | trace_esp_dma_enable(); |
Blue Swirl | 73d7434 | 2010-09-11 16:38:33 +0000 | [diff] [blame] | 64 | if (s->dma_cb) { |
| 65 | s->dma_cb(s); |
| 66 | s->dma_cb = NULL; |
| 67 | } |
| 68 | } else { |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 69 | trace_esp_dma_disable(); |
Blue Swirl | 73d7434 | 2010-09-11 16:38:33 +0000 | [diff] [blame] | 70 | s->dma_enabled = 0; |
| 71 | } |
| 72 | } |
| 73 | |
Hervé Poussineau | 9c7e23f | 2012-08-04 21:10:03 +0200 | [diff] [blame] | 74 | void esp_request_cancelled(SCSIRequest *req) |
Paolo Bonzini | 94d3f98 | 2011-04-18 22:53:08 +0200 | [diff] [blame] | 75 | { |
Hervé Poussineau | e6810db | 2012-07-09 12:02:27 +0200 | [diff] [blame] | 76 | ESPState *s = req->hba_private; |
Paolo Bonzini | 94d3f98 | 2011-04-18 22:53:08 +0200 | [diff] [blame] | 77 | |
| 78 | if (req == s->current_req) { |
| 79 | scsi_req_unref(s->current_req); |
| 80 | s->current_req = NULL; |
| 81 | s->current_dev = NULL; |
| 82 | } |
| 83 | } |
| 84 | |
Prasad J Pandit | 6c1fef6 | 2016-05-19 16:09:31 +0530 | [diff] [blame] | 85 | static uint32_t get_cmd(ESPState *s, uint8_t *buf, uint8_t buflen) |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 86 | { |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 87 | uint32_t dmalen; |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 88 | int target; |
| 89 | |
blueswir1 | 8dea1dd | 2008-11-29 16:45:28 +0000 | [diff] [blame] | 90 | target = s->wregs[ESP_WBUSID] & BUSID_DID; |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 91 | if (s->dma) { |
Paolo Bonzini | 9ea73f8 | 2012-08-02 15:43:39 +0200 | [diff] [blame] | 92 | dmalen = s->rregs[ESP_TCLO]; |
| 93 | dmalen |= s->rregs[ESP_TCMID] << 8; |
| 94 | dmalen |= s->rregs[ESP_TCHI] << 16; |
Prasad J Pandit | 6c1fef6 | 2016-05-19 16:09:31 +0530 | [diff] [blame] | 95 | if (dmalen > buflen) { |
| 96 | return 0; |
| 97 | } |
blueswir1 | 8b17de8 | 2008-03-02 08:48:47 +0000 | [diff] [blame] | 98 | s->dma_memory_read(s->dma_opaque, buf, dmalen); |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 99 | } else { |
blueswir1 | fc4d65d | 2008-11-29 16:51:02 +0000 | [diff] [blame] | 100 | dmalen = s->ti_size; |
Prasad J Pandit | d3cdc49 | 2016-05-31 23:23:27 +0530 | [diff] [blame] | 101 | if (dmalen > TI_BUFSZ) { |
| 102 | return 0; |
| 103 | } |
blueswir1 | fc4d65d | 2008-11-29 16:51:02 +0000 | [diff] [blame] | 104 | memcpy(buf, s->ti_buf, dmalen); |
Hervé Poussineau | 75ef849 | 2011-07-02 17:23:00 +0200 | [diff] [blame] | 105 | buf[0] = buf[2] >> 5; |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 106 | } |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 107 | trace_esp_get_cmd(dmalen, target); |
pbrook | 2e5d83b | 2006-05-25 23:58:51 +0000 | [diff] [blame] | 108 | |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 109 | s->ti_size = 0; |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 110 | s->ti_rptr = 0; |
| 111 | s->ti_wptr = 0; |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 112 | |
Hervé Poussineau | 429bef6 | 2011-07-09 16:44:41 +0200 | [diff] [blame] | 113 | if (s->current_req) { |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 114 | /* Started a new command before the old one finished. Cancel it. */ |
Paolo Bonzini | 94d3f98 | 2011-04-18 22:53:08 +0200 | [diff] [blame] | 115 | scsi_req_cancel(s->current_req); |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 116 | s->async_len = 0; |
| 117 | } |
| 118 | |
Paolo Bonzini | 0d3545e | 2011-07-27 23:24:50 +0200 | [diff] [blame] | 119 | s->current_dev = scsi_device_find(&s->bus, 0, target, 0); |
Paolo Bonzini | f48a7a6 | 2011-07-28 18:02:13 +0200 | [diff] [blame] | 120 | if (!s->current_dev) { |
pbrook | 2e5d83b | 2006-05-25 23:58:51 +0000 | [diff] [blame] | 121 | // No such drive |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 122 | s->rregs[ESP_RSTAT] = 0; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 123 | s->rregs[ESP_RINTR] = INTR_DC; |
| 124 | s->rregs[ESP_RSEQ] = SEQ_0; |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 125 | esp_raise_irq(s); |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 126 | return 0; |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 127 | } |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 128 | return dmalen; |
| 129 | } |
| 130 | |
Artyom Tarasenko | f2818f2 | 2009-09-05 06:24:47 +0000 | [diff] [blame] | 131 | static void do_busid_cmd(ESPState *s, uint8_t *buf, uint8_t busid) |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 132 | { |
| 133 | int32_t datalen; |
| 134 | int lun; |
Paolo Bonzini | f48a7a6 | 2011-07-28 18:02:13 +0200 | [diff] [blame] | 135 | SCSIDevice *current_lun; |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 136 | |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 137 | trace_esp_do_busid_cmd(busid); |
Artyom Tarasenko | f2818f2 | 2009-09-05 06:24:47 +0000 | [diff] [blame] | 138 | lun = busid & 7; |
Paolo Bonzini | 0d3545e | 2011-07-27 23:24:50 +0200 | [diff] [blame] | 139 | current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, lun); |
Hervé Poussineau | e6810db | 2012-07-09 12:02:27 +0200 | [diff] [blame] | 140 | s->current_req = scsi_req_new(current_lun, 0, lun, buf, s); |
Paolo Bonzini | c39ce11 | 2011-08-03 10:49:10 +0200 | [diff] [blame] | 141 | datalen = scsi_req_enqueue(s->current_req); |
bellard | 67e999b | 2006-09-03 16:09:07 +0000 | [diff] [blame] | 142 | s->ti_size = datalen; |
| 143 | if (datalen != 0) { |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 144 | s->rregs[ESP_RSTAT] = STAT_TC; |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 145 | s->dma_left = 0; |
pbrook | 6787f5f | 2006-09-17 03:20:58 +0000 | [diff] [blame] | 146 | s->dma_counter = 0; |
pbrook | 2e5d83b | 2006-05-25 23:58:51 +0000 | [diff] [blame] | 147 | if (datalen > 0) { |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 148 | s->rregs[ESP_RSTAT] |= STAT_DI; |
pbrook | 2e5d83b | 2006-05-25 23:58:51 +0000 | [diff] [blame] | 149 | } else { |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 150 | s->rregs[ESP_RSTAT] |= STAT_DO; |
bellard | b9788fc | 2005-12-05 20:30:36 +0000 | [diff] [blame] | 151 | } |
Paolo Bonzini | ad3376c | 2011-04-18 15:28:11 +0200 | [diff] [blame] | 152 | scsi_req_continue(s->current_req); |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 153 | } |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 154 | s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; |
| 155 | s->rregs[ESP_RSEQ] = SEQ_CD; |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 156 | esp_raise_irq(s); |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 157 | } |
| 158 | |
Artyom Tarasenko | f2818f2 | 2009-09-05 06:24:47 +0000 | [diff] [blame] | 159 | static void do_cmd(ESPState *s, uint8_t *buf) |
| 160 | { |
| 161 | uint8_t busid = buf[0]; |
| 162 | |
| 163 | do_busid_cmd(s, &buf[1], busid); |
| 164 | } |
| 165 | |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 166 | static void handle_satn(ESPState *s) |
| 167 | { |
| 168 | uint8_t buf[32]; |
| 169 | int len; |
| 170 | |
Hervé Poussineau | 1b26eaa | 2012-07-09 12:02:22 +0200 | [diff] [blame] | 171 | if (s->dma && !s->dma_enabled) { |
Blue Swirl | 73d7434 | 2010-09-11 16:38:33 +0000 | [diff] [blame] | 172 | s->dma_cb = handle_satn; |
| 173 | return; |
| 174 | } |
Prasad J Pandit | 6c1fef6 | 2016-05-19 16:09:31 +0530 | [diff] [blame] | 175 | len = get_cmd(s, buf, sizeof(buf)); |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 176 | if (len) |
| 177 | do_cmd(s, buf); |
| 178 | } |
| 179 | |
Artyom Tarasenko | f2818f2 | 2009-09-05 06:24:47 +0000 | [diff] [blame] | 180 | static void handle_s_without_atn(ESPState *s) |
| 181 | { |
| 182 | uint8_t buf[32]; |
| 183 | int len; |
| 184 | |
Hervé Poussineau | 1b26eaa | 2012-07-09 12:02:22 +0200 | [diff] [blame] | 185 | if (s->dma && !s->dma_enabled) { |
Blue Swirl | 73d7434 | 2010-09-11 16:38:33 +0000 | [diff] [blame] | 186 | s->dma_cb = handle_s_without_atn; |
| 187 | return; |
| 188 | } |
Prasad J Pandit | 6c1fef6 | 2016-05-19 16:09:31 +0530 | [diff] [blame] | 189 | len = get_cmd(s, buf, sizeof(buf)); |
Artyom Tarasenko | f2818f2 | 2009-09-05 06:24:47 +0000 | [diff] [blame] | 190 | if (len) { |
| 191 | do_busid_cmd(s, buf, 0); |
| 192 | } |
| 193 | } |
| 194 | |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 195 | static void handle_satn_stop(ESPState *s) |
| 196 | { |
Hervé Poussineau | 1b26eaa | 2012-07-09 12:02:22 +0200 | [diff] [blame] | 197 | if (s->dma && !s->dma_enabled) { |
Blue Swirl | 73d7434 | 2010-09-11 16:38:33 +0000 | [diff] [blame] | 198 | s->dma_cb = handle_satn_stop; |
| 199 | return; |
| 200 | } |
Prasad J Pandit | 6c1fef6 | 2016-05-19 16:09:31 +0530 | [diff] [blame] | 201 | s->cmdlen = get_cmd(s, s->cmdbuf, sizeof(s->cmdbuf)); |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 202 | if (s->cmdlen) { |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 203 | trace_esp_handle_satn_stop(s->cmdlen); |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 204 | s->do_cmd = 1; |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 205 | s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 206 | s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; |
| 207 | s->rregs[ESP_RSEQ] = SEQ_CD; |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 208 | esp_raise_irq(s); |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 209 | } |
| 210 | } |
| 211 | |
pbrook | 0fc5c15 | 2006-05-26 21:53:41 +0000 | [diff] [blame] | 212 | static void write_response(ESPState *s) |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 213 | { |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 214 | trace_esp_write_response(s->status); |
Paolo Bonzini | 3944966 | 2011-05-20 20:10:02 +0200 | [diff] [blame] | 215 | s->ti_buf[0] = s->status; |
pbrook | 0fc5c15 | 2006-05-26 21:53:41 +0000 | [diff] [blame] | 216 | s->ti_buf[1] = 0; |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 217 | if (s->dma) { |
blueswir1 | 8b17de8 | 2008-03-02 08:48:47 +0000 | [diff] [blame] | 218 | s->dma_memory_write(s->dma_opaque, s->ti_buf, 2); |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 219 | s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 220 | s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; |
| 221 | s->rregs[ESP_RSEQ] = SEQ_CD; |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 222 | } else { |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 223 | s->ti_size = 2; |
| 224 | s->ti_rptr = 0; |
Paolo Bonzini | d020aa5 | 2016-06-14 15:10:24 +0200 | [diff] [blame] | 225 | s->ti_wptr = 2; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 226 | s->rregs[ESP_RFLAGS] = 2; |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 227 | } |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 228 | esp_raise_irq(s); |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 229 | } |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 230 | |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 231 | static void esp_dma_done(ESPState *s) |
| 232 | { |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 233 | s->rregs[ESP_RSTAT] |= STAT_TC; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 234 | s->rregs[ESP_RINTR] = INTR_BS; |
| 235 | s->rregs[ESP_RSEQ] = 0; |
| 236 | s->rregs[ESP_RFLAGS] = 0; |
| 237 | s->rregs[ESP_TCLO] = 0; |
| 238 | s->rregs[ESP_TCMID] = 0; |
Paolo Bonzini | 9ea73f8 | 2012-08-02 15:43:39 +0200 | [diff] [blame] | 239 | s->rregs[ESP_TCHI] = 0; |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 240 | esp_raise_irq(s); |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 241 | } |
| 242 | |
pbrook | 4d611c9 | 2006-08-12 01:04:27 +0000 | [diff] [blame] | 243 | static void esp_do_dma(ESPState *s) |
| 244 | { |
bellard | 67e999b | 2006-09-03 16:09:07 +0000 | [diff] [blame] | 245 | uint32_t len; |
pbrook | 4d611c9 | 2006-08-12 01:04:27 +0000 | [diff] [blame] | 246 | int to_device; |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 247 | |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 248 | len = s->dma_left; |
pbrook | 4d611c9 | 2006-08-12 01:04:27 +0000 | [diff] [blame] | 249 | if (s->do_cmd) { |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 250 | trace_esp_do_dma(s->cmdlen, len); |
Prasad J Pandit | 926cde5 | 2016-06-16 00:22:35 +0200 | [diff] [blame] | 251 | assert (s->cmdlen <= sizeof(s->cmdbuf) && |
| 252 | len <= sizeof(s->cmdbuf) - s->cmdlen); |
blueswir1 | 8b17de8 | 2008-03-02 08:48:47 +0000 | [diff] [blame] | 253 | s->dma_memory_read(s->dma_opaque, &s->cmdbuf[s->cmdlen], len); |
pbrook | 4d611c9 | 2006-08-12 01:04:27 +0000 | [diff] [blame] | 254 | return; |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 255 | } |
| 256 | if (s->async_len == 0) { |
| 257 | /* Defer until data is available. */ |
| 258 | return; |
| 259 | } |
| 260 | if (len > s->async_len) { |
| 261 | len = s->async_len; |
| 262 | } |
Paolo Bonzini | 7f0b6e1 | 2016-06-15 14:29:33 +0200 | [diff] [blame] | 263 | to_device = (s->ti_size < 0); |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 264 | if (to_device) { |
blueswir1 | 8b17de8 | 2008-03-02 08:48:47 +0000 | [diff] [blame] | 265 | s->dma_memory_read(s->dma_opaque, s->async_buf, len); |
pbrook | 4d611c9 | 2006-08-12 01:04:27 +0000 | [diff] [blame] | 266 | } else { |
blueswir1 | 8b17de8 | 2008-03-02 08:48:47 +0000 | [diff] [blame] | 267 | s->dma_memory_write(s->dma_opaque, s->async_buf, len); |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 268 | } |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 269 | s->dma_left -= len; |
| 270 | s->async_buf += len; |
| 271 | s->async_len -= len; |
pbrook | 6787f5f | 2006-09-17 03:20:58 +0000 | [diff] [blame] | 272 | if (to_device) |
| 273 | s->ti_size += len; |
| 274 | else |
| 275 | s->ti_size -= len; |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 276 | if (s->async_len == 0) { |
Paolo Bonzini | ad3376c | 2011-04-18 15:28:11 +0200 | [diff] [blame] | 277 | scsi_req_continue(s->current_req); |
| 278 | /* If there is still data to be read from the device then |
| 279 | complete the DMA operation immediately. Otherwise defer |
| 280 | until the scsi layer has completed. */ |
| 281 | if (to_device || s->dma_left != 0 || s->ti_size == 0) { |
| 282 | return; |
pbrook | 4d611c9 | 2006-08-12 01:04:27 +0000 | [diff] [blame] | 283 | } |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 284 | } |
Paolo Bonzini | ad3376c | 2011-04-18 15:28:11 +0200 | [diff] [blame] | 285 | |
| 286 | /* Partially filled a scsi buffer. Complete immediately. */ |
| 287 | esp_dma_done(s); |
pbrook | 4d611c9 | 2006-08-12 01:04:27 +0000 | [diff] [blame] | 288 | } |
| 289 | |
Hervé Poussineau | 9c7e23f | 2012-08-04 21:10:03 +0200 | [diff] [blame] | 290 | void esp_command_complete(SCSIRequest *req, uint32_t status, |
Paolo Bonzini | 01e9545 | 2011-07-06 11:55:37 +0200 | [diff] [blame] | 291 | size_t resid) |
pbrook | 2e5d83b | 2006-05-25 23:58:51 +0000 | [diff] [blame] | 292 | { |
Hervé Poussineau | e6810db | 2012-07-09 12:02:27 +0200 | [diff] [blame] | 293 | ESPState *s = req->hba_private; |
pbrook | 2e5d83b | 2006-05-25 23:58:51 +0000 | [diff] [blame] | 294 | |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 295 | trace_esp_command_complete(); |
Paolo Bonzini | c6df710 | 2011-04-22 12:27:30 +0200 | [diff] [blame] | 296 | if (s->ti_size != 0) { |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 297 | trace_esp_command_complete_unexpected(); |
Paolo Bonzini | c6df710 | 2011-04-22 12:27:30 +0200 | [diff] [blame] | 298 | } |
| 299 | s->ti_size = 0; |
| 300 | s->dma_left = 0; |
| 301 | s->async_len = 0; |
Paolo Bonzini | aba1f02 | 2011-05-20 20:18:07 +0200 | [diff] [blame] | 302 | if (status) { |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 303 | trace_esp_command_complete_fail(); |
Paolo Bonzini | c6df710 | 2011-04-22 12:27:30 +0200 | [diff] [blame] | 304 | } |
Paolo Bonzini | aba1f02 | 2011-05-20 20:18:07 +0200 | [diff] [blame] | 305 | s->status = status; |
Paolo Bonzini | c6df710 | 2011-04-22 12:27:30 +0200 | [diff] [blame] | 306 | s->rregs[ESP_RSTAT] = STAT_ST; |
| 307 | esp_dma_done(s); |
| 308 | if (s->current_req) { |
| 309 | scsi_req_unref(s->current_req); |
| 310 | s->current_req = NULL; |
| 311 | s->current_dev = NULL; |
| 312 | } |
| 313 | } |
| 314 | |
Hervé Poussineau | 9c7e23f | 2012-08-04 21:10:03 +0200 | [diff] [blame] | 315 | void esp_transfer_data(SCSIRequest *req, uint32_t len) |
Paolo Bonzini | c6df710 | 2011-04-22 12:27:30 +0200 | [diff] [blame] | 316 | { |
Hervé Poussineau | e6810db | 2012-07-09 12:02:27 +0200 | [diff] [blame] | 317 | ESPState *s = req->hba_private; |
Paolo Bonzini | c6df710 | 2011-04-22 12:27:30 +0200 | [diff] [blame] | 318 | |
Paolo Bonzini | 7f0b6e1 | 2016-06-15 14:29:33 +0200 | [diff] [blame] | 319 | assert(!s->do_cmd); |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 320 | trace_esp_transfer_data(s->dma_left, s->ti_size); |
Paolo Bonzini | aba1f02 | 2011-05-20 20:18:07 +0200 | [diff] [blame] | 321 | s->async_len = len; |
Paolo Bonzini | c6df710 | 2011-04-22 12:27:30 +0200 | [diff] [blame] | 322 | s->async_buf = scsi_req_get_buf(req); |
| 323 | if (s->dma_left) { |
| 324 | esp_do_dma(s); |
| 325 | } else if (s->dma_counter != 0 && s->ti_size <= 0) { |
| 326 | /* If this was the last part of a DMA transfer then the |
| 327 | completion interrupt is deferred to here. */ |
pbrook | a917d38 | 2006-08-29 04:52:16 +0000 | [diff] [blame] | 328 | esp_dma_done(s); |
pbrook | 4d611c9 | 2006-08-12 01:04:27 +0000 | [diff] [blame] | 329 | } |
pbrook | 2e5d83b | 2006-05-25 23:58:51 +0000 | [diff] [blame] | 330 | } |
| 331 | |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 332 | static void handle_ti(ESPState *s) |
| 333 | { |
pbrook | 4d611c9 | 2006-08-12 01:04:27 +0000 | [diff] [blame] | 334 | uint32_t dmalen, minlen; |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 335 | |
Hervé Poussineau | 7246e16 | 2012-07-09 12:02:23 +0200 | [diff] [blame] | 336 | if (s->dma && !s->dma_enabled) { |
| 337 | s->dma_cb = handle_ti; |
| 338 | return; |
| 339 | } |
| 340 | |
Paolo Bonzini | 9ea73f8 | 2012-08-02 15:43:39 +0200 | [diff] [blame] | 341 | dmalen = s->rregs[ESP_TCLO]; |
| 342 | dmalen |= s->rregs[ESP_TCMID] << 8; |
| 343 | dmalen |= s->rregs[ESP_TCHI] << 16; |
pbrook | db59203 | 2006-05-21 12:46:31 +0000 | [diff] [blame] | 344 | if (dmalen==0) { |
| 345 | dmalen=0x10000; |
| 346 | } |
pbrook | 6787f5f | 2006-09-17 03:20:58 +0000 | [diff] [blame] | 347 | s->dma_counter = dmalen; |
pbrook | db59203 | 2006-05-21 12:46:31 +0000 | [diff] [blame] | 348 | |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 349 | if (s->do_cmd) |
Prasad J Pandit | 926cde5 | 2016-06-16 00:22:35 +0200 | [diff] [blame] | 350 | minlen = (dmalen < ESP_CMDBUF_SZ) ? dmalen : ESP_CMDBUF_SZ; |
bellard | 67e999b | 2006-09-03 16:09:07 +0000 | [diff] [blame] | 351 | else if (s->ti_size < 0) |
| 352 | minlen = (dmalen < -s->ti_size) ? dmalen : -s->ti_size; |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 353 | else |
| 354 | minlen = (dmalen < s->ti_size) ? dmalen : s->ti_size; |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 355 | trace_esp_handle_ti(minlen); |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 356 | if (s->dma) { |
pbrook | 4d611c9 | 2006-08-12 01:04:27 +0000 | [diff] [blame] | 357 | s->dma_left = minlen; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 358 | s->rregs[ESP_RSTAT] &= ~STAT_TC; |
pbrook | 4d611c9 | 2006-08-12 01:04:27 +0000 | [diff] [blame] | 359 | esp_do_dma(s); |
Paolo Bonzini | 7f0b6e1 | 2016-06-15 14:29:33 +0200 | [diff] [blame] | 360 | } |
| 361 | if (s->do_cmd) { |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 362 | trace_esp_handle_ti_cmd(s->cmdlen); |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 363 | s->ti_size = 0; |
| 364 | s->cmdlen = 0; |
| 365 | s->do_cmd = 0; |
| 366 | do_cmd(s, s->cmdbuf); |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 367 | } |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 368 | } |
| 369 | |
Hervé Poussineau | 9c7e23f | 2012-08-04 21:10:03 +0200 | [diff] [blame] | 370 | void esp_hard_reset(ESPState *s) |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 371 | { |
blueswir1 | 5aca8c3 | 2007-05-26 17:39:43 +0000 | [diff] [blame] | 372 | memset(s->rregs, 0, ESP_REGS); |
| 373 | memset(s->wregs, 0, ESP_REGS); |
Hannes Reinecke | c9cf45c | 2014-11-10 16:52:55 +0100 | [diff] [blame] | 374 | s->tchi_written = 0; |
pbrook | 4e9aec7 | 2006-03-11 16:29:14 +0000 | [diff] [blame] | 375 | s->ti_size = 0; |
| 376 | s->ti_rptr = 0; |
| 377 | s->ti_wptr = 0; |
pbrook | 4e9aec7 | 2006-03-11 16:29:14 +0000 | [diff] [blame] | 378 | s->dma = 0; |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 379 | s->do_cmd = 0; |
Blue Swirl | 73d7434 | 2010-09-11 16:38:33 +0000 | [diff] [blame] | 380 | s->dma_cb = NULL; |
blueswir1 | 8dea1dd | 2008-11-29 16:45:28 +0000 | [diff] [blame] | 381 | |
| 382 | s->rregs[ESP_CFG1] = 7; |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 383 | } |
| 384 | |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 385 | static void esp_soft_reset(ESPState *s) |
Blue Swirl | 8594864 | 2010-06-10 17:57:39 +0000 | [diff] [blame] | 386 | { |
Blue Swirl | 8594864 | 2010-06-10 17:57:39 +0000 | [diff] [blame] | 387 | qemu_irq_lower(s->irq); |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 388 | esp_hard_reset(s); |
Blue Swirl | 8594864 | 2010-06-10 17:57:39 +0000 | [diff] [blame] | 389 | } |
| 390 | |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 391 | static void parent_esp_reset(ESPState *s, int irq, int level) |
blueswir1 | 2d069ba | 2007-08-16 19:56:27 +0000 | [diff] [blame] | 392 | { |
Blue Swirl | 8594864 | 2010-06-10 17:57:39 +0000 | [diff] [blame] | 393 | if (level) { |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 394 | esp_soft_reset(s); |
Blue Swirl | 8594864 | 2010-06-10 17:57:39 +0000 | [diff] [blame] | 395 | } |
blueswir1 | 2d069ba | 2007-08-16 19:56:27 +0000 | [diff] [blame] | 396 | } |
| 397 | |
Hervé Poussineau | 9c7e23f | 2012-08-04 21:10:03 +0200 | [diff] [blame] | 398 | uint64_t esp_reg_read(ESPState *s, uint32_t saddr) |
Blue Swirl | 73d7434 | 2010-09-11 16:38:33 +0000 | [diff] [blame] | 399 | { |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 400 | uint32_t old_val; |
Blue Swirl | 73d7434 | 2010-09-11 16:38:33 +0000 | [diff] [blame] | 401 | |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 402 | trace_esp_mem_readb(saddr, s->rregs[saddr]); |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 403 | switch (saddr) { |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 404 | case ESP_FIFO: |
Prasad J Pandit | ff58955 | 2016-06-06 22:04:43 +0530 | [diff] [blame] | 405 | if ((s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) { |
| 406 | /* Data out. */ |
| 407 | qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n"); |
| 408 | s->rregs[ESP_FIFO] = 0; |
| 409 | esp_raise_irq(s); |
| 410 | } else if (s->ti_rptr < s->ti_wptr) { |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 411 | s->ti_size--; |
Prasad J Pandit | ff58955 | 2016-06-06 22:04:43 +0530 | [diff] [blame] | 412 | s->rregs[ESP_FIFO] = s->ti_buf[s->ti_rptr++]; |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 413 | esp_raise_irq(s); |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 414 | } |
Prasad J Pandit | ff58955 | 2016-06-06 22:04:43 +0530 | [diff] [blame] | 415 | if (s->ti_rptr == s->ti_wptr) { |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 416 | s->ti_rptr = 0; |
| 417 | s->ti_wptr = 0; |
| 418 | } |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 419 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 420 | case ESP_RINTR: |
Blue Swirl | 2814df2 | 2009-07-31 07:26:44 +0000 | [diff] [blame] | 421 | /* Clear sequence step, interrupt register and all status bits |
| 422 | except TC */ |
| 423 | old_val = s->rregs[ESP_RINTR]; |
| 424 | s->rregs[ESP_RINTR] = 0; |
| 425 | s->rregs[ESP_RSTAT] &= ~STAT_TC; |
| 426 | s->rregs[ESP_RSEQ] = SEQ_CD; |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 427 | esp_lower_irq(s); |
Blue Swirl | 2814df2 | 2009-07-31 07:26:44 +0000 | [diff] [blame] | 428 | |
| 429 | return old_val; |
Hannes Reinecke | c9cf45c | 2014-11-10 16:52:55 +0100 | [diff] [blame] | 430 | case ESP_TCHI: |
| 431 | /* Return the unique id if the value has never been written */ |
| 432 | if (!s->tchi_written) { |
| 433 | return s->chip_id; |
| 434 | } |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 435 | default: |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 436 | break; |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 437 | } |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 438 | return s->rregs[saddr]; |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 439 | } |
| 440 | |
Hervé Poussineau | 9c7e23f | 2012-08-04 21:10:03 +0200 | [diff] [blame] | 441 | void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val) |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 442 | { |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 443 | trace_esp_mem_writeb(saddr, s->wregs[saddr], val); |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 444 | switch (saddr) { |
Hannes Reinecke | c9cf45c | 2014-11-10 16:52:55 +0100 | [diff] [blame] | 445 | case ESP_TCHI: |
| 446 | s->tchi_written = true; |
| 447 | /* fall through */ |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 448 | case ESP_TCLO: |
| 449 | case ESP_TCMID: |
| 450 | s->rregs[ESP_RSTAT] &= ~STAT_TC; |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 451 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 452 | case ESP_FIFO: |
pbrook | 9f149aa | 2006-06-03 14:19:19 +0000 | [diff] [blame] | 453 | if (s->do_cmd) { |
Prasad J Pandit | 926cde5 | 2016-06-16 00:22:35 +0200 | [diff] [blame] | 454 | if (s->cmdlen < ESP_CMDBUF_SZ) { |
Prasad J Pandit | c98c6c1 | 2016-05-19 16:09:30 +0530 | [diff] [blame] | 455 | s->cmdbuf[s->cmdlen++] = val & 0xff; |
| 456 | } else { |
| 457 | trace_esp_error_fifo_overrun(); |
| 458 | } |
Prasad J Pandit | ff58955 | 2016-06-06 22:04:43 +0530 | [diff] [blame] | 459 | } else if (s->ti_wptr == TI_BUFSZ - 1) { |
Hervé Poussineau | 3af4e9a | 2012-07-09 12:02:29 +0200 | [diff] [blame] | 460 | trace_esp_error_fifo_overrun(); |
pbrook | 2e5d83b | 2006-05-25 23:58:51 +0000 | [diff] [blame] | 461 | } else { |
| 462 | s->ti_size++; |
| 463 | s->ti_buf[s->ti_wptr++] = val & 0xff; |
| 464 | } |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 465 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 466 | case ESP_CMD: |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 467 | s->rregs[saddr] = val; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 468 | if (val & CMD_DMA) { |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 469 | s->dma = 1; |
pbrook | 6787f5f | 2006-09-17 03:20:58 +0000 | [diff] [blame] | 470 | /* Reload DMA counter. */ |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 471 | s->rregs[ESP_TCLO] = s->wregs[ESP_TCLO]; |
| 472 | s->rregs[ESP_TCMID] = s->wregs[ESP_TCMID]; |
Paolo Bonzini | 9ea73f8 | 2012-08-02 15:43:39 +0200 | [diff] [blame] | 473 | s->rregs[ESP_TCHI] = s->wregs[ESP_TCHI]; |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 474 | } else { |
| 475 | s->dma = 0; |
| 476 | } |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 477 | switch(val & CMD_CMD) { |
| 478 | case CMD_NOP: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 479 | trace_esp_mem_writeb_cmd_nop(val); |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 480 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 481 | case CMD_FLUSH: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 482 | trace_esp_mem_writeb_cmd_flush(val); |
bellard | 9e61bde | 2005-11-11 00:24:58 +0000 | [diff] [blame] | 483 | //s->ti_size = 0; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 484 | s->rregs[ESP_RINTR] = INTR_FC; |
| 485 | s->rregs[ESP_RSEQ] = 0; |
blueswir1 | a214c59 | 2008-06-25 19:59:53 +0000 | [diff] [blame] | 486 | s->rregs[ESP_RFLAGS] = 0; |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 487 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 488 | case CMD_RESET: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 489 | trace_esp_mem_writeb_cmd_reset(val); |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 490 | esp_soft_reset(s); |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 491 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 492 | case CMD_BUSRESET: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 493 | trace_esp_mem_writeb_cmd_bus_reset(val); |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 494 | s->rregs[ESP_RINTR] = INTR_RST; |
| 495 | if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) { |
blueswir1 | c73f96f | 2008-04-24 17:20:25 +0000 | [diff] [blame] | 496 | esp_raise_irq(s); |
bellard | 9e61bde | 2005-11-11 00:24:58 +0000 | [diff] [blame] | 497 | } |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 498 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 499 | case CMD_TI: |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 500 | handle_ti(s); |
| 501 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 502 | case CMD_ICCS: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 503 | trace_esp_mem_writeb_cmd_iccs(val); |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 504 | write_response(s); |
blueswir1 | 4bf5801 | 2008-11-30 10:24:13 +0000 | [diff] [blame] | 505 | s->rregs[ESP_RINTR] = INTR_FC; |
| 506 | s->rregs[ESP_RSTAT] |= STAT_MI; |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 507 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 508 | case CMD_MSGACC: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 509 | trace_esp_mem_writeb_cmd_msgacc(val); |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 510 | s->rregs[ESP_RINTR] = INTR_DC; |
| 511 | s->rregs[ESP_RSEQ] = 0; |
Artyom Tarasenko | 4e2a68c | 2009-08-31 19:03:51 +0200 | [diff] [blame] | 512 | s->rregs[ESP_RFLAGS] = 0; |
| 513 | esp_raise_irq(s); |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 514 | break; |
Blue Swirl | 0fd0eb2 | 2009-08-22 13:55:05 +0000 | [diff] [blame] | 515 | case CMD_PAD: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 516 | trace_esp_mem_writeb_cmd_pad(val); |
Blue Swirl | 0fd0eb2 | 2009-08-22 13:55:05 +0000 | [diff] [blame] | 517 | s->rregs[ESP_RSTAT] = STAT_TC; |
| 518 | s->rregs[ESP_RINTR] = INTR_FC; |
| 519 | s->rregs[ESP_RSEQ] = 0; |
| 520 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 521 | case CMD_SATN: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 522 | trace_esp_mem_writeb_cmd_satn(val); |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 523 | break; |
Hervé Poussineau | 6915bff | 2012-07-09 12:02:25 +0200 | [diff] [blame] | 524 | case CMD_RSTATN: |
| 525 | trace_esp_mem_writeb_cmd_rstatn(val); |
| 526 | break; |
Blue Swirl | 5e1e0a3 | 2009-08-22 13:54:31 +0000 | [diff] [blame] | 527 | case CMD_SEL: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 528 | trace_esp_mem_writeb_cmd_sel(val); |
Artyom Tarasenko | f2818f2 | 2009-09-05 06:24:47 +0000 | [diff] [blame] | 529 | handle_s_without_atn(s); |
Blue Swirl | 5e1e0a3 | 2009-08-22 13:54:31 +0000 | [diff] [blame] | 530 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 531 | case CMD_SELATN: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 532 | trace_esp_mem_writeb_cmd_selatn(val); |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 533 | handle_satn(s); |
| 534 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 535 | case CMD_SELATNS: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 536 | trace_esp_mem_writeb_cmd_selatns(val); |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 537 | handle_satn_stop(s); |
| 538 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 539 | case CMD_ENSEL: |
Blue Swirl | bf4b988 | 2011-09-11 15:54:18 +0000 | [diff] [blame] | 540 | trace_esp_mem_writeb_cmd_ensel(val); |
blueswir1 | e392683 | 2008-11-29 16:51:42 +0000 | [diff] [blame] | 541 | s->rregs[ESP_RINTR] = 0; |
blueswir1 | 74ec604 | 2007-08-11 07:58:41 +0000 | [diff] [blame] | 542 | break; |
Hervé Poussineau | 6fe84c1 | 2012-07-09 12:02:24 +0200 | [diff] [blame] | 543 | case CMD_DISSEL: |
| 544 | trace_esp_mem_writeb_cmd_dissel(val); |
| 545 | s->rregs[ESP_RINTR] = 0; |
| 546 | esp_raise_irq(s); |
| 547 | break; |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 548 | default: |
Hervé Poussineau | 3af4e9a | 2012-07-09 12:02:29 +0200 | [diff] [blame] | 549 | trace_esp_error_unhandled_command(val); |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 550 | break; |
| 551 | } |
| 552 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 553 | case ESP_WBUSID ... ESP_WSYNO: |
blueswir1 | f930d07 | 2007-10-06 11:28:21 +0000 | [diff] [blame] | 554 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 555 | case ESP_CFG1: |
Paolo Bonzini | 9ea73f8 | 2012-08-02 15:43:39 +0200 | [diff] [blame] | 556 | case ESP_CFG2: case ESP_CFG3: |
| 557 | case ESP_RES3: case ESP_RES4: |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 558 | s->rregs[saddr] = val; |
| 559 | break; |
blueswir1 | 5ad6bb9 | 2007-12-01 14:51:23 +0000 | [diff] [blame] | 560 | case ESP_WCCF ... ESP_WTEST: |
bellard | 4f6200f | 2005-10-30 17:24:05 +0000 | [diff] [blame] | 561 | break; |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 562 | default: |
Hervé Poussineau | 3af4e9a | 2012-07-09 12:02:29 +0200 | [diff] [blame] | 563 | trace_esp_error_invalid_write(val, saddr); |
blueswir1 | 8dea1dd | 2008-11-29 16:45:28 +0000 | [diff] [blame] | 564 | return; |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 565 | } |
bellard | 2f275b8 | 2005-04-06 20:31:50 +0000 | [diff] [blame] | 566 | s->wregs[saddr] = val; |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 567 | } |
| 568 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 569 | static bool esp_mem_accepts(void *opaque, hwaddr addr, |
Avi Kivity | 67bb531 | 2011-11-13 13:07:04 +0200 | [diff] [blame] | 570 | unsigned size, bool is_write) |
| 571 | { |
| 572 | return (size == 1) || (is_write && size == 4); |
| 573 | } |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 574 | |
Hervé Poussineau | 9c7e23f | 2012-08-04 21:10:03 +0200 | [diff] [blame] | 575 | const VMStateDescription vmstate_esp = { |
Blue Swirl | cc9952f | 2009-09-19 15:44:50 +0000 | [diff] [blame] | 576 | .name ="esp", |
Paolo Bonzini | cc96677 | 2016-06-20 16:32:39 +0200 | [diff] [blame] | 577 | .version_id = 4, |
Blue Swirl | cc9952f | 2009-09-19 15:44:50 +0000 | [diff] [blame] | 578 | .minimum_version_id = 3, |
Juan Quintela | 35d0845 | 2014-04-16 16:01:33 +0200 | [diff] [blame] | 579 | .fields = (VMStateField[]) { |
Blue Swirl | cc9952f | 2009-09-19 15:44:50 +0000 | [diff] [blame] | 580 | VMSTATE_BUFFER(rregs, ESPState), |
| 581 | VMSTATE_BUFFER(wregs, ESPState), |
| 582 | VMSTATE_INT32(ti_size, ESPState), |
| 583 | VMSTATE_UINT32(ti_rptr, ESPState), |
| 584 | VMSTATE_UINT32(ti_wptr, ESPState), |
| 585 | VMSTATE_BUFFER(ti_buf, ESPState), |
Paolo Bonzini | 3944966 | 2011-05-20 20:10:02 +0200 | [diff] [blame] | 586 | VMSTATE_UINT32(status, ESPState), |
Blue Swirl | cc9952f | 2009-09-19 15:44:50 +0000 | [diff] [blame] | 587 | VMSTATE_UINT32(dma, ESPState), |
Paolo Bonzini | cc96677 | 2016-06-20 16:32:39 +0200 | [diff] [blame] | 588 | VMSTATE_PARTIAL_BUFFER(cmdbuf, ESPState, 16), |
| 589 | VMSTATE_BUFFER_START_MIDDLE_V(cmdbuf, ESPState, 16, 4), |
Blue Swirl | cc9952f | 2009-09-19 15:44:50 +0000 | [diff] [blame] | 590 | VMSTATE_UINT32(cmdlen, ESPState), |
| 591 | VMSTATE_UINT32(do_cmd, ESPState), |
| 592 | VMSTATE_UINT32(dma_left, ESPState), |
| 593 | VMSTATE_END_OF_LIST() |
| 594 | } |
| 595 | }; |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 596 | |
Hu Tao | a71c7ec | 2013-07-01 18:18:34 +0800 | [diff] [blame] | 597 | #define TYPE_ESP "esp" |
| 598 | #define ESP(obj) OBJECT_CHECK(SysBusESPState, (obj), TYPE_ESP) |
| 599 | |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 600 | typedef struct { |
Hu Tao | a71c7ec | 2013-07-01 18:18:34 +0800 | [diff] [blame] | 601 | /*< private >*/ |
| 602 | SysBusDevice parent_obj; |
| 603 | /*< public >*/ |
| 604 | |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 605 | MemoryRegion iomem; |
| 606 | uint32_t it_shift; |
| 607 | ESPState esp; |
| 608 | } SysBusESPState; |
| 609 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 610 | static void sysbus_esp_mem_write(void *opaque, hwaddr addr, |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 611 | uint64_t val, unsigned int size) |
| 612 | { |
| 613 | SysBusESPState *sysbus = opaque; |
| 614 | uint32_t saddr; |
| 615 | |
| 616 | saddr = addr >> sysbus->it_shift; |
| 617 | esp_reg_write(&sysbus->esp, saddr, val); |
| 618 | } |
| 619 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 620 | static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr, |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 621 | unsigned int size) |
| 622 | { |
| 623 | SysBusESPState *sysbus = opaque; |
| 624 | uint32_t saddr; |
| 625 | |
| 626 | saddr = addr >> sysbus->it_shift; |
| 627 | return esp_reg_read(&sysbus->esp, saddr); |
| 628 | } |
| 629 | |
| 630 | static const MemoryRegionOps sysbus_esp_mem_ops = { |
| 631 | .read = sysbus_esp_mem_read, |
| 632 | .write = sysbus_esp_mem_write, |
| 633 | .endianness = DEVICE_NATIVE_ENDIAN, |
| 634 | .valid.accepts = esp_mem_accepts, |
| 635 | }; |
| 636 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 637 | void esp_init(hwaddr espaddr, int it_shift, |
Blue Swirl | ff9868e | 2010-02-07 09:17:35 +0000 | [diff] [blame] | 638 | ESPDMAMemoryReadWriteFunc dma_memory_read, |
| 639 | ESPDMAMemoryReadWriteFunc dma_memory_write, |
Blue Swirl | 73d7434 | 2010-09-11 16:38:33 +0000 | [diff] [blame] | 640 | void *dma_opaque, qemu_irq irq, qemu_irq *reset, |
| 641 | qemu_irq *dma_enable) |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 642 | { |
Paul Brook | cfb9de9 | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 643 | DeviceState *dev; |
| 644 | SysBusDevice *s; |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 645 | SysBusESPState *sysbus; |
Gerd Hoffmann | ee6847d | 2009-07-15 13:43:31 +0200 | [diff] [blame] | 646 | ESPState *esp; |
Paul Brook | cfb9de9 | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 647 | |
Hu Tao | a71c7ec | 2013-07-01 18:18:34 +0800 | [diff] [blame] | 648 | dev = qdev_create(NULL, TYPE_ESP); |
| 649 | sysbus = ESP(dev); |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 650 | esp = &sysbus->esp; |
Gerd Hoffmann | ee6847d | 2009-07-15 13:43:31 +0200 | [diff] [blame] | 651 | esp->dma_memory_read = dma_memory_read; |
| 652 | esp->dma_memory_write = dma_memory_write; |
| 653 | esp->dma_opaque = dma_opaque; |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 654 | sysbus->it_shift = it_shift; |
Blue Swirl | 73d7434 | 2010-09-11 16:38:33 +0000 | [diff] [blame] | 655 | /* XXX for now until rc4030 has been changed to use DMA enable signal */ |
| 656 | esp->dma_enabled = 1; |
Markus Armbruster | e23a1b3 | 2009-10-07 01:15:58 +0200 | [diff] [blame] | 657 | qdev_init_nofail(dev); |
Andreas Färber | 1356b98 | 2013-01-20 02:47:33 +0100 | [diff] [blame] | 658 | s = SYS_BUS_DEVICE(dev); |
Paul Brook | cfb9de9 | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 659 | sysbus_connect_irq(s, 0, irq); |
| 660 | sysbus_mmio_map(s, 0, espaddr); |
Blue Swirl | 74ff8d9 | 2009-08-08 21:43:12 +0000 | [diff] [blame] | 661 | *reset = qdev_get_gpio_in(dev, 0); |
Blue Swirl | 73d7434 | 2010-09-11 16:38:33 +0000 | [diff] [blame] | 662 | *dma_enable = qdev_get_gpio_in(dev, 1); |
Paul Brook | cfb9de9 | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 663 | } |
| 664 | |
Paolo Bonzini | afd4030 | 2011-08-13 15:44:45 +0200 | [diff] [blame] | 665 | static const struct SCSIBusInfo esp_scsi_info = { |
| 666 | .tcq = false, |
Paolo Bonzini | 7e0380b | 2011-08-13 18:55:17 +0200 | [diff] [blame] | 667 | .max_target = ESP_MAX_DEVS, |
| 668 | .max_lun = 7, |
Paolo Bonzini | afd4030 | 2011-08-13 15:44:45 +0200 | [diff] [blame] | 669 | |
Paolo Bonzini | c6df710 | 2011-04-22 12:27:30 +0200 | [diff] [blame] | 670 | .transfer_data = esp_transfer_data, |
Paolo Bonzini | 94d3f98 | 2011-04-18 22:53:08 +0200 | [diff] [blame] | 671 | .complete = esp_command_complete, |
| 672 | .cancel = esp_request_cancelled |
Paolo Bonzini | cfdc1bb | 2011-04-18 17:11:14 +0200 | [diff] [blame] | 673 | }; |
| 674 | |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 675 | static void sysbus_esp_gpio_demux(void *opaque, int irq, int level) |
Paul Brook | cfb9de9 | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 676 | { |
Hu Tao | a71c7ec | 2013-07-01 18:18:34 +0800 | [diff] [blame] | 677 | SysBusESPState *sysbus = ESP(opaque); |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 678 | ESPState *s = &sysbus->esp; |
| 679 | |
| 680 | switch (irq) { |
| 681 | case 0: |
| 682 | parent_esp_reset(s, irq, level); |
| 683 | break; |
| 684 | case 1: |
| 685 | esp_dma_enable(opaque, irq, level); |
| 686 | break; |
| 687 | } |
| 688 | } |
| 689 | |
Hu Tao | b09318c | 2013-07-01 18:18:35 +0800 | [diff] [blame] | 690 | static void sysbus_esp_realize(DeviceState *dev, Error **errp) |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 691 | { |
Hu Tao | b09318c | 2013-07-01 18:18:35 +0800 | [diff] [blame] | 692 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); |
Hu Tao | a71c7ec | 2013-07-01 18:18:34 +0800 | [diff] [blame] | 693 | SysBusESPState *sysbus = ESP(dev); |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 694 | ESPState *s = &sysbus->esp; |
Andreas Färber | caad4eb | 2013-07-21 12:16:34 +0200 | [diff] [blame] | 695 | Error *err = NULL; |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 696 | |
Hu Tao | b09318c | 2013-07-01 18:18:35 +0800 | [diff] [blame] | 697 | sysbus_init_irq(sbd, &s->irq); |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 698 | assert(sysbus->it_shift != -1); |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 699 | |
Hervé Poussineau | d32e4b3 | 2012-07-09 12:02:26 +0200 | [diff] [blame] | 700 | s->chip_id = TCHI_FAS100A; |
Paolo Bonzini | 2977673 | 2013-06-06 21:25:08 -0400 | [diff] [blame] | 701 | memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops, |
| 702 | sysbus, "esp", ESP_REGS << sysbus->it_shift); |
Hu Tao | b09318c | 2013-07-01 18:18:35 +0800 | [diff] [blame] | 703 | sysbus_init_mmio(sbd, &sysbus->iomem); |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 704 | |
Hu Tao | b09318c | 2013-07-01 18:18:35 +0800 | [diff] [blame] | 705 | qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2); |
blueswir1 | 2d069ba | 2007-08-16 19:56:27 +0000 | [diff] [blame] | 706 | |
Andreas Färber | b1187b5 | 2013-08-23 20:30:03 +0200 | [diff] [blame] | 707 | scsi_bus_new(&s->bus, sizeof(s->bus), dev, &esp_scsi_info, NULL); |
Andreas Färber | caad4eb | 2013-07-21 12:16:34 +0200 | [diff] [blame] | 708 | scsi_bus_legacy_handle_cmdline(&s->bus, &err); |
| 709 | if (err != NULL) { |
| 710 | error_propagate(errp, err); |
Hu Tao | b09318c | 2013-07-01 18:18:35 +0800 | [diff] [blame] | 711 | return; |
| 712 | } |
bellard | 67e999b | 2006-09-03 16:09:07 +0000 | [diff] [blame] | 713 | } |
Paul Brook | cfb9de9 | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 714 | |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 715 | static void sysbus_esp_hard_reset(DeviceState *dev) |
| 716 | { |
Hu Tao | a71c7ec | 2013-07-01 18:18:34 +0800 | [diff] [blame] | 717 | SysBusESPState *sysbus = ESP(dev); |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 718 | esp_hard_reset(&sysbus->esp); |
| 719 | } |
| 720 | |
| 721 | static const VMStateDescription vmstate_sysbus_esp_scsi = { |
| 722 | .name = "sysbusespscsi", |
| 723 | .version_id = 0, |
| 724 | .minimum_version_id = 0, |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 725 | .fields = (VMStateField[]) { |
| 726 | VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState), |
| 727 | VMSTATE_END_OF_LIST() |
| 728 | } |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 729 | }; |
| 730 | |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 731 | static void sysbus_esp_class_init(ObjectClass *klass, void *data) |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 732 | { |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 733 | DeviceClass *dc = DEVICE_CLASS(klass); |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 734 | |
Hu Tao | b09318c | 2013-07-01 18:18:35 +0800 | [diff] [blame] | 735 | dc->realize = sysbus_esp_realize; |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 736 | dc->reset = sysbus_esp_hard_reset; |
| 737 | dc->vmsd = &vmstate_sysbus_esp_scsi; |
Marcel Apfelbaum | 125ee0e | 2013-07-29 17:17:45 +0300 | [diff] [blame] | 738 | set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 739 | } |
| 740 | |
Hervé Poussineau | 1f07730 | 2012-08-02 10:40:30 +0200 | [diff] [blame] | 741 | static const TypeInfo sysbus_esp_info = { |
Hu Tao | a71c7ec | 2013-07-01 18:18:34 +0800 | [diff] [blame] | 742 | .name = TYPE_ESP, |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 743 | .parent = TYPE_SYS_BUS_DEVICE, |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 744 | .instance_size = sizeof(SysBusESPState), |
| 745 | .class_init = sysbus_esp_class_init, |
Blue Swirl | 63235df | 2009-10-24 16:34:21 +0000 | [diff] [blame] | 746 | }; |
| 747 | |
Andreas Färber | 83f7d43 | 2012-02-09 15:20:55 +0100 | [diff] [blame] | 748 | static void esp_register_types(void) |
Paul Brook | cfb9de9 | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 749 | { |
Hervé Poussineau | a391fdb | 2012-07-09 12:02:28 +0200 | [diff] [blame] | 750 | type_register_static(&sysbus_esp_info); |
Paul Brook | cfb9de9 | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 751 | } |
| 752 | |
Andreas Färber | 83f7d43 | 2012-02-09 15:20:55 +0100 | [diff] [blame] | 753 | type_init(esp_register_types) |