blob: 1f2f2d33ddc94644cfb70c2f9d4b61ce9eb4f1fa [file] [log] [blame]
bellard6f7e9ae2005-03-13 09:43:36 +00001/*
bellard67e999b2006-09-03 16:09:07 +00002 * QEMU ESP/NCR53C9x emulation
ths5fafdf22007-09-16 21:08:06 +00003 *
pbrook4e9aec72006-03-11 16:29:14 +00004 * Copyright (c) 2005-2006 Fabrice Bellard
Hervé Poussineaufabaaf12012-07-09 12:02:31 +02005 * Copyright (c) 2012 Herve Poussineau
ths5fafdf22007-09-16 21:08:06 +00006 *
bellard6f7e9ae2005-03-13 09:43:36 +00007 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
blueswir15d20fa62008-04-09 16:32:48 +000025
Peter Maydella4ab4792016-01-26 18:17:16 +000026#include "qemu/osdep.h"
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010027#include "hw/sysbus.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010028#include "hw/scsi/esp.h"
Blue Swirlbf4b9882011-09-11 15:54:18 +000029#include "trace.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010030#include "qapi/error.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010031#include "qemu/log.h"
bellard6f7e9ae2005-03-13 09:43:36 +000032
bellard67e999b2006-09-03 16:09:07 +000033/*
blueswir15ad6bb92007-12-01 14:51:23 +000034 * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O),
35 * also produced as NCR89C100. See
bellard67e999b2006-09-03 16:09:07 +000036 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt
37 * and
38 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt
39 */
40
blueswir1c73f96f2008-04-24 17:20:25 +000041static void esp_raise_irq(ESPState *s)
42{
43 if (!(s->rregs[ESP_RSTAT] & STAT_INT)) {
44 s->rregs[ESP_RSTAT] |= STAT_INT;
45 qemu_irq_raise(s->irq);
Blue Swirlbf4b9882011-09-11 15:54:18 +000046 trace_esp_raise_irq();
blueswir1c73f96f2008-04-24 17:20:25 +000047 }
48}
49
50static void esp_lower_irq(ESPState *s)
51{
52 if (s->rregs[ESP_RSTAT] & STAT_INT) {
53 s->rregs[ESP_RSTAT] &= ~STAT_INT;
54 qemu_irq_lower(s->irq);
Blue Swirlbf4b9882011-09-11 15:54:18 +000055 trace_esp_lower_irq();
blueswir1c73f96f2008-04-24 17:20:25 +000056 }
57}
58
Hervé Poussineau9c7e23f2012-08-04 21:10:03 +020059void esp_dma_enable(ESPState *s, int irq, int level)
Blue Swirl73d74342010-09-11 16:38:33 +000060{
Blue Swirl73d74342010-09-11 16:38:33 +000061 if (level) {
62 s->dma_enabled = 1;
Blue Swirlbf4b9882011-09-11 15:54:18 +000063 trace_esp_dma_enable();
Blue Swirl73d74342010-09-11 16:38:33 +000064 if (s->dma_cb) {
65 s->dma_cb(s);
66 s->dma_cb = NULL;
67 }
68 } else {
Blue Swirlbf4b9882011-09-11 15:54:18 +000069 trace_esp_dma_disable();
Blue Swirl73d74342010-09-11 16:38:33 +000070 s->dma_enabled = 0;
71 }
72}
73
Hervé Poussineau9c7e23f2012-08-04 21:10:03 +020074void esp_request_cancelled(SCSIRequest *req)
Paolo Bonzini94d3f982011-04-18 22:53:08 +020075{
Hervé Poussineaue6810db2012-07-09 12:02:27 +020076 ESPState *s = req->hba_private;
Paolo Bonzini94d3f982011-04-18 22:53:08 +020077
78 if (req == s->current_req) {
79 scsi_req_unref(s->current_req);
80 s->current_req = NULL;
81 s->current_dev = NULL;
82 }
83}
84
Prasad J Pandit6c1fef62016-05-19 16:09:31 +053085static uint32_t get_cmd(ESPState *s, uint8_t *buf, uint8_t buflen)
bellard2f275b82005-04-06 20:31:50 +000086{
pbrooka917d382006-08-29 04:52:16 +000087 uint32_t dmalen;
bellard2f275b82005-04-06 20:31:50 +000088 int target;
89
blueswir18dea1dd2008-11-29 16:45:28 +000090 target = s->wregs[ESP_WBUSID] & BUSID_DID;
bellard4f6200f2005-10-30 17:24:05 +000091 if (s->dma) {
Paolo Bonzini9ea73f82012-08-02 15:43:39 +020092 dmalen = s->rregs[ESP_TCLO];
93 dmalen |= s->rregs[ESP_TCMID] << 8;
94 dmalen |= s->rregs[ESP_TCHI] << 16;
Prasad J Pandit6c1fef62016-05-19 16:09:31 +053095 if (dmalen > buflen) {
96 return 0;
97 }
blueswir18b17de82008-03-02 08:48:47 +000098 s->dma_memory_read(s->dma_opaque, buf, dmalen);
bellard4f6200f2005-10-30 17:24:05 +000099 } else {
blueswir1fc4d65d2008-11-29 16:51:02 +0000100 dmalen = s->ti_size;
Prasad J Panditd3cdc492016-05-31 23:23:27 +0530101 if (dmalen > TI_BUFSZ) {
102 return 0;
103 }
blueswir1fc4d65d2008-11-29 16:51:02 +0000104 memcpy(buf, s->ti_buf, dmalen);
Hervé Poussineau75ef8492011-07-02 17:23:00 +0200105 buf[0] = buf[2] >> 5;
bellard4f6200f2005-10-30 17:24:05 +0000106 }
Blue Swirlbf4b9882011-09-11 15:54:18 +0000107 trace_esp_get_cmd(dmalen, target);
pbrook2e5d83b2006-05-25 23:58:51 +0000108
bellard2f275b82005-04-06 20:31:50 +0000109 s->ti_size = 0;
bellard4f6200f2005-10-30 17:24:05 +0000110 s->ti_rptr = 0;
111 s->ti_wptr = 0;
bellard2f275b82005-04-06 20:31:50 +0000112
Hervé Poussineau429bef62011-07-09 16:44:41 +0200113 if (s->current_req) {
pbrooka917d382006-08-29 04:52:16 +0000114 /* Started a new command before the old one finished. Cancel it. */
Paolo Bonzini94d3f982011-04-18 22:53:08 +0200115 scsi_req_cancel(s->current_req);
pbrooka917d382006-08-29 04:52:16 +0000116 s->async_len = 0;
117 }
118
Paolo Bonzini0d3545e2011-07-27 23:24:50 +0200119 s->current_dev = scsi_device_find(&s->bus, 0, target, 0);
Paolo Bonzinif48a7a62011-07-28 18:02:13 +0200120 if (!s->current_dev) {
pbrook2e5d83b2006-05-25 23:58:51 +0000121 // No such drive
blueswir1c73f96f2008-04-24 17:20:25 +0000122 s->rregs[ESP_RSTAT] = 0;
blueswir15ad6bb92007-12-01 14:51:23 +0000123 s->rregs[ESP_RINTR] = INTR_DC;
124 s->rregs[ESP_RSEQ] = SEQ_0;
blueswir1c73f96f2008-04-24 17:20:25 +0000125 esp_raise_irq(s);
blueswir1f930d072007-10-06 11:28:21 +0000126 return 0;
bellard2f275b82005-04-06 20:31:50 +0000127 }
pbrook9f149aa2006-06-03 14:19:19 +0000128 return dmalen;
129}
130
Artyom Tarasenkof2818f22009-09-05 06:24:47 +0000131static void do_busid_cmd(ESPState *s, uint8_t *buf, uint8_t busid)
pbrook9f149aa2006-06-03 14:19:19 +0000132{
133 int32_t datalen;
134 int lun;
Paolo Bonzinif48a7a62011-07-28 18:02:13 +0200135 SCSIDevice *current_lun;
pbrook9f149aa2006-06-03 14:19:19 +0000136
Blue Swirlbf4b9882011-09-11 15:54:18 +0000137 trace_esp_do_busid_cmd(busid);
Artyom Tarasenkof2818f22009-09-05 06:24:47 +0000138 lun = busid & 7;
Paolo Bonzini0d3545e2011-07-27 23:24:50 +0200139 current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, lun);
Hervé Poussineaue6810db2012-07-09 12:02:27 +0200140 s->current_req = scsi_req_new(current_lun, 0, lun, buf, s);
Paolo Bonzinic39ce112011-08-03 10:49:10 +0200141 datalen = scsi_req_enqueue(s->current_req);
bellard67e999b2006-09-03 16:09:07 +0000142 s->ti_size = datalen;
143 if (datalen != 0) {
blueswir1c73f96f2008-04-24 17:20:25 +0000144 s->rregs[ESP_RSTAT] = STAT_TC;
pbrooka917d382006-08-29 04:52:16 +0000145 s->dma_left = 0;
pbrook6787f5f2006-09-17 03:20:58 +0000146 s->dma_counter = 0;
pbrook2e5d83b2006-05-25 23:58:51 +0000147 if (datalen > 0) {
blueswir15ad6bb92007-12-01 14:51:23 +0000148 s->rregs[ESP_RSTAT] |= STAT_DI;
pbrook2e5d83b2006-05-25 23:58:51 +0000149 } else {
blueswir15ad6bb92007-12-01 14:51:23 +0000150 s->rregs[ESP_RSTAT] |= STAT_DO;
bellardb9788fc2005-12-05 20:30:36 +0000151 }
Paolo Bonziniad3376c2011-04-18 15:28:11 +0200152 scsi_req_continue(s->current_req);
bellard2f275b82005-04-06 20:31:50 +0000153 }
blueswir15ad6bb92007-12-01 14:51:23 +0000154 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
155 s->rregs[ESP_RSEQ] = SEQ_CD;
blueswir1c73f96f2008-04-24 17:20:25 +0000156 esp_raise_irq(s);
bellard2f275b82005-04-06 20:31:50 +0000157}
158
Artyom Tarasenkof2818f22009-09-05 06:24:47 +0000159static void do_cmd(ESPState *s, uint8_t *buf)
160{
161 uint8_t busid = buf[0];
162
163 do_busid_cmd(s, &buf[1], busid);
164}
165
pbrook9f149aa2006-06-03 14:19:19 +0000166static void handle_satn(ESPState *s)
167{
168 uint8_t buf[32];
169 int len;
170
Hervé Poussineau1b26eaa2012-07-09 12:02:22 +0200171 if (s->dma && !s->dma_enabled) {
Blue Swirl73d74342010-09-11 16:38:33 +0000172 s->dma_cb = handle_satn;
173 return;
174 }
Prasad J Pandit6c1fef62016-05-19 16:09:31 +0530175 len = get_cmd(s, buf, sizeof(buf));
pbrook9f149aa2006-06-03 14:19:19 +0000176 if (len)
177 do_cmd(s, buf);
178}
179
Artyom Tarasenkof2818f22009-09-05 06:24:47 +0000180static void handle_s_without_atn(ESPState *s)
181{
182 uint8_t buf[32];
183 int len;
184
Hervé Poussineau1b26eaa2012-07-09 12:02:22 +0200185 if (s->dma && !s->dma_enabled) {
Blue Swirl73d74342010-09-11 16:38:33 +0000186 s->dma_cb = handle_s_without_atn;
187 return;
188 }
Prasad J Pandit6c1fef62016-05-19 16:09:31 +0530189 len = get_cmd(s, buf, sizeof(buf));
Artyom Tarasenkof2818f22009-09-05 06:24:47 +0000190 if (len) {
191 do_busid_cmd(s, buf, 0);
192 }
193}
194
pbrook9f149aa2006-06-03 14:19:19 +0000195static void handle_satn_stop(ESPState *s)
196{
Hervé Poussineau1b26eaa2012-07-09 12:02:22 +0200197 if (s->dma && !s->dma_enabled) {
Blue Swirl73d74342010-09-11 16:38:33 +0000198 s->dma_cb = handle_satn_stop;
199 return;
200 }
Prasad J Pandit6c1fef62016-05-19 16:09:31 +0530201 s->cmdlen = get_cmd(s, s->cmdbuf, sizeof(s->cmdbuf));
pbrook9f149aa2006-06-03 14:19:19 +0000202 if (s->cmdlen) {
Blue Swirlbf4b9882011-09-11 15:54:18 +0000203 trace_esp_handle_satn_stop(s->cmdlen);
pbrook9f149aa2006-06-03 14:19:19 +0000204 s->do_cmd = 1;
blueswir1c73f96f2008-04-24 17:20:25 +0000205 s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
blueswir15ad6bb92007-12-01 14:51:23 +0000206 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
207 s->rregs[ESP_RSEQ] = SEQ_CD;
blueswir1c73f96f2008-04-24 17:20:25 +0000208 esp_raise_irq(s);
pbrook9f149aa2006-06-03 14:19:19 +0000209 }
210}
211
pbrook0fc5c152006-05-26 21:53:41 +0000212static void write_response(ESPState *s)
bellard2f275b82005-04-06 20:31:50 +0000213{
Blue Swirlbf4b9882011-09-11 15:54:18 +0000214 trace_esp_write_response(s->status);
Paolo Bonzini39449662011-05-20 20:10:02 +0200215 s->ti_buf[0] = s->status;
pbrook0fc5c152006-05-26 21:53:41 +0000216 s->ti_buf[1] = 0;
bellard4f6200f2005-10-30 17:24:05 +0000217 if (s->dma) {
blueswir18b17de82008-03-02 08:48:47 +0000218 s->dma_memory_write(s->dma_opaque, s->ti_buf, 2);
blueswir1c73f96f2008-04-24 17:20:25 +0000219 s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
blueswir15ad6bb92007-12-01 14:51:23 +0000220 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
221 s->rregs[ESP_RSEQ] = SEQ_CD;
bellard4f6200f2005-10-30 17:24:05 +0000222 } else {
blueswir1f930d072007-10-06 11:28:21 +0000223 s->ti_size = 2;
224 s->ti_rptr = 0;
Paolo Bonzinid020aa52016-06-14 15:10:24 +0200225 s->ti_wptr = 2;
blueswir15ad6bb92007-12-01 14:51:23 +0000226 s->rregs[ESP_RFLAGS] = 2;
bellard4f6200f2005-10-30 17:24:05 +0000227 }
blueswir1c73f96f2008-04-24 17:20:25 +0000228 esp_raise_irq(s);
bellard2f275b82005-04-06 20:31:50 +0000229}
bellard4f6200f2005-10-30 17:24:05 +0000230
pbrooka917d382006-08-29 04:52:16 +0000231static void esp_dma_done(ESPState *s)
232{
blueswir1c73f96f2008-04-24 17:20:25 +0000233 s->rregs[ESP_RSTAT] |= STAT_TC;
blueswir15ad6bb92007-12-01 14:51:23 +0000234 s->rregs[ESP_RINTR] = INTR_BS;
235 s->rregs[ESP_RSEQ] = 0;
236 s->rregs[ESP_RFLAGS] = 0;
237 s->rregs[ESP_TCLO] = 0;
238 s->rregs[ESP_TCMID] = 0;
Paolo Bonzini9ea73f82012-08-02 15:43:39 +0200239 s->rregs[ESP_TCHI] = 0;
blueswir1c73f96f2008-04-24 17:20:25 +0000240 esp_raise_irq(s);
pbrooka917d382006-08-29 04:52:16 +0000241}
242
pbrook4d611c92006-08-12 01:04:27 +0000243static void esp_do_dma(ESPState *s)
244{
bellard67e999b2006-09-03 16:09:07 +0000245 uint32_t len;
pbrook4d611c92006-08-12 01:04:27 +0000246 int to_device;
pbrooka917d382006-08-29 04:52:16 +0000247
pbrooka917d382006-08-29 04:52:16 +0000248 len = s->dma_left;
pbrook4d611c92006-08-12 01:04:27 +0000249 if (s->do_cmd) {
Blue Swirlbf4b9882011-09-11 15:54:18 +0000250 trace_esp_do_dma(s->cmdlen, len);
Prasad J Pandit926cde52016-06-16 00:22:35 +0200251 assert (s->cmdlen <= sizeof(s->cmdbuf) &&
252 len <= sizeof(s->cmdbuf) - s->cmdlen);
blueswir18b17de82008-03-02 08:48:47 +0000253 s->dma_memory_read(s->dma_opaque, &s->cmdbuf[s->cmdlen], len);
pbrook4d611c92006-08-12 01:04:27 +0000254 return;
pbrooka917d382006-08-29 04:52:16 +0000255 }
256 if (s->async_len == 0) {
257 /* Defer until data is available. */
258 return;
259 }
260 if (len > s->async_len) {
261 len = s->async_len;
262 }
Paolo Bonzini7f0b6e12016-06-15 14:29:33 +0200263 to_device = (s->ti_size < 0);
pbrooka917d382006-08-29 04:52:16 +0000264 if (to_device) {
blueswir18b17de82008-03-02 08:48:47 +0000265 s->dma_memory_read(s->dma_opaque, s->async_buf, len);
pbrook4d611c92006-08-12 01:04:27 +0000266 } else {
blueswir18b17de82008-03-02 08:48:47 +0000267 s->dma_memory_write(s->dma_opaque, s->async_buf, len);
pbrooka917d382006-08-29 04:52:16 +0000268 }
pbrooka917d382006-08-29 04:52:16 +0000269 s->dma_left -= len;
270 s->async_buf += len;
271 s->async_len -= len;
pbrook6787f5f2006-09-17 03:20:58 +0000272 if (to_device)
273 s->ti_size += len;
274 else
275 s->ti_size -= len;
pbrooka917d382006-08-29 04:52:16 +0000276 if (s->async_len == 0) {
Paolo Bonziniad3376c2011-04-18 15:28:11 +0200277 scsi_req_continue(s->current_req);
278 /* If there is still data to be read from the device then
279 complete the DMA operation immediately. Otherwise defer
280 until the scsi layer has completed. */
281 if (to_device || s->dma_left != 0 || s->ti_size == 0) {
282 return;
pbrook4d611c92006-08-12 01:04:27 +0000283 }
pbrooka917d382006-08-29 04:52:16 +0000284 }
Paolo Bonziniad3376c2011-04-18 15:28:11 +0200285
286 /* Partially filled a scsi buffer. Complete immediately. */
287 esp_dma_done(s);
pbrook4d611c92006-08-12 01:04:27 +0000288}
289
Hervé Poussineau9c7e23f2012-08-04 21:10:03 +0200290void esp_command_complete(SCSIRequest *req, uint32_t status,
Paolo Bonzini01e95452011-07-06 11:55:37 +0200291 size_t resid)
pbrook2e5d83b2006-05-25 23:58:51 +0000292{
Hervé Poussineaue6810db2012-07-09 12:02:27 +0200293 ESPState *s = req->hba_private;
pbrook2e5d83b2006-05-25 23:58:51 +0000294
Blue Swirlbf4b9882011-09-11 15:54:18 +0000295 trace_esp_command_complete();
Paolo Bonzinic6df7102011-04-22 12:27:30 +0200296 if (s->ti_size != 0) {
Blue Swirlbf4b9882011-09-11 15:54:18 +0000297 trace_esp_command_complete_unexpected();
Paolo Bonzinic6df7102011-04-22 12:27:30 +0200298 }
299 s->ti_size = 0;
300 s->dma_left = 0;
301 s->async_len = 0;
Paolo Bonziniaba1f022011-05-20 20:18:07 +0200302 if (status) {
Blue Swirlbf4b9882011-09-11 15:54:18 +0000303 trace_esp_command_complete_fail();
Paolo Bonzinic6df7102011-04-22 12:27:30 +0200304 }
Paolo Bonziniaba1f022011-05-20 20:18:07 +0200305 s->status = status;
Paolo Bonzinic6df7102011-04-22 12:27:30 +0200306 s->rregs[ESP_RSTAT] = STAT_ST;
307 esp_dma_done(s);
308 if (s->current_req) {
309 scsi_req_unref(s->current_req);
310 s->current_req = NULL;
311 s->current_dev = NULL;
312 }
313}
314
Hervé Poussineau9c7e23f2012-08-04 21:10:03 +0200315void esp_transfer_data(SCSIRequest *req, uint32_t len)
Paolo Bonzinic6df7102011-04-22 12:27:30 +0200316{
Hervé Poussineaue6810db2012-07-09 12:02:27 +0200317 ESPState *s = req->hba_private;
Paolo Bonzinic6df7102011-04-22 12:27:30 +0200318
Paolo Bonzini7f0b6e12016-06-15 14:29:33 +0200319 assert(!s->do_cmd);
Blue Swirlbf4b9882011-09-11 15:54:18 +0000320 trace_esp_transfer_data(s->dma_left, s->ti_size);
Paolo Bonziniaba1f022011-05-20 20:18:07 +0200321 s->async_len = len;
Paolo Bonzinic6df7102011-04-22 12:27:30 +0200322 s->async_buf = scsi_req_get_buf(req);
323 if (s->dma_left) {
324 esp_do_dma(s);
325 } else if (s->dma_counter != 0 && s->ti_size <= 0) {
326 /* If this was the last part of a DMA transfer then the
327 completion interrupt is deferred to here. */
pbrooka917d382006-08-29 04:52:16 +0000328 esp_dma_done(s);
pbrook4d611c92006-08-12 01:04:27 +0000329 }
pbrook2e5d83b2006-05-25 23:58:51 +0000330}
331
bellard2f275b82005-04-06 20:31:50 +0000332static void handle_ti(ESPState *s)
333{
pbrook4d611c92006-08-12 01:04:27 +0000334 uint32_t dmalen, minlen;
bellard2f275b82005-04-06 20:31:50 +0000335
Hervé Poussineau7246e162012-07-09 12:02:23 +0200336 if (s->dma && !s->dma_enabled) {
337 s->dma_cb = handle_ti;
338 return;
339 }
340
Paolo Bonzini9ea73f82012-08-02 15:43:39 +0200341 dmalen = s->rregs[ESP_TCLO];
342 dmalen |= s->rregs[ESP_TCMID] << 8;
343 dmalen |= s->rregs[ESP_TCHI] << 16;
pbrookdb592032006-05-21 12:46:31 +0000344 if (dmalen==0) {
345 dmalen=0x10000;
346 }
pbrook6787f5f2006-09-17 03:20:58 +0000347 s->dma_counter = dmalen;
pbrookdb592032006-05-21 12:46:31 +0000348
pbrook9f149aa2006-06-03 14:19:19 +0000349 if (s->do_cmd)
Prasad J Pandit926cde52016-06-16 00:22:35 +0200350 minlen = (dmalen < ESP_CMDBUF_SZ) ? dmalen : ESP_CMDBUF_SZ;
bellard67e999b2006-09-03 16:09:07 +0000351 else if (s->ti_size < 0)
352 minlen = (dmalen < -s->ti_size) ? dmalen : -s->ti_size;
pbrook9f149aa2006-06-03 14:19:19 +0000353 else
354 minlen = (dmalen < s->ti_size) ? dmalen : s->ti_size;
Blue Swirlbf4b9882011-09-11 15:54:18 +0000355 trace_esp_handle_ti(minlen);
bellard4f6200f2005-10-30 17:24:05 +0000356 if (s->dma) {
pbrook4d611c92006-08-12 01:04:27 +0000357 s->dma_left = minlen;
blueswir15ad6bb92007-12-01 14:51:23 +0000358 s->rregs[ESP_RSTAT] &= ~STAT_TC;
pbrook4d611c92006-08-12 01:04:27 +0000359 esp_do_dma(s);
Paolo Bonzini7f0b6e12016-06-15 14:29:33 +0200360 }
361 if (s->do_cmd) {
Blue Swirlbf4b9882011-09-11 15:54:18 +0000362 trace_esp_handle_ti_cmd(s->cmdlen);
pbrook9f149aa2006-06-03 14:19:19 +0000363 s->ti_size = 0;
364 s->cmdlen = 0;
365 s->do_cmd = 0;
366 do_cmd(s, s->cmdbuf);
pbrook9f149aa2006-06-03 14:19:19 +0000367 }
bellard2f275b82005-04-06 20:31:50 +0000368}
369
Hervé Poussineau9c7e23f2012-08-04 21:10:03 +0200370void esp_hard_reset(ESPState *s)
bellard6f7e9ae2005-03-13 09:43:36 +0000371{
blueswir15aca8c32007-05-26 17:39:43 +0000372 memset(s->rregs, 0, ESP_REGS);
373 memset(s->wregs, 0, ESP_REGS);
Hannes Reineckec9cf45c2014-11-10 16:52:55 +0100374 s->tchi_written = 0;
pbrook4e9aec72006-03-11 16:29:14 +0000375 s->ti_size = 0;
376 s->ti_rptr = 0;
377 s->ti_wptr = 0;
pbrook4e9aec72006-03-11 16:29:14 +0000378 s->dma = 0;
pbrook9f149aa2006-06-03 14:19:19 +0000379 s->do_cmd = 0;
Blue Swirl73d74342010-09-11 16:38:33 +0000380 s->dma_cb = NULL;
blueswir18dea1dd2008-11-29 16:45:28 +0000381
382 s->rregs[ESP_CFG1] = 7;
bellard6f7e9ae2005-03-13 09:43:36 +0000383}
384
Hervé Poussineaua391fdb2012-07-09 12:02:28 +0200385static void esp_soft_reset(ESPState *s)
Blue Swirl85948642010-06-10 17:57:39 +0000386{
Blue Swirl85948642010-06-10 17:57:39 +0000387 qemu_irq_lower(s->irq);
Hervé Poussineaua391fdb2012-07-09 12:02:28 +0200388 esp_hard_reset(s);
Blue Swirl85948642010-06-10 17:57:39 +0000389}
390
Hervé Poussineaua391fdb2012-07-09 12:02:28 +0200391static void parent_esp_reset(ESPState *s, int irq, int level)
blueswir12d069ba2007-08-16 19:56:27 +0000392{
Blue Swirl85948642010-06-10 17:57:39 +0000393 if (level) {
Hervé Poussineaua391fdb2012-07-09 12:02:28 +0200394 esp_soft_reset(s);
Blue Swirl85948642010-06-10 17:57:39 +0000395 }
blueswir12d069ba2007-08-16 19:56:27 +0000396}
397
Hervé Poussineau9c7e23f2012-08-04 21:10:03 +0200398uint64_t esp_reg_read(ESPState *s, uint32_t saddr)
Blue Swirl73d74342010-09-11 16:38:33 +0000399{
Hervé Poussineaua391fdb2012-07-09 12:02:28 +0200400 uint32_t old_val;
Blue Swirl73d74342010-09-11 16:38:33 +0000401
Blue Swirlbf4b9882011-09-11 15:54:18 +0000402 trace_esp_mem_readb(saddr, s->rregs[saddr]);
bellard6f7e9ae2005-03-13 09:43:36 +0000403 switch (saddr) {
blueswir15ad6bb92007-12-01 14:51:23 +0000404 case ESP_FIFO:
Prasad J Panditff589552016-06-06 22:04:43 +0530405 if ((s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) {
406 /* Data out. */
407 qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n");
408 s->rregs[ESP_FIFO] = 0;
409 esp_raise_irq(s);
410 } else if (s->ti_rptr < s->ti_wptr) {
blueswir1f930d072007-10-06 11:28:21 +0000411 s->ti_size--;
Prasad J Panditff589552016-06-06 22:04:43 +0530412 s->rregs[ESP_FIFO] = s->ti_buf[s->ti_rptr++];
blueswir1c73f96f2008-04-24 17:20:25 +0000413 esp_raise_irq(s);
blueswir1f930d072007-10-06 11:28:21 +0000414 }
Prasad J Panditff589552016-06-06 22:04:43 +0530415 if (s->ti_rptr == s->ti_wptr) {
bellard4f6200f2005-10-30 17:24:05 +0000416 s->ti_rptr = 0;
417 s->ti_wptr = 0;
418 }
blueswir1f930d072007-10-06 11:28:21 +0000419 break;
blueswir15ad6bb92007-12-01 14:51:23 +0000420 case ESP_RINTR:
Blue Swirl2814df22009-07-31 07:26:44 +0000421 /* Clear sequence step, interrupt register and all status bits
422 except TC */
423 old_val = s->rregs[ESP_RINTR];
424 s->rregs[ESP_RINTR] = 0;
425 s->rregs[ESP_RSTAT] &= ~STAT_TC;
426 s->rregs[ESP_RSEQ] = SEQ_CD;
blueswir1c73f96f2008-04-24 17:20:25 +0000427 esp_lower_irq(s);
Blue Swirl2814df22009-07-31 07:26:44 +0000428
429 return old_val;
Hannes Reineckec9cf45c2014-11-10 16:52:55 +0100430 case ESP_TCHI:
431 /* Return the unique id if the value has never been written */
432 if (!s->tchi_written) {
433 return s->chip_id;
434 }
bellard6f7e9ae2005-03-13 09:43:36 +0000435 default:
blueswir1f930d072007-10-06 11:28:21 +0000436 break;
bellard6f7e9ae2005-03-13 09:43:36 +0000437 }
bellard2f275b82005-04-06 20:31:50 +0000438 return s->rregs[saddr];
bellard6f7e9ae2005-03-13 09:43:36 +0000439}
440
Hervé Poussineau9c7e23f2012-08-04 21:10:03 +0200441void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val)
bellard6f7e9ae2005-03-13 09:43:36 +0000442{
Blue Swirlbf4b9882011-09-11 15:54:18 +0000443 trace_esp_mem_writeb(saddr, s->wregs[saddr], val);
bellard6f7e9ae2005-03-13 09:43:36 +0000444 switch (saddr) {
Hannes Reineckec9cf45c2014-11-10 16:52:55 +0100445 case ESP_TCHI:
446 s->tchi_written = true;
447 /* fall through */
blueswir15ad6bb92007-12-01 14:51:23 +0000448 case ESP_TCLO:
449 case ESP_TCMID:
450 s->rregs[ESP_RSTAT] &= ~STAT_TC;
bellard4f6200f2005-10-30 17:24:05 +0000451 break;
blueswir15ad6bb92007-12-01 14:51:23 +0000452 case ESP_FIFO:
pbrook9f149aa2006-06-03 14:19:19 +0000453 if (s->do_cmd) {
Prasad J Pandit926cde52016-06-16 00:22:35 +0200454 if (s->cmdlen < ESP_CMDBUF_SZ) {
Prasad J Panditc98c6c12016-05-19 16:09:30 +0530455 s->cmdbuf[s->cmdlen++] = val & 0xff;
456 } else {
457 trace_esp_error_fifo_overrun();
458 }
Prasad J Panditff589552016-06-06 22:04:43 +0530459 } else if (s->ti_wptr == TI_BUFSZ - 1) {
Hervé Poussineau3af4e9a2012-07-09 12:02:29 +0200460 trace_esp_error_fifo_overrun();
pbrook2e5d83b2006-05-25 23:58:51 +0000461 } else {
462 s->ti_size++;
463 s->ti_buf[s->ti_wptr++] = val & 0xff;
464 }
blueswir1f930d072007-10-06 11:28:21 +0000465 break;
blueswir15ad6bb92007-12-01 14:51:23 +0000466 case ESP_CMD:
bellard4f6200f2005-10-30 17:24:05 +0000467 s->rregs[saddr] = val;
blueswir15ad6bb92007-12-01 14:51:23 +0000468 if (val & CMD_DMA) {
blueswir1f930d072007-10-06 11:28:21 +0000469 s->dma = 1;
pbrook6787f5f2006-09-17 03:20:58 +0000470 /* Reload DMA counter. */
blueswir15ad6bb92007-12-01 14:51:23 +0000471 s->rregs[ESP_TCLO] = s->wregs[ESP_TCLO];
472 s->rregs[ESP_TCMID] = s->wregs[ESP_TCMID];
Paolo Bonzini9ea73f82012-08-02 15:43:39 +0200473 s->rregs[ESP_TCHI] = s->wregs[ESP_TCHI];
blueswir1f930d072007-10-06 11:28:21 +0000474 } else {
475 s->dma = 0;
476 }
blueswir15ad6bb92007-12-01 14:51:23 +0000477 switch(val & CMD_CMD) {
478 case CMD_NOP:
Blue Swirlbf4b9882011-09-11 15:54:18 +0000479 trace_esp_mem_writeb_cmd_nop(val);
blueswir1f930d072007-10-06 11:28:21 +0000480 break;
blueswir15ad6bb92007-12-01 14:51:23 +0000481 case CMD_FLUSH:
Blue Swirlbf4b9882011-09-11 15:54:18 +0000482 trace_esp_mem_writeb_cmd_flush(val);
bellard9e61bde2005-11-11 00:24:58 +0000483 //s->ti_size = 0;
blueswir15ad6bb92007-12-01 14:51:23 +0000484 s->rregs[ESP_RINTR] = INTR_FC;
485 s->rregs[ESP_RSEQ] = 0;
blueswir1a214c592008-06-25 19:59:53 +0000486 s->rregs[ESP_RFLAGS] = 0;
blueswir1f930d072007-10-06 11:28:21 +0000487 break;
blueswir15ad6bb92007-12-01 14:51:23 +0000488 case CMD_RESET:
Blue Swirlbf4b9882011-09-11 15:54:18 +0000489 trace_esp_mem_writeb_cmd_reset(val);
Hervé Poussineaua391fdb2012-07-09 12:02:28 +0200490 esp_soft_reset(s);
blueswir1f930d072007-10-06 11:28:21 +0000491 break;
blueswir15ad6bb92007-12-01 14:51:23 +0000492 case CMD_BUSRESET:
Blue Swirlbf4b9882011-09-11 15:54:18 +0000493 trace_esp_mem_writeb_cmd_bus_reset(val);
blueswir15ad6bb92007-12-01 14:51:23 +0000494 s->rregs[ESP_RINTR] = INTR_RST;
495 if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) {
blueswir1c73f96f2008-04-24 17:20:25 +0000496 esp_raise_irq(s);
bellard9e61bde2005-11-11 00:24:58 +0000497 }
blueswir1f930d072007-10-06 11:28:21 +0000498 break;
blueswir15ad6bb92007-12-01 14:51:23 +0000499 case CMD_TI:
blueswir1f930d072007-10-06 11:28:21 +0000500 handle_ti(s);
501 break;
blueswir15ad6bb92007-12-01 14:51:23 +0000502 case CMD_ICCS:
Blue Swirlbf4b9882011-09-11 15:54:18 +0000503 trace_esp_mem_writeb_cmd_iccs(val);
blueswir1f930d072007-10-06 11:28:21 +0000504 write_response(s);
blueswir14bf58012008-11-30 10:24:13 +0000505 s->rregs[ESP_RINTR] = INTR_FC;
506 s->rregs[ESP_RSTAT] |= STAT_MI;
blueswir1f930d072007-10-06 11:28:21 +0000507 break;
blueswir15ad6bb92007-12-01 14:51:23 +0000508 case CMD_MSGACC:
Blue Swirlbf4b9882011-09-11 15:54:18 +0000509 trace_esp_mem_writeb_cmd_msgacc(val);
blueswir15ad6bb92007-12-01 14:51:23 +0000510 s->rregs[ESP_RINTR] = INTR_DC;
511 s->rregs[ESP_RSEQ] = 0;
Artyom Tarasenko4e2a68c2009-08-31 19:03:51 +0200512 s->rregs[ESP_RFLAGS] = 0;
513 esp_raise_irq(s);
blueswir1f930d072007-10-06 11:28:21 +0000514 break;
Blue Swirl0fd0eb22009-08-22 13:55:05 +0000515 case CMD_PAD:
Blue Swirlbf4b9882011-09-11 15:54:18 +0000516 trace_esp_mem_writeb_cmd_pad(val);
Blue Swirl0fd0eb22009-08-22 13:55:05 +0000517 s->rregs[ESP_RSTAT] = STAT_TC;
518 s->rregs[ESP_RINTR] = INTR_FC;
519 s->rregs[ESP_RSEQ] = 0;
520 break;
blueswir15ad6bb92007-12-01 14:51:23 +0000521 case CMD_SATN:
Blue Swirlbf4b9882011-09-11 15:54:18 +0000522 trace_esp_mem_writeb_cmd_satn(val);
blueswir1f930d072007-10-06 11:28:21 +0000523 break;
Hervé Poussineau6915bff2012-07-09 12:02:25 +0200524 case CMD_RSTATN:
525 trace_esp_mem_writeb_cmd_rstatn(val);
526 break;
Blue Swirl5e1e0a32009-08-22 13:54:31 +0000527 case CMD_SEL:
Blue Swirlbf4b9882011-09-11 15:54:18 +0000528 trace_esp_mem_writeb_cmd_sel(val);
Artyom Tarasenkof2818f22009-09-05 06:24:47 +0000529 handle_s_without_atn(s);
Blue Swirl5e1e0a32009-08-22 13:54:31 +0000530 break;
blueswir15ad6bb92007-12-01 14:51:23 +0000531 case CMD_SELATN:
Blue Swirlbf4b9882011-09-11 15:54:18 +0000532 trace_esp_mem_writeb_cmd_selatn(val);
blueswir1f930d072007-10-06 11:28:21 +0000533 handle_satn(s);
534 break;
blueswir15ad6bb92007-12-01 14:51:23 +0000535 case CMD_SELATNS:
Blue Swirlbf4b9882011-09-11 15:54:18 +0000536 trace_esp_mem_writeb_cmd_selatns(val);
blueswir1f930d072007-10-06 11:28:21 +0000537 handle_satn_stop(s);
538 break;
blueswir15ad6bb92007-12-01 14:51:23 +0000539 case CMD_ENSEL:
Blue Swirlbf4b9882011-09-11 15:54:18 +0000540 trace_esp_mem_writeb_cmd_ensel(val);
blueswir1e3926832008-11-29 16:51:42 +0000541 s->rregs[ESP_RINTR] = 0;
blueswir174ec6042007-08-11 07:58:41 +0000542 break;
Hervé Poussineau6fe84c12012-07-09 12:02:24 +0200543 case CMD_DISSEL:
544 trace_esp_mem_writeb_cmd_dissel(val);
545 s->rregs[ESP_RINTR] = 0;
546 esp_raise_irq(s);
547 break;
blueswir1f930d072007-10-06 11:28:21 +0000548 default:
Hervé Poussineau3af4e9a2012-07-09 12:02:29 +0200549 trace_esp_error_unhandled_command(val);
blueswir1f930d072007-10-06 11:28:21 +0000550 break;
551 }
552 break;
blueswir15ad6bb92007-12-01 14:51:23 +0000553 case ESP_WBUSID ... ESP_WSYNO:
blueswir1f930d072007-10-06 11:28:21 +0000554 break;
blueswir15ad6bb92007-12-01 14:51:23 +0000555 case ESP_CFG1:
Paolo Bonzini9ea73f82012-08-02 15:43:39 +0200556 case ESP_CFG2: case ESP_CFG3:
557 case ESP_RES3: case ESP_RES4:
bellard4f6200f2005-10-30 17:24:05 +0000558 s->rregs[saddr] = val;
559 break;
blueswir15ad6bb92007-12-01 14:51:23 +0000560 case ESP_WCCF ... ESP_WTEST:
bellard4f6200f2005-10-30 17:24:05 +0000561 break;
bellard6f7e9ae2005-03-13 09:43:36 +0000562 default:
Hervé Poussineau3af4e9a2012-07-09 12:02:29 +0200563 trace_esp_error_invalid_write(val, saddr);
blueswir18dea1dd2008-11-29 16:45:28 +0000564 return;
bellard6f7e9ae2005-03-13 09:43:36 +0000565 }
bellard2f275b82005-04-06 20:31:50 +0000566 s->wregs[saddr] = val;
bellard6f7e9ae2005-03-13 09:43:36 +0000567}
568
Avi Kivitya8170e52012-10-23 12:30:10 +0200569static bool esp_mem_accepts(void *opaque, hwaddr addr,
Avi Kivity67bb5312011-11-13 13:07:04 +0200570 unsigned size, bool is_write)
571{
572 return (size == 1) || (is_write && size == 4);
573}
bellard6f7e9ae2005-03-13 09:43:36 +0000574
Hervé Poussineau9c7e23f2012-08-04 21:10:03 +0200575const VMStateDescription vmstate_esp = {
Blue Swirlcc9952f2009-09-19 15:44:50 +0000576 .name ="esp",
Paolo Bonzinicc966772016-06-20 16:32:39 +0200577 .version_id = 4,
Blue Swirlcc9952f2009-09-19 15:44:50 +0000578 .minimum_version_id = 3,
Juan Quintela35d08452014-04-16 16:01:33 +0200579 .fields = (VMStateField[]) {
Blue Swirlcc9952f2009-09-19 15:44:50 +0000580 VMSTATE_BUFFER(rregs, ESPState),
581 VMSTATE_BUFFER(wregs, ESPState),
582 VMSTATE_INT32(ti_size, ESPState),
583 VMSTATE_UINT32(ti_rptr, ESPState),
584 VMSTATE_UINT32(ti_wptr, ESPState),
585 VMSTATE_BUFFER(ti_buf, ESPState),
Paolo Bonzini39449662011-05-20 20:10:02 +0200586 VMSTATE_UINT32(status, ESPState),
Blue Swirlcc9952f2009-09-19 15:44:50 +0000587 VMSTATE_UINT32(dma, ESPState),
Paolo Bonzinicc966772016-06-20 16:32:39 +0200588 VMSTATE_PARTIAL_BUFFER(cmdbuf, ESPState, 16),
589 VMSTATE_BUFFER_START_MIDDLE_V(cmdbuf, ESPState, 16, 4),
Blue Swirlcc9952f2009-09-19 15:44:50 +0000590 VMSTATE_UINT32(cmdlen, ESPState),
591 VMSTATE_UINT32(do_cmd, ESPState),
592 VMSTATE_UINT32(dma_left, ESPState),
593 VMSTATE_END_OF_LIST()
594 }
595};
bellard6f7e9ae2005-03-13 09:43:36 +0000596
Hu Taoa71c7ec2013-07-01 18:18:34 +0800597#define TYPE_ESP "esp"
598#define ESP(obj) OBJECT_CHECK(SysBusESPState, (obj), TYPE_ESP)
599
Hervé Poussineaua391fdb2012-07-09 12:02:28 +0200600typedef struct {
Hu Taoa71c7ec2013-07-01 18:18:34 +0800601 /*< private >*/
602 SysBusDevice parent_obj;
603 /*< public >*/
604
Hervé Poussineaua391fdb2012-07-09 12:02:28 +0200605 MemoryRegion iomem;
606 uint32_t it_shift;
607 ESPState esp;
608} SysBusESPState;
609
Avi Kivitya8170e52012-10-23 12:30:10 +0200610static void sysbus_esp_mem_write(void *opaque, hwaddr addr,
Hervé Poussineaua391fdb2012-07-09 12:02:28 +0200611 uint64_t val, unsigned int size)
612{
613 SysBusESPState *sysbus = opaque;
614 uint32_t saddr;
615
616 saddr = addr >> sysbus->it_shift;
617 esp_reg_write(&sysbus->esp, saddr, val);
618}
619
Avi Kivitya8170e52012-10-23 12:30:10 +0200620static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr,
Hervé Poussineaua391fdb2012-07-09 12:02:28 +0200621 unsigned int size)
622{
623 SysBusESPState *sysbus = opaque;
624 uint32_t saddr;
625
626 saddr = addr >> sysbus->it_shift;
627 return esp_reg_read(&sysbus->esp, saddr);
628}
629
630static const MemoryRegionOps sysbus_esp_mem_ops = {
631 .read = sysbus_esp_mem_read,
632 .write = sysbus_esp_mem_write,
633 .endianness = DEVICE_NATIVE_ENDIAN,
634 .valid.accepts = esp_mem_accepts,
635};
636
Avi Kivitya8170e52012-10-23 12:30:10 +0200637void esp_init(hwaddr espaddr, int it_shift,
Blue Swirlff9868e2010-02-07 09:17:35 +0000638 ESPDMAMemoryReadWriteFunc dma_memory_read,
639 ESPDMAMemoryReadWriteFunc dma_memory_write,
Blue Swirl73d74342010-09-11 16:38:33 +0000640 void *dma_opaque, qemu_irq irq, qemu_irq *reset,
641 qemu_irq *dma_enable)
bellard6f7e9ae2005-03-13 09:43:36 +0000642{
Paul Brookcfb9de92009-05-14 22:35:07 +0100643 DeviceState *dev;
644 SysBusDevice *s;
Hervé Poussineaua391fdb2012-07-09 12:02:28 +0200645 SysBusESPState *sysbus;
Gerd Hoffmannee6847d2009-07-15 13:43:31 +0200646 ESPState *esp;
Paul Brookcfb9de92009-05-14 22:35:07 +0100647
Hu Taoa71c7ec2013-07-01 18:18:34 +0800648 dev = qdev_create(NULL, TYPE_ESP);
649 sysbus = ESP(dev);
Hervé Poussineaua391fdb2012-07-09 12:02:28 +0200650 esp = &sysbus->esp;
Gerd Hoffmannee6847d2009-07-15 13:43:31 +0200651 esp->dma_memory_read = dma_memory_read;
652 esp->dma_memory_write = dma_memory_write;
653 esp->dma_opaque = dma_opaque;
Hervé Poussineaua391fdb2012-07-09 12:02:28 +0200654 sysbus->it_shift = it_shift;
Blue Swirl73d74342010-09-11 16:38:33 +0000655 /* XXX for now until rc4030 has been changed to use DMA enable signal */
656 esp->dma_enabled = 1;
Markus Armbrustere23a1b32009-10-07 01:15:58 +0200657 qdev_init_nofail(dev);
Andreas Färber1356b982013-01-20 02:47:33 +0100658 s = SYS_BUS_DEVICE(dev);
Paul Brookcfb9de92009-05-14 22:35:07 +0100659 sysbus_connect_irq(s, 0, irq);
660 sysbus_mmio_map(s, 0, espaddr);
Blue Swirl74ff8d92009-08-08 21:43:12 +0000661 *reset = qdev_get_gpio_in(dev, 0);
Blue Swirl73d74342010-09-11 16:38:33 +0000662 *dma_enable = qdev_get_gpio_in(dev, 1);
Paul Brookcfb9de92009-05-14 22:35:07 +0100663}
664
Paolo Bonziniafd40302011-08-13 15:44:45 +0200665static const struct SCSIBusInfo esp_scsi_info = {
666 .tcq = false,
Paolo Bonzini7e0380b2011-08-13 18:55:17 +0200667 .max_target = ESP_MAX_DEVS,
668 .max_lun = 7,
Paolo Bonziniafd40302011-08-13 15:44:45 +0200669
Paolo Bonzinic6df7102011-04-22 12:27:30 +0200670 .transfer_data = esp_transfer_data,
Paolo Bonzini94d3f982011-04-18 22:53:08 +0200671 .complete = esp_command_complete,
672 .cancel = esp_request_cancelled
Paolo Bonzinicfdc1bb2011-04-18 17:11:14 +0200673};
674
Hervé Poussineaua391fdb2012-07-09 12:02:28 +0200675static void sysbus_esp_gpio_demux(void *opaque, int irq, int level)
Paul Brookcfb9de92009-05-14 22:35:07 +0100676{
Hu Taoa71c7ec2013-07-01 18:18:34 +0800677 SysBusESPState *sysbus = ESP(opaque);
Hervé Poussineaua391fdb2012-07-09 12:02:28 +0200678 ESPState *s = &sysbus->esp;
679
680 switch (irq) {
681 case 0:
682 parent_esp_reset(s, irq, level);
683 break;
684 case 1:
685 esp_dma_enable(opaque, irq, level);
686 break;
687 }
688}
689
Hu Taob09318c2013-07-01 18:18:35 +0800690static void sysbus_esp_realize(DeviceState *dev, Error **errp)
Hervé Poussineaua391fdb2012-07-09 12:02:28 +0200691{
Hu Taob09318c2013-07-01 18:18:35 +0800692 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
Hu Taoa71c7ec2013-07-01 18:18:34 +0800693 SysBusESPState *sysbus = ESP(dev);
Hervé Poussineaua391fdb2012-07-09 12:02:28 +0200694 ESPState *s = &sysbus->esp;
Andreas Färbercaad4eb2013-07-21 12:16:34 +0200695 Error *err = NULL;
bellard6f7e9ae2005-03-13 09:43:36 +0000696
Hu Taob09318c2013-07-01 18:18:35 +0800697 sysbus_init_irq(sbd, &s->irq);
Hervé Poussineaua391fdb2012-07-09 12:02:28 +0200698 assert(sysbus->it_shift != -1);
bellard6f7e9ae2005-03-13 09:43:36 +0000699
Hervé Poussineaud32e4b32012-07-09 12:02:26 +0200700 s->chip_id = TCHI_FAS100A;
Paolo Bonzini29776732013-06-06 21:25:08 -0400701 memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops,
702 sysbus, "esp", ESP_REGS << sysbus->it_shift);
Hu Taob09318c2013-07-01 18:18:35 +0800703 sysbus_init_mmio(sbd, &sysbus->iomem);
bellard6f7e9ae2005-03-13 09:43:36 +0000704
Hu Taob09318c2013-07-01 18:18:35 +0800705 qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2);
blueswir12d069ba2007-08-16 19:56:27 +0000706
Andreas Färberb1187b52013-08-23 20:30:03 +0200707 scsi_bus_new(&s->bus, sizeof(s->bus), dev, &esp_scsi_info, NULL);
Andreas Färbercaad4eb2013-07-21 12:16:34 +0200708 scsi_bus_legacy_handle_cmdline(&s->bus, &err);
709 if (err != NULL) {
710 error_propagate(errp, err);
Hu Taob09318c2013-07-01 18:18:35 +0800711 return;
712 }
bellard67e999b2006-09-03 16:09:07 +0000713}
Paul Brookcfb9de92009-05-14 22:35:07 +0100714
Hervé Poussineaua391fdb2012-07-09 12:02:28 +0200715static void sysbus_esp_hard_reset(DeviceState *dev)
716{
Hu Taoa71c7ec2013-07-01 18:18:34 +0800717 SysBusESPState *sysbus = ESP(dev);
Hervé Poussineaua391fdb2012-07-09 12:02:28 +0200718 esp_hard_reset(&sysbus->esp);
719}
720
721static const VMStateDescription vmstate_sysbus_esp_scsi = {
722 .name = "sysbusespscsi",
723 .version_id = 0,
724 .minimum_version_id = 0,
Hervé Poussineaua391fdb2012-07-09 12:02:28 +0200725 .fields = (VMStateField[]) {
726 VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState),
727 VMSTATE_END_OF_LIST()
728 }
Anthony Liguori999e12b2012-01-24 13:12:29 -0600729};
730
Hervé Poussineaua391fdb2012-07-09 12:02:28 +0200731static void sysbus_esp_class_init(ObjectClass *klass, void *data)
Anthony Liguori999e12b2012-01-24 13:12:29 -0600732{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600733 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori999e12b2012-01-24 13:12:29 -0600734
Hu Taob09318c2013-07-01 18:18:35 +0800735 dc->realize = sysbus_esp_realize;
Hervé Poussineaua391fdb2012-07-09 12:02:28 +0200736 dc->reset = sysbus_esp_hard_reset;
737 dc->vmsd = &vmstate_sysbus_esp_scsi;
Marcel Apfelbaum125ee0e2013-07-29 17:17:45 +0300738 set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
Anthony Liguori999e12b2012-01-24 13:12:29 -0600739}
740
Hervé Poussineau1f077302012-08-02 10:40:30 +0200741static const TypeInfo sysbus_esp_info = {
Hu Taoa71c7ec2013-07-01 18:18:34 +0800742 .name = TYPE_ESP,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600743 .parent = TYPE_SYS_BUS_DEVICE,
Hervé Poussineaua391fdb2012-07-09 12:02:28 +0200744 .instance_size = sizeof(SysBusESPState),
745 .class_init = sysbus_esp_class_init,
Blue Swirl63235df2009-10-24 16:34:21 +0000746};
747
Andreas Färber83f7d432012-02-09 15:20:55 +0100748static void esp_register_types(void)
Paul Brookcfb9de92009-05-14 22:35:07 +0100749{
Hervé Poussineaua391fdb2012-07-09 12:02:28 +0200750 type_register_static(&sysbus_esp_info);
Paul Brookcfb9de92009-05-14 22:35:07 +0100751}
752
Andreas Färber83f7d432012-02-09 15:20:55 +0100753type_init(esp_register_types)