blob: 50919ee46d7016224479e41e63bc03e29eccdbcc [file] [log] [blame]
Peter Maydell2eb55782017-07-17 13:36:08 +01001/*
2 * ARM V2M MPS2 board emulation.
3 *
4 * Copyright (c) 2017 Linaro Limited
5 * Written by Peter Maydell
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 or
9 * (at your option) any later version.
10 */
11
12/* The MPS2 and MPS2+ dev boards are FPGA based (the 2+ has a bigger
13 * FPGA but is otherwise the same as the 2). Since the CPU itself
14 * and most of the devices are in the FPGA, the details of the board
15 * as seen by the guest depend significantly on the FPGA image.
16 * We model the following FPGA images:
17 * "mps2-an385" -- Cortex-M3 as documented in ARM Application Note AN385
Peter Maydell897d2722020-09-03 21:20:46 +010018 * "mps2-an386" -- Cortex-M4 as documented in ARM Application Note AN386
Peter Maydell6d4811c2020-09-03 21:20:47 +010019 * "mps2-an500" -- Cortex-M7 as documented in ARM Application Note AN500
Peter Maydell2eb55782017-07-17 13:36:08 +010020 * "mps2-an511" -- Cortex-M3 'DesignStart' as documented in AN511
21 *
22 * Links to the TRM for the board itself and to the various Application
23 * Notes which document the FPGA images can be found here:
24 * https://developer.arm.com/products/system-design/development-boards/cortex-m-prototyping-system
25 */
26
27#include "qemu/osdep.h"
Philippe Mathieu-Daudéeba59992019-10-22 16:50:37 +010028#include "qemu/units.h"
Igor Mammedov68637c32020-02-19 11:08:57 -050029#include "qemu/cutils.h"
Peter Maydell2eb55782017-07-17 13:36:08 +010030#include "qapi/error.h"
31#include "qemu/error-report.h"
Peter Maydell12ec8bd2019-05-23 14:47:43 +010032#include "hw/arm/boot.h"
Peter Maydell2eb55782017-07-17 13:36:08 +010033#include "hw/arm/armv7m.h"
Peter Maydell977a15f2017-07-17 13:36:08 +010034#include "hw/or-irq.h"
Peter Maydell2eb55782017-07-17 13:36:08 +010035#include "hw/boards.h"
36#include "exec/address-spaces.h"
Peter Maydell977a15f2017-07-17 13:36:08 +010037#include "sysemu/sysemu.h"
Philippe Mathieu-Daudé4ab694b2023-02-20 12:51:12 +010038#include "hw/qdev-properties.h"
Peter Maydell2eb55782017-07-17 13:36:08 +010039#include "hw/misc/unimp.h"
Peter Maydell977a15f2017-07-17 13:36:08 +010040#include "hw/char/cmsdk-apb-uart.h"
Peter Maydell3d539042017-07-17 13:36:08 +010041#include "hw/timer/cmsdk-apb-timer.h"
Peter Maydell595c7862018-08-24 13:17:42 +010042#include "hw/timer/cmsdk-apb-dualtimer.h"
Peter Maydell6dbdf4e2017-07-17 13:36:08 +010043#include "hw/misc/mps2-scc.h"
Philippe Mathieu-Daudéadbb23b2020-06-17 09:25:35 +020044#include "hw/misc/mps2-fpgaio.h"
Philippe Mathieu-Daudé58f7f3c2020-06-17 09:25:36 +020045#include "hw/ssi/pl022.h"
Philippe Mathieu-Daudéada45de2020-06-17 09:25:37 +020046#include "hw/i2c/arm_sbcon_i2c.h"
Philippe Mathieu-Daudé66b03dc2019-04-12 18:54:13 +020047#include "hw/net/lan9118.h"
Peter Maydell35873932017-07-17 13:36:09 +010048#include "net/net.h"
Philippe Mathieu-Daudéadbb23b2020-06-17 09:25:35 +020049#include "hw/watchdog/cmsdk-apb-watchdog.h"
Peter Maydell640ec252021-01-28 11:41:33 +000050#include "hw/qdev-clock.h"
Kevin Wolf80e09152023-11-09 18:42:32 +010051#include "qapi/qmp/qlist.h"
Eduardo Habkostdb1015e2020-09-03 16:43:22 -040052#include "qom/object.h"
Peter Maydell2eb55782017-07-17 13:36:08 +010053
54typedef enum MPS2FPGAType {
55 FPGA_AN385,
Peter Maydell897d2722020-09-03 21:20:46 +010056 FPGA_AN386,
Peter Maydell6d4811c2020-09-03 21:20:47 +010057 FPGA_AN500,
Peter Maydell2eb55782017-07-17 13:36:08 +010058 FPGA_AN511,
59} MPS2FPGAType;
60
Eduardo Habkostdb1015e2020-09-03 16:43:22 -040061struct MPS2MachineClass {
Peter Maydell2eb55782017-07-17 13:36:08 +010062 MachineClass parent;
63 MPS2FPGAType fpga_type;
Peter Maydell6dbdf4e2017-07-17 13:36:08 +010064 uint32_t scc_id;
Peter Maydell6d4811c2020-09-03 21:20:47 +010065 bool has_block_ram;
66 hwaddr ethernet_base;
67 hwaddr psram_base;
Eduardo Habkostdb1015e2020-09-03 16:43:22 -040068};
Peter Maydell2eb55782017-07-17 13:36:08 +010069
Eduardo Habkostdb1015e2020-09-03 16:43:22 -040070struct MPS2MachineState {
Peter Maydell2eb55782017-07-17 13:36:08 +010071 MachineState parent;
72
73 ARMv7MState armv7m;
Peter Maydell2eb55782017-07-17 13:36:08 +010074 MemoryRegion ssram1;
75 MemoryRegion ssram1_m;
76 MemoryRegion ssram23;
77 MemoryRegion ssram23_m;
78 MemoryRegion blockram;
79 MemoryRegion blockram_m1;
80 MemoryRegion blockram_m2;
81 MemoryRegion blockram_m3;
82 MemoryRegion sram;
Philippe Mathieu-Daudé75ca8342020-06-17 09:25:31 +020083 /* FPGA APB subsystem */
Peter Maydell6dbdf4e2017-07-17 13:36:08 +010084 MPS2SCC scc;
Philippe Mathieu-Daudéadbb23b2020-06-17 09:25:35 +020085 MPS2FPGAIO fpgaio;
Philippe Mathieu-Daudé75ca8342020-06-17 09:25:31 +020086 /* CMSDK APB subsystem */
Peter Maydell595c7862018-08-24 13:17:42 +010087 CMSDKAPBDualTimer dualtimer;
Philippe Mathieu-Daudéadbb23b2020-06-17 09:25:35 +020088 CMSDKAPBWatchdog watchdog;
Peter Maydellefc34aa2021-01-28 11:41:32 +000089 CMSDKAPBTimer timer[2];
Peter Maydell640ec252021-01-28 11:41:33 +000090 Clock *sysclk;
Peter Maydella860df42021-08-12 10:33:39 +010091 Clock *refclk;
Eduardo Habkostdb1015e2020-09-03 16:43:22 -040092};
Peter Maydell2eb55782017-07-17 13:36:08 +010093
94#define TYPE_MPS2_MACHINE "mps2"
95#define TYPE_MPS2_AN385_MACHINE MACHINE_TYPE_NAME("mps2-an385")
Peter Maydell897d2722020-09-03 21:20:46 +010096#define TYPE_MPS2_AN386_MACHINE MACHINE_TYPE_NAME("mps2-an386")
Peter Maydell6d4811c2020-09-03 21:20:47 +010097#define TYPE_MPS2_AN500_MACHINE MACHINE_TYPE_NAME("mps2-an500")
Peter Maydell2eb55782017-07-17 13:36:08 +010098#define TYPE_MPS2_AN511_MACHINE MACHINE_TYPE_NAME("mps2-an511")
99
Eduardo Habkosta489d192020-09-16 14:25:18 -0400100OBJECT_DECLARE_TYPE(MPS2MachineState, MPS2MachineClass, MPS2_MACHINE)
Peter Maydell2eb55782017-07-17 13:36:08 +0100101
102/* Main SYSCLK frequency in Hz */
103#define SYSCLK_FRQ 25000000
104
Peter Maydella860df42021-08-12 10:33:39 +0100105/*
106 * The Application Notes don't say anything about how the
107 * systick reference clock is configured. (Quite possibly
108 * they don't have one at all.) This 1MHz clock matches the
109 * pre-existing behaviour that used to be hardcoded in the
110 * armv7m_systick implementation.
111 */
112#define REFCLK_FRQ (1 * 1000 * 1000)
113
Peter Maydell2eb55782017-07-17 13:36:08 +0100114/* Initialize the auxiliary RAM region @mr and map it into
115 * the memory map at @base.
116 */
117static void make_ram(MemoryRegion *mr, const char *name,
118 hwaddr base, hwaddr size)
119{
120 memory_region_init_ram(mr, NULL, name, size, &error_fatal);
121 memory_region_add_subregion(get_system_memory(), base, mr);
122}
123
124/* Create an alias of an entire original MemoryRegion @orig
125 * located at @base in the memory map.
126 */
127static void make_ram_alias(MemoryRegion *mr, const char *name,
128 MemoryRegion *orig, hwaddr base)
129{
130 memory_region_init_alias(mr, NULL, name, orig, 0,
131 memory_region_size(orig));
132 memory_region_add_subregion(get_system_memory(), base, mr);
133}
134
135static void mps2_common_init(MachineState *machine)
136{
137 MPS2MachineState *mms = MPS2_MACHINE(machine);
138 MPS2MachineClass *mmc = MPS2_MACHINE_GET_CLASS(machine);
139 MemoryRegion *system_memory = get_system_memory();
Igor Mammedovba1ba5c2017-09-13 18:04:57 +0200140 MachineClass *mc = MACHINE_GET_CLASS(machine);
Peter Maydell6dbdf4e2017-07-17 13:36:08 +0100141 DeviceState *armv7m, *sccdev;
Kevin Wolf80e09152023-11-09 18:42:32 +0100142 QList *oscclk;
Philippe Mathieu-Daudébb8fba92020-06-17 09:25:34 +0200143 int i;
Peter Maydell2eb55782017-07-17 13:36:08 +0100144
Igor Mammedov68637c32020-02-19 11:08:57 -0500145 if (machine->ram_size != mc->default_ram_size) {
146 char *sz = size_to_str(mc->default_ram_size);
147 error_report("Invalid RAM size, should be %s", sz);
148 g_free(sz);
149 exit(EXIT_FAILURE);
150 }
151
Peter Maydell640ec252021-01-28 11:41:33 +0000152 /* This clock doesn't need migration because it is fixed-frequency */
153 mms->sysclk = clock_new(OBJECT(machine), "SYSCLK");
154 clock_set_hz(mms->sysclk, SYSCLK_FRQ);
155
Peter Maydella860df42021-08-12 10:33:39 +0100156 mms->refclk = clock_new(OBJECT(machine), "REFCLK");
157 clock_set_hz(mms->refclk, REFCLK_FRQ);
158
Peter Maydell2eb55782017-07-17 13:36:08 +0100159 /* The FPGA images have an odd combination of different RAMs,
160 * because in hardware they are different implementations and
161 * connected to different buses, giving varying performance/size
162 * tradeoffs. For QEMU they're all just RAM, though. We arbitrarily
163 * call the 16MB our "system memory", as it's the largest lump.
164 *
Peter Maydell897d2722020-09-03 21:20:46 +0100165 * AN385/AN386/AN511:
166 * 0x21000000 .. 0x21ffffff : PSRAM (16MB)
Peter Maydell6d4811c2020-09-03 21:20:47 +0100167 * AN385/AN386/AN500:
Peter Maydell2eb55782017-07-17 13:36:08 +0100168 * 0x00000000 .. 0x003fffff : ZBT SSRAM1
169 * 0x00400000 .. 0x007fffff : mirror of ZBT SSRAM1
170 * 0x20000000 .. 0x203fffff : ZBT SSRAM 2&3
171 * 0x20400000 .. 0x207fffff : mirror of ZBT SSRAM 2&3
Peter Maydell6d4811c2020-09-03 21:20:47 +0100172 * AN385/AN386 only:
Peter Maydell2eb55782017-07-17 13:36:08 +0100173 * 0x01000000 .. 0x01003fff : block RAM (16K)
174 * 0x01004000 .. 0x01007fff : mirror of above
175 * 0x01008000 .. 0x0100bfff : mirror of above
176 * 0x0100c000 .. 0x0100ffff : mirror of above
177 * AN511 only:
178 * 0x00000000 .. 0x0003ffff : FPGA block RAM
179 * 0x00400000 .. 0x007fffff : ZBT SSRAM1
180 * 0x20000000 .. 0x2001ffff : SRAM
181 * 0x20400000 .. 0x207fffff : ZBT SSRAM 2&3
Peter Maydell6d4811c2020-09-03 21:20:47 +0100182 * AN500 only:
183 * 0x60000000 .. 0x60ffffff : PSRAM (16MB)
Peter Maydell2eb55782017-07-17 13:36:08 +0100184 *
Peter Maydell897d2722020-09-03 21:20:46 +0100185 * The AN385/AN386 has a feature where the lowest 16K can be mapped
Peter Maydell2eb55782017-07-17 13:36:08 +0100186 * either to the bottom of the ZBT SSRAM1 or to the block RAM.
187 * This is of no use for QEMU so we don't implement it (as if
188 * zbt_boot_ctrl is always zero).
189 */
Peter Maydell6d4811c2020-09-03 21:20:47 +0100190 memory_region_add_subregion(system_memory, mmc->psram_base, machine->ram);
Peter Maydell2eb55782017-07-17 13:36:08 +0100191
Peter Maydell6d4811c2020-09-03 21:20:47 +0100192 if (mmc->has_block_ram) {
Peter Maydell2eb55782017-07-17 13:36:08 +0100193 make_ram(&mms->blockram, "mps.blockram", 0x01000000, 0x4000);
194 make_ram_alias(&mms->blockram_m1, "mps.blockram_m1",
195 &mms->blockram, 0x01004000);
196 make_ram_alias(&mms->blockram_m2, "mps.blockram_m2",
197 &mms->blockram, 0x01008000);
198 make_ram_alias(&mms->blockram_m3, "mps.blockram_m3",
199 &mms->blockram, 0x0100c000);
Peter Maydell6d4811c2020-09-03 21:20:47 +0100200 }
201
202 switch (mmc->fpga_type) {
203 case FPGA_AN385:
204 case FPGA_AN386:
205 case FPGA_AN500:
206 make_ram(&mms->ssram1, "mps.ssram1", 0x0, 0x400000);
207 make_ram_alias(&mms->ssram1_m, "mps.ssram1_m", &mms->ssram1, 0x400000);
208 make_ram(&mms->ssram23, "mps.ssram23", 0x20000000, 0x400000);
209 make_ram_alias(&mms->ssram23_m, "mps.ssram23_m",
210 &mms->ssram23, 0x20400000);
Peter Maydell2eb55782017-07-17 13:36:08 +0100211 break;
212 case FPGA_AN511:
213 make_ram(&mms->blockram, "mps.blockram", 0x0, 0x40000);
214 make_ram(&mms->ssram1, "mps.ssram1", 0x00400000, 0x00800000);
215 make_ram(&mms->sram, "mps.sram", 0x20000000, 0x20000);
216 make_ram(&mms->ssram23, "mps.ssram23", 0x20400000, 0x400000);
217 break;
218 default:
219 g_assert_not_reached();
220 }
221
Markus Armbruster0074fce2020-06-10 07:32:36 +0200222 object_initialize_child(OBJECT(mms), "armv7m", &mms->armv7m, TYPE_ARMV7M);
Peter Maydell2eb55782017-07-17 13:36:08 +0100223 armv7m = DEVICE(&mms->armv7m);
Peter Maydell2eb55782017-07-17 13:36:08 +0100224 switch (mmc->fpga_type) {
225 case FPGA_AN385:
Peter Maydell897d2722020-09-03 21:20:46 +0100226 case FPGA_AN386:
Peter Maydell6d4811c2020-09-03 21:20:47 +0100227 case FPGA_AN500:
Peter Maydell2eb55782017-07-17 13:36:08 +0100228 qdev_prop_set_uint32(armv7m, "num-irq", 32);
229 break;
230 case FPGA_AN511:
231 qdev_prop_set_uint32(armv7m, "num-irq", 64);
232 break;
233 default:
234 g_assert_not_reached();
235 }
Peter Maydella860df42021-08-12 10:33:39 +0100236 qdev_connect_clock_in(armv7m, "cpuclk", mms->sysclk);
237 qdev_connect_clock_in(armv7m, "refclk", mms->refclk);
Igor Mammedovba1ba5c2017-09-13 18:04:57 +0200238 qdev_prop_set_string(armv7m, "cpu-type", machine->cpu_type);
Stefan Hajnoczia1c5a062018-08-16 14:05:28 +0100239 qdev_prop_set_bit(armv7m, "enable-bitband", true);
Markus Armbruster5325cc32020-07-07 18:05:54 +0200240 object_property_set_link(OBJECT(&mms->armv7m), "memory",
241 OBJECT(system_memory), &error_abort);
Markus Armbruster0074fce2020-06-10 07:32:36 +0200242 sysbus_realize(SYS_BUS_DEVICE(&mms->armv7m), &error_fatal);
Peter Maydell2eb55782017-07-17 13:36:08 +0100243
244 create_unimplemented_device("zbtsmram mirror", 0x00400000, 0x00400000);
245 create_unimplemented_device("RESERVED 1", 0x00800000, 0x00800000);
246 create_unimplemented_device("Block RAM", 0x01000000, 0x00010000);
247 create_unimplemented_device("RESERVED 2", 0x01010000, 0x1EFF0000);
248 create_unimplemented_device("RESERVED 3", 0x20800000, 0x00800000);
249 create_unimplemented_device("PSRAM", 0x21000000, 0x01000000);
250 /* These three ranges all cover multiple devices; we may implement
251 * some of them below (in which case the real device takes precedence
252 * over the unimplemented-region mapping).
253 */
254 create_unimplemented_device("CMSDK APB peripheral region @0x40000000",
255 0x40000000, 0x00010000);
Philippe Mathieu-Daudé90b1b6e2020-06-17 09:25:32 +0200256 create_unimplemented_device("CMSDK AHB peripheral region @0x40010000",
Peter Maydell2eb55782017-07-17 13:36:08 +0100257 0x40010000, 0x00010000);
258 create_unimplemented_device("Extra peripheral region @0x40020000",
259 0x40020000, 0x00010000);
Philippe Mathieu-Daudé90b1b6e2020-06-17 09:25:32 +0200260
Peter Maydell2eb55782017-07-17 13:36:08 +0100261 create_unimplemented_device("RESERVED 4", 0x40030000, 0x001D0000);
Peter Maydell2eb55782017-07-17 13:36:08 +0100262 create_unimplemented_device("VGA", 0x41000000, 0x0200000);
263
Peter Maydell977a15f2017-07-17 13:36:08 +0100264 switch (mmc->fpga_type) {
265 case FPGA_AN385:
Peter Maydell897d2722020-09-03 21:20:46 +0100266 case FPGA_AN386:
Peter Maydell6d4811c2020-09-03 21:20:47 +0100267 case FPGA_AN500:
Peter Maydell977a15f2017-07-17 13:36:08 +0100268 {
269 /* The overflow IRQs for UARTs 0, 1 and 2 are ORed together.
270 * Overflow for UARTs 4 and 5 doesn't trigger any interrupt.
271 */
272 Object *orgate;
273 DeviceState *orgate_dev;
Peter Maydell977a15f2017-07-17 13:36:08 +0100274
275 orgate = object_new(TYPE_OR_IRQ);
Markus Armbruster5325cc32020-07-07 18:05:54 +0200276 object_property_set_int(orgate, "num-lines", 6, &error_fatal);
Markus Armbrusterce189ab2020-06-10 07:32:45 +0200277 qdev_realize(DEVICE(orgate), NULL, &error_fatal);
Peter Maydell977a15f2017-07-17 13:36:08 +0100278 orgate_dev = DEVICE(orgate);
279 qdev_connect_gpio_out(orgate_dev, 0, qdev_get_gpio_in(armv7m, 12));
280
281 for (i = 0; i < 5; i++) {
Philippe Mathieu-Daudé4ab694b2023-02-20 12:51:12 +0100282 DeviceState *dev;
283 SysBusDevice *s;
284
Peter Maydell977a15f2017-07-17 13:36:08 +0100285 static const hwaddr uartbase[] = {0x40004000, 0x40005000,
286 0x40006000, 0x40007000,
287 0x40009000};
Peter Maydell977a15f2017-07-17 13:36:08 +0100288 /* RX irq number; TX irq is always one greater */
289 static const int uartirq[] = {0, 2, 4, 18, 20};
290 qemu_irq txovrint = NULL, rxovrint = NULL;
291
292 if (i < 3) {
293 txovrint = qdev_get_gpio_in(orgate_dev, i * 2);
294 rxovrint = qdev_get_gpio_in(orgate_dev, i * 2 + 1);
295 }
296
Philippe Mathieu-Daudé4ab694b2023-02-20 12:51:12 +0100297 dev = qdev_new(TYPE_CMSDK_APB_UART);
298 s = SYS_BUS_DEVICE(dev);
299 qdev_prop_set_chr(dev, "chardev", serial_hd(i));
300 qdev_prop_set_uint32(dev, "pclk-frq", SYSCLK_FRQ);
301 sysbus_realize_and_unref(s, &error_fatal);
302 sysbus_mmio_map(s, 0, uartbase[i]);
303 sysbus_connect_irq(s, 0, qdev_get_gpio_in(armv7m, uartirq[i] + 1));
304 sysbus_connect_irq(s, 1, qdev_get_gpio_in(armv7m, uartirq[i]));
305 sysbus_connect_irq(s, 2, txovrint);
306 sysbus_connect_irq(s, 3, rxovrint);
Peter Maydell977a15f2017-07-17 13:36:08 +0100307 }
308 break;
309 }
310 case FPGA_AN511:
311 {
312 /* The overflow IRQs for all UARTs are ORed together.
313 * Tx and Rx IRQs for each UART are ORed together.
314 */
315 Object *orgate;
316 DeviceState *orgate_dev;
Peter Maydell977a15f2017-07-17 13:36:08 +0100317
318 orgate = object_new(TYPE_OR_IRQ);
Markus Armbruster5325cc32020-07-07 18:05:54 +0200319 object_property_set_int(orgate, "num-lines", 10, &error_fatal);
Markus Armbrusterce189ab2020-06-10 07:32:45 +0200320 qdev_realize(DEVICE(orgate), NULL, &error_fatal);
Peter Maydell977a15f2017-07-17 13:36:08 +0100321 orgate_dev = DEVICE(orgate);
322 qdev_connect_gpio_out(orgate_dev, 0, qdev_get_gpio_in(armv7m, 12));
323
324 for (i = 0; i < 5; i++) {
325 /* system irq numbers for the combined tx/rx for each UART */
326 static const int uart_txrx_irqno[] = {0, 2, 45, 46, 56};
327 static const hwaddr uartbase[] = {0x40004000, 0x40005000,
328 0x4002c000, 0x4002d000,
329 0x4002e000};
Peter Maydell977a15f2017-07-17 13:36:08 +0100330 Object *txrx_orgate;
Philippe Mathieu-Daudé4ab694b2023-02-20 12:51:12 +0100331 DeviceState *txrx_orgate_dev, *dev;
332 SysBusDevice *s;
Peter Maydell977a15f2017-07-17 13:36:08 +0100333
334 txrx_orgate = object_new(TYPE_OR_IRQ);
Markus Armbruster5325cc32020-07-07 18:05:54 +0200335 object_property_set_int(txrx_orgate, "num-lines", 2, &error_fatal);
Markus Armbrusterce189ab2020-06-10 07:32:45 +0200336 qdev_realize(DEVICE(txrx_orgate), NULL, &error_fatal);
Peter Maydell977a15f2017-07-17 13:36:08 +0100337 txrx_orgate_dev = DEVICE(txrx_orgate);
338 qdev_connect_gpio_out(txrx_orgate_dev, 0,
339 qdev_get_gpio_in(armv7m, uart_txrx_irqno[i]));
Philippe Mathieu-Daudé4ab694b2023-02-20 12:51:12 +0100340
341 dev = qdev_new(TYPE_CMSDK_APB_UART);
342 s = SYS_BUS_DEVICE(dev);
343 qdev_prop_set_chr(dev, "chardev", serial_hd(i));
344 qdev_prop_set_uint32(dev, "pclk-frq", SYSCLK_FRQ);
345 sysbus_realize_and_unref(s, &error_fatal);
346 sysbus_mmio_map(s, 0, uartbase[i]);
347 sysbus_connect_irq(s, 0, qdev_get_gpio_in(txrx_orgate_dev, 0));
348 sysbus_connect_irq(s, 1, qdev_get_gpio_in(txrx_orgate_dev, 1));
349 sysbus_connect_irq(s, 2, qdev_get_gpio_in(orgate_dev, i * 2));
350 sysbus_connect_irq(s, 3, qdev_get_gpio_in(orgate_dev, i * 2 + 1));
Peter Maydell977a15f2017-07-17 13:36:08 +0100351 }
352 break;
353 }
354 default:
355 g_assert_not_reached();
356 }
Philippe Mathieu-Daudébb8fba92020-06-17 09:25:34 +0200357 for (i = 0; i < 4; i++) {
358 static const hwaddr gpiobase[] = {0x40010000, 0x40011000,
359 0x40012000, 0x40013000};
360 create_unimplemented_device("cmsdk-ahb-gpio", gpiobase[i], 0x1000);
361 }
Peter Maydell977a15f2017-07-17 13:36:08 +0100362
Philippe Mathieu-Daudé75ca8342020-06-17 09:25:31 +0200363 /* CMSDK APB subsystem */
Peter Maydellefc34aa2021-01-28 11:41:32 +0000364 for (i = 0; i < ARRAY_SIZE(mms->timer); i++) {
365 g_autofree char *name = g_strdup_printf("timer%d", i);
366 hwaddr base = 0x40000000 + i * 0x1000;
367 int irqno = 8 + i;
368 SysBusDevice *sbd;
369
370 object_initialize_child(OBJECT(mms), name, &mms->timer[i],
371 TYPE_CMSDK_APB_TIMER);
372 sbd = SYS_BUS_DEVICE(&mms->timer[i]);
Peter Maydell640ec252021-01-28 11:41:33 +0000373 qdev_connect_clock_in(DEVICE(&mms->timer[i]), "pclk", mms->sysclk);
Peter Maydellefc34aa2021-01-28 11:41:32 +0000374 sysbus_realize_and_unref(sbd, &error_fatal);
375 sysbus_mmio_map(sbd, 0, base);
376 sysbus_connect_irq(sbd, 0, qdev_get_gpio_in(armv7m, irqno));
377 }
378
Markus Armbruster0074fce2020-06-10 07:32:36 +0200379 object_initialize_child(OBJECT(mms), "dualtimer", &mms->dualtimer,
380 TYPE_CMSDK_APB_DUALTIMER);
Peter Maydell640ec252021-01-28 11:41:33 +0000381 qdev_connect_clock_in(DEVICE(&mms->dualtimer), "TIMCLK", mms->sysclk);
Markus Armbruster0074fce2020-06-10 07:32:36 +0200382 sysbus_realize(SYS_BUS_DEVICE(&mms->dualtimer), &error_fatal);
Peter Maydell595c7862018-08-24 13:17:42 +0100383 sysbus_connect_irq(SYS_BUS_DEVICE(&mms->dualtimer), 0,
384 qdev_get_gpio_in(armv7m, 10));
385 sysbus_mmio_map(SYS_BUS_DEVICE(&mms->dualtimer), 0, 0x40002000);
Philippe Mathieu-Daudéecbe51a2020-06-17 09:25:33 +0200386 object_initialize_child(OBJECT(mms), "watchdog", &mms->watchdog,
387 TYPE_CMSDK_APB_WATCHDOG);
Peter Maydell640ec252021-01-28 11:41:33 +0000388 qdev_connect_clock_in(DEVICE(&mms->watchdog), "WDOGCLK", mms->sysclk);
Philippe Mathieu-Daudéecbe51a2020-06-17 09:25:33 +0200389 sysbus_realize(SYS_BUS_DEVICE(&mms->watchdog), &error_fatal);
390 sysbus_connect_irq(SYS_BUS_DEVICE(&mms->watchdog), 0,
391 qdev_get_gpio_in_named(armv7m, "NMI", 0));
392 sysbus_mmio_map(SYS_BUS_DEVICE(&mms->watchdog), 0, 0x40008000);
Peter Maydell595c7862018-08-24 13:17:42 +0100393
Philippe Mathieu-Daudé75ca8342020-06-17 09:25:31 +0200394 /* FPGA APB subsystem */
Markus Armbruster0074fce2020-06-10 07:32:36 +0200395 object_initialize_child(OBJECT(mms), "scc", &mms->scc, TYPE_MPS2_SCC);
Peter Maydell6dbdf4e2017-07-17 13:36:08 +0100396 sccdev = DEVICE(&mms->scc);
Peter Maydell6dbdf4e2017-07-17 13:36:08 +0100397 qdev_prop_set_uint32(sccdev, "scc-cfg4", 0x2);
Peter Maydell239cb6f2018-08-24 13:17:50 +0100398 qdev_prop_set_uint32(sccdev, "scc-aid", 0x00200008);
Peter Maydell6dbdf4e2017-07-17 13:36:08 +0100399 qdev_prop_set_uint32(sccdev, "scc-id", mmc->scc_id);
Peter Maydell4fb013a2021-02-15 11:51:16 +0000400 /* All these FPGA images have the same OSCCLK configuration */
Kevin Wolf80e09152023-11-09 18:42:32 +0100401 oscclk = qlist_new();
402 qlist_append_int(oscclk, 50000000);
403 qlist_append_int(oscclk, 24576000);
404 qlist_append_int(oscclk, 25000000);
405 qdev_prop_set_array(sccdev, "oscclk", oscclk);
406
Markus Armbruster0074fce2020-06-10 07:32:36 +0200407 sysbus_realize(SYS_BUS_DEVICE(&mms->scc), &error_fatal);
Peter Maydell6dbdf4e2017-07-17 13:36:08 +0100408 sysbus_mmio_map(SYS_BUS_DEVICE(sccdev), 0, 0x4002f000);
Philippe Mathieu-Daudéadbb23b2020-06-17 09:25:35 +0200409 object_initialize_child(OBJECT(mms), "fpgaio",
410 &mms->fpgaio, TYPE_MPS2_FPGAIO);
411 qdev_prop_set_uint32(DEVICE(&mms->fpgaio), "prescale-clk", 25000000);
412 sysbus_realize(SYS_BUS_DEVICE(&mms->fpgaio), &error_fatal);
413 sysbus_mmio_map(SYS_BUS_DEVICE(&mms->fpgaio), 0, 0x40028000);
Philippe Mathieu-Daudé58f7f3c2020-06-17 09:25:36 +0200414 sysbus_create_simple(TYPE_PL022, 0x40025000, /* External ADC */
415 qdev_get_gpio_in(armv7m, 22));
416 for (i = 0; i < 2; i++) {
417 static const int spi_irqno[] = {11, 24};
418 static const hwaddr spibase[] = {0x40020000, /* APB */
419 0x40021000, /* LCD */
420 0x40026000, /* Shield0 */
421 0x40027000}; /* Shield1 */
422 DeviceState *orgate_dev;
423 Object *orgate;
424 int j;
425
426 orgate = object_new(TYPE_OR_IRQ);
Markus Armbruster5325cc32020-07-07 18:05:54 +0200427 object_property_set_int(orgate, "num-lines", 2, &error_fatal);
Philippe Mathieu-Daudé58f7f3c2020-06-17 09:25:36 +0200428 orgate_dev = DEVICE(orgate);
429 qdev_realize(orgate_dev, NULL, &error_fatal);
430 qdev_connect_gpio_out(orgate_dev, 0,
431 qdev_get_gpio_in(armv7m, spi_irqno[i]));
432 for (j = 0; j < 2; j++) {
433 sysbus_create_simple(TYPE_PL022, spibase[2 * i + j],
434 qdev_get_gpio_in(orgate_dev, j));
435 }
436 }
Philippe Mathieu-Daudéada45de2020-06-17 09:25:37 +0200437 for (i = 0; i < 4; i++) {
438 static const hwaddr i2cbase[] = {0x40022000, /* Touch */
439 0x40023000, /* Audio */
440 0x40029000, /* Shield0 */
441 0x4002a000}; /* Shield1 */
Peter Maydell28e987a2021-09-13 16:07:25 +0100442 DeviceState *dev;
443
444 dev = sysbus_create_simple(TYPE_ARM_SBCON_I2C, i2cbase[i], NULL);
445 if (i < 2) {
446 /*
447 * internal-only bus: mark it full to avoid user-created
448 * i2c devices being plugged into it.
449 */
450 BusState *qbus = qdev_get_child_bus(dev, "i2c");
451 qbus_mark_full(qbus);
452 }
Philippe Mathieu-Daudéada45de2020-06-17 09:25:37 +0200453 }
Philippe Mathieu-Daudé7b465642020-06-17 09:25:38 +0200454 create_unimplemented_device("i2s", 0x40024000, 0x400);
Peter Maydell6dbdf4e2017-07-17 13:36:08 +0100455
Peter Maydell35873932017-07-17 13:36:09 +0100456 /* In hardware this is a LAN9220; the LAN9118 is software compatible
457 * except that it doesn't support the checksum-offload feature.
458 */
David Woodhousef138ed52023-10-23 09:37:36 +0100459 lan9118_init(mmc->ethernet_base,
Peter Maydell35873932017-07-17 13:36:09 +0100460 qdev_get_gpio_in(armv7m,
Peter Maydell897d2722020-09-03 21:20:46 +0100461 mmc->fpga_type == FPGA_AN511 ? 47 : 13));
Peter Maydell35873932017-07-17 13:36:09 +0100462
Peter Maydell2eb55782017-07-17 13:36:08 +0100463 armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename,
Peter Maydell761c5322022-08-23 17:04:17 +0100464 0, 0x400000);
Peter Maydell2eb55782017-07-17 13:36:08 +0100465}
466
467static void mps2_class_init(ObjectClass *oc, void *data)
468{
469 MachineClass *mc = MACHINE_CLASS(oc);
470
471 mc->init = mps2_common_init;
472 mc->max_cpus = 1;
Igor Mammedov68637c32020-02-19 11:08:57 -0500473 mc->default_ram_size = 16 * MiB;
474 mc->default_ram_id = "mps.ram";
Peter Maydell2eb55782017-07-17 13:36:08 +0100475}
476
477static void mps2_an385_class_init(ObjectClass *oc, void *data)
478{
479 MachineClass *mc = MACHINE_CLASS(oc);
480 MPS2MachineClass *mmc = MPS2_MACHINE_CLASS(oc);
Gavin Shan3e71f4a2023-12-04 10:47:25 +1000481 static const char * const valid_cpu_types[] = {
482 ARM_CPU_TYPE_NAME("cortex-m3"),
483 NULL
484 };
Peter Maydell2eb55782017-07-17 13:36:08 +0100485
486 mc->desc = "ARM MPS2 with AN385 FPGA image for Cortex-M3";
487 mmc->fpga_type = FPGA_AN385;
Igor Mammedovba1ba5c2017-09-13 18:04:57 +0200488 mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3");
Gavin Shan3e71f4a2023-12-04 10:47:25 +1000489 mc->valid_cpu_types = valid_cpu_types;
Peter Maydell239cb6f2018-08-24 13:17:50 +0100490 mmc->scc_id = 0x41043850;
Peter Maydell6d4811c2020-09-03 21:20:47 +0100491 mmc->psram_base = 0x21000000;
492 mmc->ethernet_base = 0x40200000;
493 mmc->has_block_ram = true;
Peter Maydell2eb55782017-07-17 13:36:08 +0100494}
495
Peter Maydell897d2722020-09-03 21:20:46 +0100496static void mps2_an386_class_init(ObjectClass *oc, void *data)
497{
498 MachineClass *mc = MACHINE_CLASS(oc);
499 MPS2MachineClass *mmc = MPS2_MACHINE_CLASS(oc);
Gavin Shan3e71f4a2023-12-04 10:47:25 +1000500 static const char * const valid_cpu_types[] = {
501 ARM_CPU_TYPE_NAME("cortex-m4"),
502 NULL
503 };
Peter Maydell897d2722020-09-03 21:20:46 +0100504
505 mc->desc = "ARM MPS2 with AN386 FPGA image for Cortex-M4";
506 mmc->fpga_type = FPGA_AN386;
507 mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m4");
Gavin Shan3e71f4a2023-12-04 10:47:25 +1000508 mc->valid_cpu_types = valid_cpu_types;
Peter Maydell897d2722020-09-03 21:20:46 +0100509 mmc->scc_id = 0x41043860;
Peter Maydell6d4811c2020-09-03 21:20:47 +0100510 mmc->psram_base = 0x21000000;
511 mmc->ethernet_base = 0x40200000;
512 mmc->has_block_ram = true;
513}
514
515static void mps2_an500_class_init(ObjectClass *oc, void *data)
516{
517 MachineClass *mc = MACHINE_CLASS(oc);
518 MPS2MachineClass *mmc = MPS2_MACHINE_CLASS(oc);
Gavin Shan3e71f4a2023-12-04 10:47:25 +1000519 static const char * const valid_cpu_types[] = {
520 ARM_CPU_TYPE_NAME("cortex-m7"),
521 NULL
522 };
Peter Maydell6d4811c2020-09-03 21:20:47 +0100523
524 mc->desc = "ARM MPS2 with AN500 FPGA image for Cortex-M7";
525 mmc->fpga_type = FPGA_AN500;
526 mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m7");
Gavin Shan3e71f4a2023-12-04 10:47:25 +1000527 mc->valid_cpu_types = valid_cpu_types;
Peter Maydell6d4811c2020-09-03 21:20:47 +0100528 mmc->scc_id = 0x41045000;
529 mmc->psram_base = 0x60000000;
530 mmc->ethernet_base = 0xa0000000;
531 mmc->has_block_ram = false;
Peter Maydell897d2722020-09-03 21:20:46 +0100532}
533
Peter Maydell2eb55782017-07-17 13:36:08 +0100534static void mps2_an511_class_init(ObjectClass *oc, void *data)
535{
536 MachineClass *mc = MACHINE_CLASS(oc);
537 MPS2MachineClass *mmc = MPS2_MACHINE_CLASS(oc);
Gavin Shan3e71f4a2023-12-04 10:47:25 +1000538 static const char * const valid_cpu_types[] = {
539 ARM_CPU_TYPE_NAME("cortex-m3"),
540 NULL
541 };
Peter Maydell2eb55782017-07-17 13:36:08 +0100542
543 mc->desc = "ARM MPS2 with AN511 DesignStart FPGA image for Cortex-M3";
544 mmc->fpga_type = FPGA_AN511;
Igor Mammedovba1ba5c2017-09-13 18:04:57 +0200545 mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3");
Gavin Shan3e71f4a2023-12-04 10:47:25 +1000546 mc->valid_cpu_types = valid_cpu_types;
Peter Maydell239cb6f2018-08-24 13:17:50 +0100547 mmc->scc_id = 0x41045110;
Peter Maydell6d4811c2020-09-03 21:20:47 +0100548 mmc->psram_base = 0x21000000;
549 mmc->ethernet_base = 0x40200000;
550 mmc->has_block_ram = false;
Peter Maydell2eb55782017-07-17 13:36:08 +0100551}
552
553static const TypeInfo mps2_info = {
554 .name = TYPE_MPS2_MACHINE,
555 .parent = TYPE_MACHINE,
556 .abstract = true,
557 .instance_size = sizeof(MPS2MachineState),
558 .class_size = sizeof(MPS2MachineClass),
559 .class_init = mps2_class_init,
560};
561
562static const TypeInfo mps2_an385_info = {
563 .name = TYPE_MPS2_AN385_MACHINE,
564 .parent = TYPE_MPS2_MACHINE,
565 .class_init = mps2_an385_class_init,
566};
567
Peter Maydell897d2722020-09-03 21:20:46 +0100568static const TypeInfo mps2_an386_info = {
569 .name = TYPE_MPS2_AN386_MACHINE,
570 .parent = TYPE_MPS2_MACHINE,
571 .class_init = mps2_an386_class_init,
572};
573
Peter Maydell6d4811c2020-09-03 21:20:47 +0100574static const TypeInfo mps2_an500_info = {
575 .name = TYPE_MPS2_AN500_MACHINE,
576 .parent = TYPE_MPS2_MACHINE,
577 .class_init = mps2_an500_class_init,
578};
579
Peter Maydell2eb55782017-07-17 13:36:08 +0100580static const TypeInfo mps2_an511_info = {
581 .name = TYPE_MPS2_AN511_MACHINE,
582 .parent = TYPE_MPS2_MACHINE,
583 .class_init = mps2_an511_class_init,
584};
585
586static void mps2_machine_init(void)
587{
588 type_register_static(&mps2_info);
589 type_register_static(&mps2_an385_info);
Peter Maydell897d2722020-09-03 21:20:46 +0100590 type_register_static(&mps2_an386_info);
Peter Maydell6d4811c2020-09-03 21:20:47 +0100591 type_register_static(&mps2_an500_info);
Peter Maydell2eb55782017-07-17 13:36:08 +0100592 type_register_static(&mps2_an511_info);
593}
594
595type_init(mps2_machine_init);