blob: 28063b1106ae5c964342d10f9ca953a5f294ed96 [file] [log] [blame]
pbrook87ecb682007-11-17 17:14:51 +00001#include "hw.h"
pbrook87ecb682007-11-17 17:14:51 +00002#include "net.h"
Hervé Poussineau83818f72011-09-04 22:29:27 +02003#include "trace.h"
Hervé Poussineaud118d642011-09-04 22:29:26 +02004#include "sysbus.h"
thsf0fc6f82007-10-17 13:39:42 +00005
thsf0fc6f82007-10-17 13:39:42 +00006/* MIPSnet register offsets */
7
8#define MIPSNET_DEV_ID 0x00
thsf0fc6f82007-10-17 13:39:42 +00009#define MIPSNET_BUSY 0x08
10#define MIPSNET_RX_DATA_COUNT 0x0c
11#define MIPSNET_TX_DATA_COUNT 0x10
12#define MIPSNET_INT_CTL 0x14
13# define MIPSNET_INTCTL_TXDONE 0x00000001
14# define MIPSNET_INTCTL_RXDONE 0x00000002
15# define MIPSNET_INTCTL_TESTBIT 0x80000000
16#define MIPSNET_INTERRUPT_INFO 0x18
17#define MIPSNET_RX_DATA_BUFFER 0x1c
18#define MIPSNET_TX_DATA_BUFFER 0x20
19
20#define MAX_ETH_FRAME_SIZE 1514
21
22typedef struct MIPSnetState {
Hervé Poussineaud118d642011-09-04 22:29:26 +020023 SysBusDevice busdev;
24
thsf0fc6f82007-10-17 13:39:42 +000025 uint32_t busy;
26 uint32_t rx_count;
27 uint32_t rx_read;
28 uint32_t tx_count;
29 uint32_t tx_written;
30 uint32_t intctl;
31 uint8_t rx_buffer[MAX_ETH_FRAME_SIZE];
32 uint8_t tx_buffer[MAX_ETH_FRAME_SIZE];
Hervé Poussineaud118d642011-09-04 22:29:26 +020033 MemoryRegion io;
thsf0fc6f82007-10-17 13:39:42 +000034 qemu_irq irq;
Mark McLoughlin1f30d102009-11-25 18:49:21 +000035 NICState *nic;
36 NICConf conf;
thsf0fc6f82007-10-17 13:39:42 +000037} MIPSnetState;
38
39static void mipsnet_reset(MIPSnetState *s)
40{
41 s->busy = 1;
42 s->rx_count = 0;
43 s->rx_read = 0;
44 s->tx_count = 0;
45 s->tx_written = 0;
46 s->intctl = 0;
47 memset(s->rx_buffer, 0, MAX_ETH_FRAME_SIZE);
48 memset(s->tx_buffer, 0, MAX_ETH_FRAME_SIZE);
49}
50
51static void mipsnet_update_irq(MIPSnetState *s)
52{
53 int isr = !!s->intctl;
Hervé Poussineau83818f72011-09-04 22:29:27 +020054 trace_mipsnet_irq(isr, s->intctl);
thsf0fc6f82007-10-17 13:39:42 +000055 qemu_set_irq(s->irq, isr);
56}
57
58static int mipsnet_buffer_full(MIPSnetState *s)
59{
60 if (s->rx_count >= MAX_ETH_FRAME_SIZE)
61 return 1;
62 return 0;
63}
64
Stefan Hajnoczi4e68f7a2012-07-24 16:35:13 +010065static int mipsnet_can_receive(NetClientState *nc)
thsf0fc6f82007-10-17 13:39:42 +000066{
Mark McLoughlin1f30d102009-11-25 18:49:21 +000067 MIPSnetState *s = DO_UPCAST(NICState, nc, nc)->opaque;
thsf0fc6f82007-10-17 13:39:42 +000068
69 if (s->busy)
70 return 0;
71 return !mipsnet_buffer_full(s);
72}
73
Stefan Hajnoczi4e68f7a2012-07-24 16:35:13 +010074static ssize_t mipsnet_receive(NetClientState *nc, const uint8_t *buf, size_t size)
thsf0fc6f82007-10-17 13:39:42 +000075{
Mark McLoughlin1f30d102009-11-25 18:49:21 +000076 MIPSnetState *s = DO_UPCAST(NICState, nc, nc)->opaque;
thsf0fc6f82007-10-17 13:39:42 +000077
Hervé Poussineau83818f72011-09-04 22:29:27 +020078 trace_mipsnet_receive(size);
Mark McLoughlin1f30d102009-11-25 18:49:21 +000079 if (!mipsnet_can_receive(nc))
Mark McLoughlin4f1c9422009-05-18 13:40:55 +010080 return -1;
thsf0fc6f82007-10-17 13:39:42 +000081
82 s->busy = 1;
83
84 /* Just accept everything. */
85
86 /* Write packet data. */
87 memcpy(s->rx_buffer, buf, size);
88
89 s->rx_count = size;
90 s->rx_read = 0;
91
92 /* Now we can signal we have received something. */
93 s->intctl |= MIPSNET_INTCTL_RXDONE;
94 mipsnet_update_irq(s);
Mark McLoughlin4f1c9422009-05-18 13:40:55 +010095
96 return size;
thsf0fc6f82007-10-17 13:39:42 +000097}
98
Hervé Poussineaud118d642011-09-04 22:29:26 +020099static uint64_t mipsnet_ioport_read(void *opaque, target_phys_addr_t addr,
100 unsigned int size)
thsf0fc6f82007-10-17 13:39:42 +0000101{
102 MIPSnetState *s = opaque;
103 int ret = 0;
thsf0fc6f82007-10-17 13:39:42 +0000104
105 addr &= 0x3f;
106 switch (addr) {
107 case MIPSNET_DEV_ID:
aurel329b595392008-03-28 22:29:33 +0000108 ret = be32_to_cpu(0x4d495053); /* MIPS */
thsf0fc6f82007-10-17 13:39:42 +0000109 break;
110 case MIPSNET_DEV_ID + 4:
aurel329b595392008-03-28 22:29:33 +0000111 ret = be32_to_cpu(0x4e455430); /* NET0 */
thsf0fc6f82007-10-17 13:39:42 +0000112 break;
113 case MIPSNET_BUSY:
114 ret = s->busy;
115 break;
116 case MIPSNET_RX_DATA_COUNT:
117 ret = s->rx_count;
118 break;
119 case MIPSNET_TX_DATA_COUNT:
120 ret = s->tx_count;
121 break;
122 case MIPSNET_INT_CTL:
123 ret = s->intctl;
124 s->intctl &= ~MIPSNET_INTCTL_TESTBIT;
125 break;
126 case MIPSNET_INTERRUPT_INFO:
127 /* XXX: This seems to be a per-VPE interrupt number. */
128 ret = 0;
129 break;
130 case MIPSNET_RX_DATA_BUFFER:
131 if (s->rx_count) {
132 s->rx_count--;
133 ret = s->rx_buffer[s->rx_read++];
134 }
135 break;
136 /* Reads as zero. */
137 case MIPSNET_TX_DATA_BUFFER:
138 default:
139 break;
140 }
Hervé Poussineau83818f72011-09-04 22:29:27 +0200141 trace_mipsnet_read(addr, ret);
thsf0fc6f82007-10-17 13:39:42 +0000142 return ret;
143}
144
Hervé Poussineaud118d642011-09-04 22:29:26 +0200145static void mipsnet_ioport_write(void *opaque, target_phys_addr_t addr,
146 uint64_t val, unsigned int size)
thsf0fc6f82007-10-17 13:39:42 +0000147{
148 MIPSnetState *s = opaque;
149
150 addr &= 0x3f;
Hervé Poussineau83818f72011-09-04 22:29:27 +0200151 trace_mipsnet_write(addr, val);
thsf0fc6f82007-10-17 13:39:42 +0000152 switch (addr) {
153 case MIPSNET_TX_DATA_COUNT:
154 s->tx_count = (val <= MAX_ETH_FRAME_SIZE) ? val : 0;
155 s->tx_written = 0;
156 break;
157 case MIPSNET_INT_CTL:
158 if (val & MIPSNET_INTCTL_TXDONE) {
159 s->intctl &= ~MIPSNET_INTCTL_TXDONE;
160 } else if (val & MIPSNET_INTCTL_RXDONE) {
161 s->intctl &= ~MIPSNET_INTCTL_RXDONE;
162 } else if (val & MIPSNET_INTCTL_TESTBIT) {
163 mipsnet_reset(s);
164 s->intctl |= MIPSNET_INTCTL_TESTBIT;
165 } else if (!val) {
166 /* ACK testbit interrupt, flag was cleared on read. */
167 }
168 s->busy = !!s->intctl;
169 mipsnet_update_irq(s);
170 break;
171 case MIPSNET_TX_DATA_BUFFER:
172 s->tx_buffer[s->tx_written++] = val;
173 if (s->tx_written == s->tx_count) {
174 /* Send buffer. */
Hervé Poussineau83818f72011-09-04 22:29:27 +0200175 trace_mipsnet_send(s->tx_count);
Mark McLoughlin1f30d102009-11-25 18:49:21 +0000176 qemu_send_packet(&s->nic->nc, s->tx_buffer, s->tx_count);
thsf0fc6f82007-10-17 13:39:42 +0000177 s->tx_count = s->tx_written = 0;
178 s->intctl |= MIPSNET_INTCTL_TXDONE;
179 s->busy = 1;
180 mipsnet_update_irq(s);
181 }
182 break;
183 /* Read-only registers */
184 case MIPSNET_DEV_ID:
185 case MIPSNET_BUSY:
186 case MIPSNET_RX_DATA_COUNT:
187 case MIPSNET_INTERRUPT_INFO:
188 case MIPSNET_RX_DATA_BUFFER:
189 default:
190 break;
191 }
192}
193
Juan Quintelac7298ab2010-12-01 23:02:56 +0100194static const VMStateDescription vmstate_mipsnet = {
195 .name = "mipsnet",
196 .version_id = 0,
197 .minimum_version_id = 0,
198 .minimum_version_id_old = 0,
199 .fields = (VMStateField[]) {
200 VMSTATE_UINT32(busy, MIPSnetState),
201 VMSTATE_UINT32(rx_count, MIPSnetState),
202 VMSTATE_UINT32(rx_read, MIPSnetState),
203 VMSTATE_UINT32(tx_count, MIPSnetState),
204 VMSTATE_UINT32(tx_written, MIPSnetState),
205 VMSTATE_UINT32(intctl, MIPSnetState),
206 VMSTATE_BUFFER(rx_buffer, MIPSnetState),
207 VMSTATE_BUFFER(tx_buffer, MIPSnetState),
208 VMSTATE_END_OF_LIST()
209 }
210};
thsf0fc6f82007-10-17 13:39:42 +0000211
Stefan Hajnoczi4e68f7a2012-07-24 16:35:13 +0100212static void mipsnet_cleanup(NetClientState *nc)
aliguorib946a152009-04-17 17:11:08 +0000213{
Mark McLoughlin1f30d102009-11-25 18:49:21 +0000214 MIPSnetState *s = DO_UPCAST(NICState, nc, nc)->opaque;
aliguorib946a152009-04-17 17:11:08 +0000215
Hervé Poussineaud118d642011-09-04 22:29:26 +0200216 s->nic = NULL;
aliguorib946a152009-04-17 17:11:08 +0000217}
218
Mark McLoughlin1f30d102009-11-25 18:49:21 +0000219static NetClientInfo net_mipsnet_info = {
Laszlo Ersek2be64a62012-07-17 16:17:12 +0200220 .type = NET_CLIENT_OPTIONS_KIND_NIC,
Mark McLoughlin1f30d102009-11-25 18:49:21 +0000221 .size = sizeof(NICState),
222 .can_receive = mipsnet_can_receive,
223 .receive = mipsnet_receive,
224 .cleanup = mipsnet_cleanup,
225};
226
Stefan Weila348f102012-02-05 10:19:07 +0000227static const MemoryRegionOps mipsnet_ioport_ops = {
Hervé Poussineaud118d642011-09-04 22:29:26 +0200228 .read = mipsnet_ioport_read,
229 .write = mipsnet_ioport_write,
230 .impl.min_access_size = 1,
231 .impl.max_access_size = 4,
232};
233
234static int mipsnet_sysbus_init(SysBusDevice *dev)
thsf0fc6f82007-10-17 13:39:42 +0000235{
Hervé Poussineaud118d642011-09-04 22:29:26 +0200236 MIPSnetState *s = DO_UPCAST(MIPSnetState, busdev, dev);
thsf0fc6f82007-10-17 13:39:42 +0000237
Hervé Poussineaud118d642011-09-04 22:29:26 +0200238 memory_region_init_io(&s->io, &mipsnet_ioport_ops, s, "mipsnet-io", 36);
Avi Kivity750ecd42011-11-27 11:38:10 +0200239 sysbus_init_mmio(dev, &s->io);
Hervé Poussineaud118d642011-09-04 22:29:26 +0200240 sysbus_init_irq(dev, &s->irq);
aliguori0ae18ce2009-01-13 19:39:36 +0000241
Hervé Poussineaud118d642011-09-04 22:29:26 +0200242 s->nic = qemu_new_nic(&net_mipsnet_info, &s->conf,
Anthony Liguorif79f2bf2011-12-04 11:17:51 -0600243 object_get_typename(OBJECT(dev)), dev->qdev.id, s);
Hervé Poussineaud118d642011-09-04 22:29:26 +0200244 qemu_format_nic_info_str(&s->nic->nc, s->conf.macaddr.a);
thsf0fc6f82007-10-17 13:39:42 +0000245
Hervé Poussineaud118d642011-09-04 22:29:26 +0200246 return 0;
thsf0fc6f82007-10-17 13:39:42 +0000247}
Hervé Poussineaud118d642011-09-04 22:29:26 +0200248
249static void mipsnet_sysbus_reset(DeviceState *dev)
250{
251 MIPSnetState *s = DO_UPCAST(MIPSnetState, busdev.qdev, dev);
252 mipsnet_reset(s);
253}
254
Anthony Liguori999e12b2012-01-24 13:12:29 -0600255static Property mipsnet_properties[] = {
256 DEFINE_NIC_PROPERTIES(MIPSnetState, conf),
257 DEFINE_PROP_END_OF_LIST(),
258};
259
260static void mipsnet_class_init(ObjectClass *klass, void *data)
261{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600262 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori999e12b2012-01-24 13:12:29 -0600263 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
264
265 k->init = mipsnet_sysbus_init;
Anthony Liguori39bffca2011-12-07 21:34:16 -0600266 dc->desc = "MIPS Simulator network device";
267 dc->reset = mipsnet_sysbus_reset;
268 dc->vmsd = &vmstate_mipsnet;
269 dc->props = mipsnet_properties;
Anthony Liguori999e12b2012-01-24 13:12:29 -0600270}
271
Anthony Liguori39bffca2011-12-07 21:34:16 -0600272static TypeInfo mipsnet_info = {
273 .name = "mipsnet",
274 .parent = TYPE_SYS_BUS_DEVICE,
275 .instance_size = sizeof(MIPSnetState),
276 .class_init = mipsnet_class_init,
Hervé Poussineaud118d642011-09-04 22:29:26 +0200277};
278
Andreas Färber83f7d432012-02-09 15:20:55 +0100279static void mipsnet_register_types(void)
Hervé Poussineaud118d642011-09-04 22:29:26 +0200280{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600281 type_register_static(&mipsnet_info);
Hervé Poussineaud118d642011-09-04 22:29:26 +0200282}
283
Andreas Färber83f7d432012-02-09 15:20:55 +0100284type_init(mipsnet_register_types)