blob: cd561e10c67676429d66a811a4021273632f3e70 [file] [log] [blame]
bellarda541f292004-04-12 20:39:29 +00001/*
2 * QEMU PPC PREP hardware System Emulator
ths5fafdf22007-09-16 21:08:06 +00003 *
j_mayer47103572007-03-30 09:38:04 +00004 * Copyright (c) 2003-2007 Jocelyn Mayer
ths5fafdf22007-09-16 21:08:06 +00005 *
bellarda541f292004-04-12 20:39:29 +00006 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
pbrook87ecb682007-11-17 17:14:51 +000024#include "hw.h"
25#include "nvram.h"
26#include "pc.h"
27#include "fdc.h"
28#include "net.h"
29#include "sysemu.h"
30#include "isa.h"
31#include "pci.h"
32#include "ppc.h"
33#include "boards.h"
blueswir13b3fb322008-10-04 07:20:07 +000034#include "qemu-log.h"
Gerd Hoffmannec820262009-08-20 15:22:19 +020035#include "ide.h"
Blue Swirlca20cf32009-09-20 14:58:02 +000036#include "loader.h"
bellard9fddaa02004-05-21 12:59:32 +000037
bellarda541f292004-04-12 20:39:29 +000038//#define HARD_DEBUG_PPC_IO
39//#define DEBUG_PPC_IO
40
j_mayerfe33cc72007-10-03 01:06:57 +000041/* SMP is not enabled, for now */
42#define MAX_CPUS 1
43
thse4bcb142007-12-02 04:51:10 +000044#define MAX_IDE_BUS 2
45
Paul Brookbba831e2009-05-19 14:52:42 +010046#define BIOS_SIZE (1024 * 1024)
bellardb6b8bd12004-06-21 16:55:53 +000047#define BIOS_FILENAME "ppc_rom.bin"
48#define KERNEL_LOAD_ADDR 0x01000000
49#define INITRD_LOAD_ADDR 0x01800000
bellard64201202004-05-26 22:55:16 +000050
bellarda541f292004-04-12 20:39:29 +000051#if defined (HARD_DEBUG_PPC_IO) && !defined (DEBUG_PPC_IO)
52#define DEBUG_PPC_IO
53#endif
54
55#if defined (HARD_DEBUG_PPC_IO)
Blue Swirl001faf32009-05-13 17:53:17 +000056#define PPC_IO_DPRINTF(fmt, ...) \
bellarda541f292004-04-12 20:39:29 +000057do { \
aliguori8fec2b82009-01-15 22:36:53 +000058 if (qemu_loglevel_mask(CPU_LOG_IOPORT)) { \
Blue Swirl001faf32009-05-13 17:53:17 +000059 qemu_log("%s: " fmt, __func__ , ## __VA_ARGS__); \
bellarda541f292004-04-12 20:39:29 +000060 } else { \
Blue Swirl001faf32009-05-13 17:53:17 +000061 printf("%s : " fmt, __func__ , ## __VA_ARGS__); \
bellarda541f292004-04-12 20:39:29 +000062 } \
63} while (0)
64#elif defined (DEBUG_PPC_IO)
Blue Swirl0bf9e312009-07-20 17:19:25 +000065#define PPC_IO_DPRINTF(fmt, ...) \
66qemu_log_mask(CPU_LOG_IOPORT, fmt, ## __VA_ARGS__)
bellarda541f292004-04-12 20:39:29 +000067#else
Blue Swirl001faf32009-05-13 17:53:17 +000068#define PPC_IO_DPRINTF(fmt, ...) do { } while (0)
bellarda541f292004-04-12 20:39:29 +000069#endif
70
bellard64201202004-05-26 22:55:16 +000071/* Constants for devices init */
bellarda541f292004-04-12 20:39:29 +000072static const int ide_iobase[2] = { 0x1f0, 0x170 };
73static const int ide_iobase2[2] = { 0x3f6, 0x376 };
74static const int ide_irq[2] = { 13, 13 };
75
76#define NE2000_NB_MAX 6
77
78static uint32_t ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360, 0x280, 0x380 };
79static int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
80
bellard64201202004-05-26 22:55:16 +000081//static PITState *pit;
82
83/* ISA IO ports bridge */
bellarda541f292004-04-12 20:39:29 +000084#define PPC_IO_BASE 0x80000000
85
blueswir1b1d8e522008-10-26 13:43:07 +000086#if 0
bellard64201202004-05-26 22:55:16 +000087/* Speaker port 0x61 */
blueswir1b1d8e522008-10-26 13:43:07 +000088static int speaker_data_on;
89static int dummy_refresh_clock;
90#endif
bellard64201202004-05-26 22:55:16 +000091
j_mayer36081602007-09-17 08:21:54 +000092static void speaker_ioport_write (void *opaque, uint32_t addr, uint32_t val)
bellarda541f292004-04-12 20:39:29 +000093{
bellarda541f292004-04-12 20:39:29 +000094#if 0
bellard64201202004-05-26 22:55:16 +000095 speaker_data_on = (val >> 1) & 1;
96 pit_set_gate(pit, 2, val & 1);
bellarda541f292004-04-12 20:39:29 +000097#endif
bellarda541f292004-04-12 20:39:29 +000098}
99
j_mayer47103572007-03-30 09:38:04 +0000100static uint32_t speaker_ioport_read (void *opaque, uint32_t addr)
bellarda541f292004-04-12 20:39:29 +0000101{
bellarda541f292004-04-12 20:39:29 +0000102#if 0
bellard64201202004-05-26 22:55:16 +0000103 int out;
104 out = pit_get_out(pit, 2, qemu_get_clock(vm_clock));
105 dummy_refresh_clock ^= 1;
106 return (speaker_data_on << 1) | pit_get_gate(pit, 2) | (out << 5) |
j_mayer47103572007-03-30 09:38:04 +0000107 (dummy_refresh_clock << 4);
bellarda541f292004-04-12 20:39:29 +0000108#endif
bellard64201202004-05-26 22:55:16 +0000109 return 0;
bellarda541f292004-04-12 20:39:29 +0000110}
111
bellard64201202004-05-26 22:55:16 +0000112/* PCI intack register */
bellarda541f292004-04-12 20:39:29 +0000113/* Read-only register (?) */
j_mayer47103572007-03-30 09:38:04 +0000114static void _PPC_intack_write (void *opaque,
Anthony Liguoric227f092009-10-01 16:12:16 -0500115 target_phys_addr_t addr, uint32_t value)
bellarda541f292004-04-12 20:39:29 +0000116{
Blue Swirl90e189e2009-08-16 11:13:18 +0000117#if 0
118 printf("%s: 0x" TARGET_FMT_plx " => 0x%08" PRIx32 "\n", __func__, addr,
119 value);
120#endif
bellarda541f292004-04-12 20:39:29 +0000121}
122
Anthony Liguoric227f092009-10-01 16:12:16 -0500123static inline uint32_t _PPC_intack_read(target_phys_addr_t addr)
bellarda541f292004-04-12 20:39:29 +0000124{
125 uint32_t retval = 0;
126
aurel324dd8c132008-12-05 16:05:41 +0000127 if ((addr & 0xf) == 0)
bellard3de388f2005-07-02 18:11:44 +0000128 retval = pic_intack_read(isa_pic);
Blue Swirl90e189e2009-08-16 11:13:18 +0000129#if 0
130 printf("%s: 0x" TARGET_FMT_plx " <= %08" PRIx32 "\n", __func__, addr,
131 retval);
132#endif
bellarda541f292004-04-12 20:39:29 +0000133
134 return retval;
135}
136
Anthony Liguoric227f092009-10-01 16:12:16 -0500137static uint32_t PPC_intack_readb (void *opaque, target_phys_addr_t addr)
bellard64201202004-05-26 22:55:16 +0000138{
139 return _PPC_intack_read(addr);
140}
141
Anthony Liguoric227f092009-10-01 16:12:16 -0500142static uint32_t PPC_intack_readw (void *opaque, target_phys_addr_t addr)
bellard64201202004-05-26 22:55:16 +0000143{
144#ifdef TARGET_WORDS_BIGENDIAN
145 return bswap16(_PPC_intack_read(addr));
146#else
147 return _PPC_intack_read(addr);
148#endif
149}
150
Anthony Liguoric227f092009-10-01 16:12:16 -0500151static uint32_t PPC_intack_readl (void *opaque, target_phys_addr_t addr)
bellard64201202004-05-26 22:55:16 +0000152{
153#ifdef TARGET_WORDS_BIGENDIAN
154 return bswap32(_PPC_intack_read(addr));
155#else
156 return _PPC_intack_read(addr);
157#endif
158}
159
Blue Swirld60efc62009-08-25 18:29:31 +0000160static CPUWriteMemoryFunc * const PPC_intack_write[] = {
bellard64201202004-05-26 22:55:16 +0000161 &_PPC_intack_write,
162 &_PPC_intack_write,
163 &_PPC_intack_write,
bellarda541f292004-04-12 20:39:29 +0000164};
165
Blue Swirld60efc62009-08-25 18:29:31 +0000166static CPUReadMemoryFunc * const PPC_intack_read[] = {
bellard64201202004-05-26 22:55:16 +0000167 &PPC_intack_readb,
168 &PPC_intack_readw,
169 &PPC_intack_readl,
bellarda541f292004-04-12 20:39:29 +0000170};
171
bellard64201202004-05-26 22:55:16 +0000172/* PowerPC control and status registers */
173#if 0 // Not used
174static struct {
175 /* IDs */
176 uint32_t veni_devi;
177 uint32_t revi;
178 /* Control and status */
179 uint32_t gcsr;
180 uint32_t xcfr;
181 uint32_t ct32;
182 uint32_t mcsr;
183 /* General purpose registers */
184 uint32_t gprg[6];
185 /* Exceptions */
186 uint32_t feen;
187 uint32_t fest;
188 uint32_t fema;
189 uint32_t fecl;
190 uint32_t eeen;
191 uint32_t eest;
192 uint32_t eecl;
193 uint32_t eeint;
194 uint32_t eemck0;
195 uint32_t eemck1;
196 /* Error diagnostic */
197} XCSR;
bellarda541f292004-04-12 20:39:29 +0000198
j_mayer36081602007-09-17 08:21:54 +0000199static void PPC_XCSR_writeb (void *opaque,
Anthony Liguoric227f092009-10-01 16:12:16 -0500200 target_phys_addr_t addr, uint32_t value)
bellard64201202004-05-26 22:55:16 +0000201{
Blue Swirl90e189e2009-08-16 11:13:18 +0000202 printf("%s: 0x" TARGET_FMT_plx " => 0x%08" PRIx32 "\n", __func__, addr,
203 value);
bellard64201202004-05-26 22:55:16 +0000204}
205
j_mayer36081602007-09-17 08:21:54 +0000206static void PPC_XCSR_writew (void *opaque,
Anthony Liguoric227f092009-10-01 16:12:16 -0500207 target_phys_addr_t addr, uint32_t value)
bellard64201202004-05-26 22:55:16 +0000208{
209#ifdef TARGET_WORDS_BIGENDIAN
210 value = bswap16(value);
211#endif
Blue Swirl90e189e2009-08-16 11:13:18 +0000212 printf("%s: 0x" TARGET_FMT_plx " => 0x%08" PRIx32 "\n", __func__, addr,
213 value);
bellard64201202004-05-26 22:55:16 +0000214}
215
j_mayer36081602007-09-17 08:21:54 +0000216static void PPC_XCSR_writel (void *opaque,
Anthony Liguoric227f092009-10-01 16:12:16 -0500217 target_phys_addr_t addr, uint32_t value)
bellard64201202004-05-26 22:55:16 +0000218{
219#ifdef TARGET_WORDS_BIGENDIAN
220 value = bswap32(value);
221#endif
Blue Swirl90e189e2009-08-16 11:13:18 +0000222 printf("%s: 0x" TARGET_FMT_plx " => 0x%08" PRIx32 "\n", __func__, addr,
223 value);
bellard64201202004-05-26 22:55:16 +0000224}
225
Anthony Liguoric227f092009-10-01 16:12:16 -0500226static uint32_t PPC_XCSR_readb (void *opaque, target_phys_addr_t addr)
bellard64201202004-05-26 22:55:16 +0000227{
228 uint32_t retval = 0;
229
Blue Swirl90e189e2009-08-16 11:13:18 +0000230 printf("%s: 0x" TARGET_FMT_plx " <= %08" PRIx32 "\n", __func__, addr,
231 retval);
bellard64201202004-05-26 22:55:16 +0000232
233 return retval;
234}
235
Anthony Liguoric227f092009-10-01 16:12:16 -0500236static uint32_t PPC_XCSR_readw (void *opaque, target_phys_addr_t addr)
bellard64201202004-05-26 22:55:16 +0000237{
238 uint32_t retval = 0;
239
Blue Swirl90e189e2009-08-16 11:13:18 +0000240 printf("%s: 0x" TARGET_FMT_plx " <= %08" PRIx32 "\n", __func__, addr,
241 retval);
bellard64201202004-05-26 22:55:16 +0000242#ifdef TARGET_WORDS_BIGENDIAN
243 retval = bswap16(retval);
244#endif
245
246 return retval;
247}
248
Anthony Liguoric227f092009-10-01 16:12:16 -0500249static uint32_t PPC_XCSR_readl (void *opaque, target_phys_addr_t addr)
bellard64201202004-05-26 22:55:16 +0000250{
251 uint32_t retval = 0;
252
Blue Swirl90e189e2009-08-16 11:13:18 +0000253 printf("%s: 0x" TARGET_FMT_plx " <= %08" PRIx32 "\n", __func__, addr,
254 retval);
bellard64201202004-05-26 22:55:16 +0000255#ifdef TARGET_WORDS_BIGENDIAN
256 retval = bswap32(retval);
257#endif
258
259 return retval;
260}
261
Blue Swirld60efc62009-08-25 18:29:31 +0000262static CPUWriteMemoryFunc * const PPC_XCSR_write[] = {
bellard64201202004-05-26 22:55:16 +0000263 &PPC_XCSR_writeb,
264 &PPC_XCSR_writew,
265 &PPC_XCSR_writel,
266};
267
Blue Swirld60efc62009-08-25 18:29:31 +0000268static CPUReadMemoryFunc * const PPC_XCSR_read[] = {
bellard64201202004-05-26 22:55:16 +0000269 &PPC_XCSR_readb,
270 &PPC_XCSR_readw,
271 &PPC_XCSR_readl,
272};
bellardb6b8bd12004-06-21 16:55:53 +0000273#endif
bellard64201202004-05-26 22:55:16 +0000274
bellarda541f292004-04-12 20:39:29 +0000275/* Fake super-io ports for PREP platform (Intel 82378ZB) */
Anthony Liguoric227f092009-10-01 16:12:16 -0500276typedef struct sysctrl_t {
j_mayerc4781a52007-10-29 10:21:12 +0000277 qemu_irq reset_irq;
Anthony Liguoric227f092009-10-01 16:12:16 -0500278 m48t59_t *nvram;
bellard64201202004-05-26 22:55:16 +0000279 uint8_t state;
280 uint8_t syscontrol;
281 uint8_t fake_io[2];
bellardda9b2662005-04-23 18:18:54 +0000282 int contiguous_map;
bellardfb3444b2005-07-03 13:57:11 +0000283 int endian;
Anthony Liguoric227f092009-10-01 16:12:16 -0500284} sysctrl_t;
bellard64201202004-05-26 22:55:16 +0000285
286enum {
287 STATE_HARDFILE = 0x01,
288};
289
Anthony Liguoric227f092009-10-01 16:12:16 -0500290static sysctrl_t *sysctrl;
bellarda541f292004-04-12 20:39:29 +0000291
292static void PREP_io_write (void *opaque, uint32_t addr, uint32_t val)
293{
Anthony Liguoric227f092009-10-01 16:12:16 -0500294 sysctrl_t *sysctrl = opaque;
bellard64201202004-05-26 22:55:16 +0000295
j_mayeraae93662007-11-24 02:56:36 +0000296 PPC_IO_DPRINTF("0x%08" PRIx32 " => 0x%02" PRIx32 "\n", addr - PPC_IO_BASE,
297 val);
bellard64201202004-05-26 22:55:16 +0000298 sysctrl->fake_io[addr - 0x0398] = val;
bellarda541f292004-04-12 20:39:29 +0000299}
300
301static uint32_t PREP_io_read (void *opaque, uint32_t addr)
302{
Anthony Liguoric227f092009-10-01 16:12:16 -0500303 sysctrl_t *sysctrl = opaque;
bellarda541f292004-04-12 20:39:29 +0000304
j_mayeraae93662007-11-24 02:56:36 +0000305 PPC_IO_DPRINTF("0x%08" PRIx32 " <= 0x%02" PRIx32 "\n", addr - PPC_IO_BASE,
bellard64201202004-05-26 22:55:16 +0000306 sysctrl->fake_io[addr - 0x0398]);
307 return sysctrl->fake_io[addr - 0x0398];
308}
bellarda541f292004-04-12 20:39:29 +0000309
310static void PREP_io_800_writeb (void *opaque, uint32_t addr, uint32_t val)
311{
Anthony Liguoric227f092009-10-01 16:12:16 -0500312 sysctrl_t *sysctrl = opaque;
bellard64201202004-05-26 22:55:16 +0000313
j_mayeraae93662007-11-24 02:56:36 +0000314 PPC_IO_DPRINTF("0x%08" PRIx32 " => 0x%02" PRIx32 "\n",
315 addr - PPC_IO_BASE, val);
bellarda541f292004-04-12 20:39:29 +0000316 switch (addr) {
317 case 0x0092:
318 /* Special port 92 */
319 /* Check soft reset asked */
bellard64201202004-05-26 22:55:16 +0000320 if (val & 0x01) {
j_mayerc4781a52007-10-29 10:21:12 +0000321 qemu_irq_raise(sysctrl->reset_irq);
322 } else {
323 qemu_irq_lower(sysctrl->reset_irq);
bellarda541f292004-04-12 20:39:29 +0000324 }
325 /* Check LE mode */
bellard64201202004-05-26 22:55:16 +0000326 if (val & 0x02) {
bellardfb3444b2005-07-03 13:57:11 +0000327 sysctrl->endian = 1;
328 } else {
329 sysctrl->endian = 0;
bellarda541f292004-04-12 20:39:29 +0000330 }
331 break;
bellard64201202004-05-26 22:55:16 +0000332 case 0x0800:
333 /* Motorola CPU configuration register : read-only */
334 break;
335 case 0x0802:
336 /* Motorola base module feature register : read-only */
337 break;
338 case 0x0803:
339 /* Motorola base module status register : read-only */
340 break;
bellarda541f292004-04-12 20:39:29 +0000341 case 0x0808:
bellard64201202004-05-26 22:55:16 +0000342 /* Hardfile light register */
343 if (val & 1)
344 sysctrl->state |= STATE_HARDFILE;
345 else
346 sysctrl->state &= ~STATE_HARDFILE;
bellarda541f292004-04-12 20:39:29 +0000347 break;
348 case 0x0810:
349 /* Password protect 1 register */
bellard64201202004-05-26 22:55:16 +0000350 if (sysctrl->nvram != NULL)
351 m48t59_toggle_lock(sysctrl->nvram, 1);
bellarda541f292004-04-12 20:39:29 +0000352 break;
353 case 0x0812:
354 /* Password protect 2 register */
bellard64201202004-05-26 22:55:16 +0000355 if (sysctrl->nvram != NULL)
356 m48t59_toggle_lock(sysctrl->nvram, 2);
bellarda541f292004-04-12 20:39:29 +0000357 break;
358 case 0x0814:
bellard64201202004-05-26 22:55:16 +0000359 /* L2 invalidate register */
bellardc68ea702005-11-21 23:33:12 +0000360 // tlb_flush(first_cpu, 1);
bellarda541f292004-04-12 20:39:29 +0000361 break;
362 case 0x081C:
363 /* system control register */
bellard64201202004-05-26 22:55:16 +0000364 sysctrl->syscontrol = val & 0x0F;
bellarda541f292004-04-12 20:39:29 +0000365 break;
366 case 0x0850:
367 /* I/O map type register */
bellardda9b2662005-04-23 18:18:54 +0000368 sysctrl->contiguous_map = val & 0x01;
bellarda541f292004-04-12 20:39:29 +0000369 break;
370 default:
j_mayeraae93662007-11-24 02:56:36 +0000371 printf("ERROR: unaffected IO port write: %04" PRIx32
372 " => %02" PRIx32"\n", addr, val);
bellarda541f292004-04-12 20:39:29 +0000373 break;
374 }
375}
376
377static uint32_t PREP_io_800_readb (void *opaque, uint32_t addr)
378{
Anthony Liguoric227f092009-10-01 16:12:16 -0500379 sysctrl_t *sysctrl = opaque;
bellarda541f292004-04-12 20:39:29 +0000380 uint32_t retval = 0xFF;
381
382 switch (addr) {
383 case 0x0092:
384 /* Special port 92 */
bellard64201202004-05-26 22:55:16 +0000385 retval = 0x00;
386 break;
387 case 0x0800:
388 /* Motorola CPU configuration register */
389 retval = 0xEF; /* MPC750 */
390 break;
391 case 0x0802:
392 /* Motorola Base module feature register */
393 retval = 0xAD; /* No ESCC, PMC slot neither ethernet */
394 break;
395 case 0x0803:
396 /* Motorola base module status register */
397 retval = 0xE0; /* Standard MPC750 */
bellarda541f292004-04-12 20:39:29 +0000398 break;
399 case 0x080C:
400 /* Equipment present register:
401 * no L2 cache
402 * no upgrade processor
403 * no cards in PCI slots
404 * SCSI fuse is bad
405 */
bellard64201202004-05-26 22:55:16 +0000406 retval = 0x3C;
407 break;
408 case 0x0810:
409 /* Motorola base module extended feature register */
410 retval = 0x39; /* No USB, CF and PCI bridge. NVRAM present */
bellarda541f292004-04-12 20:39:29 +0000411 break;
bellardda9b2662005-04-23 18:18:54 +0000412 case 0x0814:
413 /* L2 invalidate: don't care */
414 break;
bellarda541f292004-04-12 20:39:29 +0000415 case 0x0818:
416 /* Keylock */
417 retval = 0x00;
418 break;
419 case 0x081C:
420 /* system control register
421 * 7 - 6 / 1 - 0: L2 cache enable
422 */
bellard64201202004-05-26 22:55:16 +0000423 retval = sysctrl->syscontrol;
bellarda541f292004-04-12 20:39:29 +0000424 break;
425 case 0x0823:
426 /* */
427 retval = 0x03; /* no L2 cache */
428 break;
429 case 0x0850:
430 /* I/O map type register */
bellardda9b2662005-04-23 18:18:54 +0000431 retval = sysctrl->contiguous_map;
bellarda541f292004-04-12 20:39:29 +0000432 break;
433 default:
j_mayeraae93662007-11-24 02:56:36 +0000434 printf("ERROR: unaffected IO port: %04" PRIx32 " read\n", addr);
bellarda541f292004-04-12 20:39:29 +0000435 break;
436 }
j_mayeraae93662007-11-24 02:56:36 +0000437 PPC_IO_DPRINTF("0x%08" PRIx32 " <= 0x%02" PRIx32 "\n",
438 addr - PPC_IO_BASE, retval);
bellarda541f292004-04-12 20:39:29 +0000439
440 return retval;
441}
442
Anthony Liguoric227f092009-10-01 16:12:16 -0500443static inline target_phys_addr_t prep_IO_address(sysctrl_t *sysctrl,
444 target_phys_addr_t addr)
bellardda9b2662005-04-23 18:18:54 +0000445{
446 if (sysctrl->contiguous_map == 0) {
447 /* 64 KB contiguous space for IOs */
448 addr &= 0xFFFF;
449 } else {
450 /* 8 MB non-contiguous space for IOs */
451 addr = (addr & 0x1F) | ((addr & 0x007FFF000) >> 7);
452 }
453
454 return addr;
455}
456
Anthony Liguoric227f092009-10-01 16:12:16 -0500457static void PPC_prep_io_writeb (void *opaque, target_phys_addr_t addr,
bellardda9b2662005-04-23 18:18:54 +0000458 uint32_t value)
459{
Anthony Liguoric227f092009-10-01 16:12:16 -0500460 sysctrl_t *sysctrl = opaque;
bellardda9b2662005-04-23 18:18:54 +0000461
462 addr = prep_IO_address(sysctrl, addr);
Blue Swirlafcea8c2009-09-20 16:05:47 +0000463 cpu_outb(addr, value);
bellardda9b2662005-04-23 18:18:54 +0000464}
465
Anthony Liguoric227f092009-10-01 16:12:16 -0500466static uint32_t PPC_prep_io_readb (void *opaque, target_phys_addr_t addr)
bellardda9b2662005-04-23 18:18:54 +0000467{
Anthony Liguoric227f092009-10-01 16:12:16 -0500468 sysctrl_t *sysctrl = opaque;
bellardda9b2662005-04-23 18:18:54 +0000469 uint32_t ret;
470
471 addr = prep_IO_address(sysctrl, addr);
Blue Swirlafcea8c2009-09-20 16:05:47 +0000472 ret = cpu_inb(addr);
bellardda9b2662005-04-23 18:18:54 +0000473
474 return ret;
475}
476
Anthony Liguoric227f092009-10-01 16:12:16 -0500477static void PPC_prep_io_writew (void *opaque, target_phys_addr_t addr,
bellardda9b2662005-04-23 18:18:54 +0000478 uint32_t value)
479{
Anthony Liguoric227f092009-10-01 16:12:16 -0500480 sysctrl_t *sysctrl = opaque;
bellardda9b2662005-04-23 18:18:54 +0000481
482 addr = prep_IO_address(sysctrl, addr);
483#ifdef TARGET_WORDS_BIGENDIAN
484 value = bswap16(value);
485#endif
Blue Swirl90e189e2009-08-16 11:13:18 +0000486 PPC_IO_DPRINTF("0x" TARGET_FMT_plx " => 0x%08" PRIx32 "\n", addr, value);
Blue Swirlafcea8c2009-09-20 16:05:47 +0000487 cpu_outw(addr, value);
bellardda9b2662005-04-23 18:18:54 +0000488}
489
Anthony Liguoric227f092009-10-01 16:12:16 -0500490static uint32_t PPC_prep_io_readw (void *opaque, target_phys_addr_t addr)
bellardda9b2662005-04-23 18:18:54 +0000491{
Anthony Liguoric227f092009-10-01 16:12:16 -0500492 sysctrl_t *sysctrl = opaque;
bellardda9b2662005-04-23 18:18:54 +0000493 uint32_t ret;
494
495 addr = prep_IO_address(sysctrl, addr);
Blue Swirlafcea8c2009-09-20 16:05:47 +0000496 ret = cpu_inw(addr);
bellardda9b2662005-04-23 18:18:54 +0000497#ifdef TARGET_WORDS_BIGENDIAN
498 ret = bswap16(ret);
499#endif
Blue Swirl90e189e2009-08-16 11:13:18 +0000500 PPC_IO_DPRINTF("0x" TARGET_FMT_plx " <= 0x%08" PRIx32 "\n", addr, ret);
bellardda9b2662005-04-23 18:18:54 +0000501
502 return ret;
503}
504
Anthony Liguoric227f092009-10-01 16:12:16 -0500505static void PPC_prep_io_writel (void *opaque, target_phys_addr_t addr,
bellardda9b2662005-04-23 18:18:54 +0000506 uint32_t value)
507{
Anthony Liguoric227f092009-10-01 16:12:16 -0500508 sysctrl_t *sysctrl = opaque;
bellardda9b2662005-04-23 18:18:54 +0000509
510 addr = prep_IO_address(sysctrl, addr);
511#ifdef TARGET_WORDS_BIGENDIAN
512 value = bswap32(value);
513#endif
Blue Swirl90e189e2009-08-16 11:13:18 +0000514 PPC_IO_DPRINTF("0x" TARGET_FMT_plx " => 0x%08" PRIx32 "\n", addr, value);
Blue Swirlafcea8c2009-09-20 16:05:47 +0000515 cpu_outl(addr, value);
bellardda9b2662005-04-23 18:18:54 +0000516}
517
Anthony Liguoric227f092009-10-01 16:12:16 -0500518static uint32_t PPC_prep_io_readl (void *opaque, target_phys_addr_t addr)
bellardda9b2662005-04-23 18:18:54 +0000519{
Anthony Liguoric227f092009-10-01 16:12:16 -0500520 sysctrl_t *sysctrl = opaque;
bellardda9b2662005-04-23 18:18:54 +0000521 uint32_t ret;
522
523 addr = prep_IO_address(sysctrl, addr);
Blue Swirlafcea8c2009-09-20 16:05:47 +0000524 ret = cpu_inl(addr);
bellardda9b2662005-04-23 18:18:54 +0000525#ifdef TARGET_WORDS_BIGENDIAN
526 ret = bswap32(ret);
527#endif
Blue Swirl90e189e2009-08-16 11:13:18 +0000528 PPC_IO_DPRINTF("0x" TARGET_FMT_plx " <= 0x%08" PRIx32 "\n", addr, ret);
bellardda9b2662005-04-23 18:18:54 +0000529
530 return ret;
531}
532
Blue Swirld60efc62009-08-25 18:29:31 +0000533static CPUWriteMemoryFunc * const PPC_prep_io_write[] = {
bellardda9b2662005-04-23 18:18:54 +0000534 &PPC_prep_io_writeb,
535 &PPC_prep_io_writew,
536 &PPC_prep_io_writel,
537};
538
Blue Swirld60efc62009-08-25 18:29:31 +0000539static CPUReadMemoryFunc * const PPC_prep_io_read[] = {
bellardda9b2662005-04-23 18:18:54 +0000540 &PPC_prep_io_readb,
541 &PPC_prep_io_readw,
542 &PPC_prep_io_readl,
543};
544
bellard64201202004-05-26 22:55:16 +0000545#define NVRAM_SIZE 0x2000
bellarda541f292004-04-12 20:39:29 +0000546
bellard26aa7d72004-04-28 22:26:05 +0000547/* PowerPC PREP hardware initialisation */
Anthony Liguoric227f092009-10-01 16:12:16 -0500548static void ppc_prep_init (ram_addr_t ram_size,
aliguori3023f332009-01-16 19:04:14 +0000549 const char *boot_device,
blueswir1b881c2c2007-11-18 08:46:58 +0000550 const char *kernel_filename,
j_mayer94fc95c2007-03-05 19:44:02 +0000551 const char *kernel_cmdline,
552 const char *initrd_filename,
553 const char *cpu_model)
bellarda541f292004-04-12 20:39:29 +0000554{
j_mayer0d913fd2007-11-11 14:44:28 +0000555 CPUState *env = NULL, *envs[MAX_CPUS];
Paul Brook5cea8592009-05-30 00:52:44 +0100556 char *filename;
Anthony Liguoric227f092009-10-01 16:12:16 -0500557 nvram_t nvram;
558 m48t59_t *m48t59;
bellarda541f292004-04-12 20:39:29 +0000559 int PPC_io_memory;
bellard4157a662005-07-03 16:00:49 +0000560 int linux_boot, i, nb_nics1, bios_size;
Anthony Liguoric227f092009-10-01 16:12:16 -0500561 ram_addr_t ram_offset, bios_offset;
bellard64201202004-05-26 22:55:16 +0000562 uint32_t kernel_base, kernel_size, initrd_base, initrd_size;
bellard46e50e92004-06-21 19:43:00 +0000563 PCIBus *pci_bus;
pbrookd537cf62007-04-07 18:14:41 +0000564 qemu_irq *i8259;
j_mayer28c5af52007-11-11 01:50:45 +0000565 int ppc_boot_device;
Gerd Hoffmannf455e982009-08-28 15:47:03 +0200566 DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
Gerd Hoffmannfd8014e2009-09-22 13:53:18 +0200567 DriveInfo *fd[MAX_FD];
bellard64201202004-05-26 22:55:16 +0000568
Anthony Liguoric227f092009-10-01 16:12:16 -0500569 sysctrl = qemu_mallocz(sizeof(sysctrl_t));
bellarda541f292004-04-12 20:39:29 +0000570
571 linux_boot = (kernel_filename != NULL);
j_mayer0a032cb2007-04-16 08:56:52 +0000572
bellardc68ea702005-11-21 23:33:12 +0000573 /* init CPUs */
j_mayer94fc95c2007-03-05 19:44:02 +0000574 if (cpu_model == NULL)
Gerd Hoffmannb37fc142009-09-14 17:49:24 +0200575 cpu_model = "602";
j_mayerfe33cc72007-10-03 01:06:57 +0000576 for (i = 0; i < smp_cpus; i++) {
bellardaaed9092007-11-10 15:15:54 +0000577 env = cpu_init(cpu_model);
578 if (!env) {
579 fprintf(stderr, "Unable to find PowerPC CPU definition\n");
580 exit(1);
581 }
j_mayer4018bae2007-11-19 01:48:12 +0000582 if (env->flags & POWERPC_FLAG_RTC_CLK) {
583 /* POWER / PowerPC 601 RTC clock frequency is 7.8125 MHz */
584 cpu_ppc_tb_init(env, 7812500UL);
585 } else {
586 /* Set time-base frequency to 100 Mhz */
587 cpu_ppc_tb_init(env, 100UL * 1000UL * 1000UL);
588 }
Blue Swirld84bda42009-11-07 10:36:04 +0000589 qemu_register_reset((QEMUResetHandler*)&cpu_reset, env);
j_mayerfe33cc72007-10-03 01:06:57 +0000590 envs[i] = env;
591 }
bellarda541f292004-04-12 20:39:29 +0000592
593 /* allocate RAM */
blueswir1cf9c1472009-02-11 18:04:12 +0000594 ram_offset = qemu_ram_alloc(ram_size);
595 cpu_register_physical_memory(0, ram_size, ram_offset);
596
bellard64201202004-05-26 22:55:16 +0000597 /* allocate and load BIOS */
blueswir1cf9c1472009-02-11 18:04:12 +0000598 bios_offset = qemu_ram_alloc(BIOS_SIZE);
j_mayer1192dad2007-10-05 13:08:35 +0000599 if (bios_name == NULL)
600 bios_name = BIOS_FILENAME;
Paul Brook5cea8592009-05-30 00:52:44 +0100601 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
602 if (filename) {
603 bios_size = get_image_size(filename);
604 } else {
605 bios_size = -1;
606 }
pbrookdcac9672009-04-09 20:05:49 +0000607 if (bios_size > 0 && bios_size <= BIOS_SIZE) {
Anthony Liguoric227f092009-10-01 16:12:16 -0500608 target_phys_addr_t bios_addr;
pbrookdcac9672009-04-09 20:05:49 +0000609 bios_size = (bios_size + 0xfff) & ~0xfff;
610 bios_addr = (uint32_t)(-bios_size);
611 cpu_register_physical_memory(bios_addr, bios_size,
612 bios_offset | IO_MEM_ROM);
Paul Brook5cea8592009-05-30 00:52:44 +0100613 bios_size = load_image_targphys(filename, bios_addr, bios_size);
pbrookdcac9672009-04-09 20:05:49 +0000614 }
bellard4157a662005-07-03 16:00:49 +0000615 if (bios_size < 0 || bios_size > BIOS_SIZE) {
Paul Brook5cea8592009-05-30 00:52:44 +0100616 hw_error("qemu: could not load PPC PREP bios '%s'\n", bios_name);
617 }
618 if (filename) {
619 qemu_free(filename);
bellard64201202004-05-26 22:55:16 +0000620 }
j_mayer4c823cf2007-10-29 10:19:50 +0000621 if (env->nip < 0xFFF80000 && bios_size < 0x00100000) {
Paul Brook2ac71172009-05-08 02:35:15 +0100622 hw_error("PowerPC 601 / 620 / 970 need a 1MB BIOS\n");
j_mayer4c823cf2007-10-29 10:19:50 +0000623 }
bellard26aa7d72004-04-28 22:26:05 +0000624
bellarda541f292004-04-12 20:39:29 +0000625 if (linux_boot) {
bellard64201202004-05-26 22:55:16 +0000626 kernel_base = KERNEL_LOAD_ADDR;
bellarda541f292004-04-12 20:39:29 +0000627 /* now we can load the kernel */
pbrookdcac9672009-04-09 20:05:49 +0000628 kernel_size = load_image_targphys(kernel_filename, kernel_base,
629 ram_size - kernel_base);
bellard64201202004-05-26 22:55:16 +0000630 if (kernel_size < 0) {
Paul Brook2ac71172009-05-08 02:35:15 +0100631 hw_error("qemu: could not load kernel '%s'\n", kernel_filename);
bellarda541f292004-04-12 20:39:29 +0000632 exit(1);
633 }
634 /* load initrd */
bellarda541f292004-04-12 20:39:29 +0000635 if (initrd_filename) {
bellard64201202004-05-26 22:55:16 +0000636 initrd_base = INITRD_LOAD_ADDR;
pbrookdcac9672009-04-09 20:05:49 +0000637 initrd_size = load_image_targphys(initrd_filename, initrd_base,
638 ram_size - initrd_base);
bellarda541f292004-04-12 20:39:29 +0000639 if (initrd_size < 0) {
Paul Brook2ac71172009-05-08 02:35:15 +0100640 hw_error("qemu: could not load initial ram disk '%s'\n",
j_mayer4a057712007-04-19 08:42:21 +0000641 initrd_filename);
bellarda541f292004-04-12 20:39:29 +0000642 }
bellard64201202004-05-26 22:55:16 +0000643 } else {
644 initrd_base = 0;
645 initrd_size = 0;
bellarda541f292004-04-12 20:39:29 +0000646 }
balrog6ac0e822007-10-31 01:54:04 +0000647 ppc_boot_device = 'm';
bellarda541f292004-04-12 20:39:29 +0000648 } else {
bellard64201202004-05-26 22:55:16 +0000649 kernel_base = 0;
650 kernel_size = 0;
651 initrd_base = 0;
652 initrd_size = 0;
j_mayer28c5af52007-11-11 01:50:45 +0000653 ppc_boot_device = '\0';
654 /* For now, OHW cannot boot from the network. */
j_mayer0d913fd2007-11-11 14:44:28 +0000655 for (i = 0; boot_device[i] != '\0'; i++) {
656 if (boot_device[i] >= 'a' && boot_device[i] <= 'f') {
657 ppc_boot_device = boot_device[i];
j_mayer28c5af52007-11-11 01:50:45 +0000658 break;
j_mayer0d913fd2007-11-11 14:44:28 +0000659 }
j_mayer28c5af52007-11-11 01:50:45 +0000660 }
661 if (ppc_boot_device == '\0') {
662 fprintf(stderr, "No valid boot device for Mac99 machine\n");
663 exit(1);
664 }
bellarda541f292004-04-12 20:39:29 +0000665 }
666
bellard64201202004-05-26 22:55:16 +0000667 isa_mem_base = 0xc0000000;
j_mayerdd37a5e2007-04-16 07:41:07 +0000668 if (PPC_INPUT(env) != PPC_FLAGS_INPUT_6xx) {
Paul Brook2ac71172009-05-08 02:35:15 +0100669 hw_error("Only 6xx bus is supported on PREP machine\n");
j_mayerdd37a5e2007-04-16 07:41:07 +0000670 }
j_mayer24be5ae2007-04-12 21:24:29 +0000671 i8259 = i8259_init(first_cpu->irq_inputs[PPC6xx_INPUT_INT]);
pbrookd537cf62007-04-07 18:14:41 +0000672 pci_bus = pci_prep_init(i8259);
Gerd Hoffmannb37fc142009-09-14 17:49:24 +0200673 /* Hmm, prep has no pci-isa bridge ??? */
674 isa_bus_new(NULL);
675 isa_bus_irqs(i8259);
bellardda9b2662005-04-23 18:18:54 +0000676 // pci_bus = i440fx_init();
677 /* Register 8 MB of ISA IO space (needed for non-contiguous map) */
Avi Kivity1eed09c2009-06-14 11:38:51 +0300678 PPC_io_memory = cpu_register_io_memory(PPC_prep_io_read,
bellardda9b2662005-04-23 18:18:54 +0000679 PPC_prep_io_write, sysctrl);
680 cpu_register_physical_memory(0x80000000, 0x00800000, PPC_io_memory);
bellard64201202004-05-26 22:55:16 +0000681
bellarda541f292004-04-12 20:39:29 +0000682 /* init basic PC hardware */
Paul Brookfbe1b592009-05-13 17:56:25 +0100683 pci_vga_init(pci_bus, 0, 0);
bellard64201202004-05-26 22:55:16 +0000684 // openpic = openpic_init(0x00000000, 0xF0000000, 1);
pbrookd537cf62007-04-07 18:14:41 +0000685 // pit = pit_init(0x40, i8259[0]);
Gerd Hoffmann32e0c822009-09-10 11:43:35 +0200686 rtc_init(2000);
bellarda541f292004-04-12 20:39:29 +0000687
Gerd Hoffmannac0be992009-09-22 13:53:21 +0200688 if (serial_hds[0])
689 serial_isa_init(0, serial_hds[0]);
bellarda541f292004-04-12 20:39:29 +0000690 nb_nics1 = nb_nics;
691 if (nb_nics1 > NE2000_NB_MAX)
692 nb_nics1 = NE2000_NB_MAX;
693 for(i = 0; i < nb_nics1; i++) {
aurel325652ef72009-01-09 13:10:41 +0000694 if (nd_table[i].model == NULL) {
Mark McLoughlin9203f522009-10-06 12:16:53 +0100695 nd_table[i].model = qemu_strdup("ne2k_isa");
aurel325652ef72009-01-09 13:10:41 +0000696 }
697 if (strcmp(nd_table[i].model, "ne2k_isa") == 0) {
Gerd Hoffmann9453c5b2009-09-10 11:43:33 +0200698 isa_ne2000_init(ne2000_io[i], ne2000_irq[i], &nd_table[i]);
pbrooka41b2ff2006-02-05 04:14:41 +0000699 } else {
Markus Armbruster07caea32009-09-25 03:53:51 +0200700 pci_nic_init_nofail(&nd_table[i], "ne2k_pci", NULL);
pbrooka41b2ff2006-02-05 04:14:41 +0000701 }
bellarda541f292004-04-12 20:39:29 +0000702 }
bellarda541f292004-04-12 20:39:29 +0000703
thse4bcb142007-12-02 04:51:10 +0000704 if (drive_get_max_bus(IF_IDE) >= MAX_IDE_BUS) {
705 fprintf(stderr, "qemu: too many IDE bus\n");
706 exit(1);
707 }
708
709 for(i = 0; i < MAX_IDE_BUS * MAX_IDE_DEVS; i++) {
Gerd Hoffmannf455e982009-08-28 15:47:03 +0200710 hd[i] = drive_get(IF_IDE, i / MAX_IDE_DEVS, i % MAX_IDE_DEVS);
thse4bcb142007-12-02 04:51:10 +0000711 }
712
713 for(i = 0; i < MAX_IDE_BUS; i++) {
Gerd Hoffmanndea21e92009-09-15 20:05:00 +0000714 isa_ide_init(ide_iobase[i], ide_iobase2[i], ide_irq[i],
thse4bcb142007-12-02 04:51:10 +0000715 hd[2 * i],
716 hd[2 * i + 1]);
bellarda541f292004-04-12 20:39:29 +0000717 }
Gerd Hoffmann11d23c32009-09-10 11:43:34 +0200718 isa_create_simple("i8042");
bellardb6b8bd12004-06-21 16:55:53 +0000719 DMA_init(1);
bellarda541f292004-04-12 20:39:29 +0000720 // SB16_init();
721
thse4bcb142007-12-02 04:51:10 +0000722 for(i = 0; i < MAX_FD; i++) {
Gerd Hoffmannfd8014e2009-09-22 13:53:18 +0200723 fd[i] = drive_get(IF_FLOPPY, 0, i);
thse4bcb142007-12-02 04:51:10 +0000724 }
Gerd Hoffmann86c86152009-09-10 11:43:26 +0200725 fdctrl_init_isa(fd);
bellarda541f292004-04-12 20:39:29 +0000726
bellard64201202004-05-26 22:55:16 +0000727 /* Register speaker port */
728 register_ioport_read(0x61, 1, 1, speaker_ioport_read, NULL);
729 register_ioport_write(0x61, 1, 1, speaker_ioport_write, NULL);
bellarda541f292004-04-12 20:39:29 +0000730 /* Register fake IO ports for PREP */
j_mayerc4781a52007-10-29 10:21:12 +0000731 sysctrl->reset_irq = first_cpu->irq_inputs[PPC6xx_INPUT_HRESET];
bellard64201202004-05-26 22:55:16 +0000732 register_ioport_read(0x398, 2, 1, &PREP_io_read, sysctrl);
733 register_ioport_write(0x398, 2, 1, &PREP_io_write, sysctrl);
bellarda541f292004-04-12 20:39:29 +0000734 /* System control ports */
bellard64201202004-05-26 22:55:16 +0000735 register_ioport_read(0x0092, 0x01, 1, &PREP_io_800_readb, sysctrl);
736 register_ioport_write(0x0092, 0x01, 1, &PREP_io_800_writeb, sysctrl);
737 register_ioport_read(0x0800, 0x52, 1, &PREP_io_800_readb, sysctrl);
738 register_ioport_write(0x0800, 0x52, 1, &PREP_io_800_writeb, sysctrl);
739 /* PCI intack location */
Avi Kivity1eed09c2009-06-14 11:38:51 +0300740 PPC_io_memory = cpu_register_io_memory(PPC_intack_read,
bellarda4193c82004-06-03 14:01:43 +0000741 PPC_intack_write, NULL);
bellarda541f292004-04-12 20:39:29 +0000742 cpu_register_physical_memory(0xBFFFFFF0, 0x4, PPC_io_memory);
bellard64201202004-05-26 22:55:16 +0000743 /* PowerPC control and status register group */
bellardb6b8bd12004-06-21 16:55:53 +0000744#if 0
Avi Kivity1eed09c2009-06-14 11:38:51 +0300745 PPC_io_memory = cpu_register_io_memory(PPC_XCSR_read, PPC_XCSR_write,
j_mayer36081602007-09-17 08:21:54 +0000746 NULL);
bellard64201202004-05-26 22:55:16 +0000747 cpu_register_physical_memory(0xFEFF0000, 0x1000, PPC_io_memory);
bellardb6b8bd12004-06-21 16:55:53 +0000748#endif
bellarda541f292004-04-12 20:39:29 +0000749
pbrook0d92ed32006-05-21 16:30:15 +0000750 if (usb_enabled) {
Gerd Hoffmann5b19d9a2009-08-31 14:24:03 +0200751 usb_ohci_init_pci(pci_bus, -1);
pbrook0d92ed32006-05-21 16:30:15 +0000752 }
753
j_mayer3cbee152007-10-28 23:42:18 +0000754 m48t59 = m48t59_init(i8259[8], 0, 0x0074, NVRAM_SIZE, 59);
755 if (m48t59 == NULL)
bellard64201202004-05-26 22:55:16 +0000756 return;
j_mayer3cbee152007-10-28 23:42:18 +0000757 sysctrl->nvram = m48t59;
bellard64201202004-05-26 22:55:16 +0000758
759 /* Initialise NVRAM */
j_mayer3cbee152007-10-28 23:42:18 +0000760 nvram.opaque = m48t59;
761 nvram.read_fn = &m48t59_read;
762 nvram.write_fn = &m48t59_write;
balrog6ac0e822007-10-31 01:54:04 +0000763 PPC_NVRAM_set_params(&nvram, NVRAM_SIZE, "PREP", ram_size, ppc_boot_device,
bellard64201202004-05-26 22:55:16 +0000764 kernel_base, kernel_size,
bellardb6b8bd12004-06-21 16:55:53 +0000765 kernel_cmdline,
bellard64201202004-05-26 22:55:16 +0000766 initrd_base, initrd_size,
767 /* XXX: need an option to load a NVRAM image */
bellardb6b8bd12004-06-21 16:55:53 +0000768 0,
769 graphic_width, graphic_height, graphic_depth);
bellardc0e564d2005-06-05 15:17:28 +0000770
771 /* Special port to get debug messages from Open-Firmware */
772 register_ioport_write(0x0F00, 4, 1, &PPC_debug_write, NULL);
bellarda541f292004-04-12 20:39:29 +0000773}
bellardc0e564d2005-06-05 15:17:28 +0000774
Anthony Liguorif80f9ec2009-05-20 18:38:09 -0500775static QEMUMachine prep_machine = {
aliguori4b32e162008-10-07 20:34:35 +0000776 .name = "prep",
777 .desc = "PowerPC PREP platform",
778 .init = ppc_prep_init,
balrog3d878ca2008-10-28 10:59:59 +0000779 .max_cpus = MAX_CPUS,
bellardc0e564d2005-06-05 15:17:28 +0000780};
Anthony Liguorif80f9ec2009-05-20 18:38:09 -0500781
782static void prep_machine_init(void)
783{
784 qemu_register_machine(&prep_machine);
785}
786
787machine_init(prep_machine_init);