blob: 919297736c807f9b098771f732a35324913dc236 [file] [log] [blame]
bellard31e31b82003-02-18 22:55:36 +00001/*
bellard93ac68b2003-09-30 20:57:29 +00002 * qemu user main
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard68d0f702008-01-06 17:21:48 +00004 * Copyright (c) 2003-2008 Fabrice Bellard
bellard31e31b82003-02-18 22:55:36 +00005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * along with this program; if not, see <http://www.gnu.org/licenses/>.
bellard31e31b82003-02-18 22:55:36 +000018 */
19#include <stdlib.h>
20#include <stdio.h>
21#include <stdarg.h>
bellard04369ff2003-03-20 22:33:23 +000022#include <string.h>
bellard31e31b82003-02-18 22:55:36 +000023#include <errno.h>
bellard0ecfa992003-03-03 14:32:43 +000024#include <unistd.h>
balroge4415702008-11-10 02:55:33 +000025#include <sys/mman.h>
Mika Westerbergedf8e2a2009-04-07 09:57:11 +030026#include <sys/syscall.h>
Richard Henderson703e0e82010-03-19 14:21:13 -070027#include <sys/resource.h>
bellard31e31b82003-02-18 22:55:36 +000028
bellard3ef693a2003-03-23 20:17:16 +000029#include "qemu.h"
aurel32ca10f862008-04-11 21:35:42 +000030#include "qemu-common.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010031#include "qemu/cache-utils.h"
Blue Swirl2b41f102011-06-19 20:38:22 +000032#include "cpu.h"
Richard Henderson9002ec72010-05-06 08:50:41 -070033#include "tcg.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010034#include "qemu/timer.h"
35#include "qemu/envlist.h"
Paul Brookd8fd2952012-03-30 18:02:50 +010036#include "elf.h"
aurel3204a6dfe2009-01-30 19:59:17 +000037
aurel32d088d662009-01-30 20:09:01 +000038char *exec_path;
39
aurel321b530a62009-04-05 20:08:59 +000040int singlestep;
Johannes Schauerfc9c5412011-08-06 08:54:12 +020041const char *filename;
42const char *argv0;
43int gdbstub_port;
44envlist_t *envlist;
Andreas Färber51fb2562013-07-02 18:26:11 +020045static const char *cpu_model;
Paul Brook379f6692009-07-17 12:48:08 +010046unsigned long mmap_min_addr;
Richard Henderson14f24e12010-03-10 15:39:07 -080047#if defined(CONFIG_USE_GUEST_BASE)
Paul Brook379f6692009-07-17 12:48:08 +010048unsigned long guest_base;
49int have_guest_base;
Alexander Graf288e65b2011-12-14 00:33:28 +010050#if (TARGET_LONG_BITS == 32) && (HOST_LONG_BITS == 64)
51/*
52 * When running 32-on-64 we should make sure we can fit all of the possible
53 * guest address space into a contiguous chunk of virtual host memory.
54 *
55 * This way we will never overlap with our own libraries or binaries or stack
56 * or anything else that QEMU maps.
57 */
Alexander Graf314992b2013-01-03 14:17:18 +010058# ifdef TARGET_MIPS
59/* MIPS only supports 31 bits of virtual address space for user space */
60unsigned long reserved_va = 0x77000000;
61# else
Alexander Graf288e65b2011-12-14 00:33:28 +010062unsigned long reserved_va = 0xf7000000;
Alexander Graf314992b2013-01-03 14:17:18 +010063# endif
Alexander Graf288e65b2011-12-14 00:33:28 +010064#else
Paul Brook68a1c812010-05-29 02:27:35 +010065unsigned long reserved_va;
Paul Brook379f6692009-07-17 12:48:08 +010066#endif
Alexander Graf288e65b2011-12-14 00:33:28 +010067#endif
aurel321b530a62009-04-05 20:08:59 +000068
Johannes Schauerfc9c5412011-08-06 08:54:12 +020069static void usage(void);
70
Paolo Bonzini7ee28222010-05-26 16:08:22 +020071static const char *interp_prefix = CONFIG_QEMU_INTERP_PREFIX;
pbrookc5937222006-05-14 11:30:38 +000072const char *qemu_uname_release = CONFIG_UNAME_RELEASE;
bellard586314f2003-03-03 15:02:29 +000073
bellard9de5e442003-03-23 16:49:39 +000074/* XXX: on x86 MAP_GROWSDOWN only works if ESP <= address + 32, so
75 we allocate a bigger stack. Need a better solution, for example
76 by remapping the process stack directly at the right place */
Richard Henderson703e0e82010-03-19 14:21:13 -070077unsigned long guest_stack_size = 8 * 1024 * 1024UL;
bellard31e31b82003-02-18 22:55:36 +000078
79void gemu_log(const char *fmt, ...)
80{
81 va_list ap;
82
83 va_start(ap, fmt);
84 vfprintf(stderr, fmt, ap);
85 va_end(ap);
86}
87
blueswir18fcd3692008-08-17 20:26:25 +000088#if defined(TARGET_I386)
Andreas Färber05390242012-02-25 03:37:53 +010089int cpu_get_pic_interrupt(CPUX86State *env)
bellard92ccca62003-06-24 13:30:31 +000090{
91 return -1;
92}
blueswir18fcd3692008-08-17 20:26:25 +000093#endif
bellard92ccca62003-06-24 13:30:31 +000094
pbrookd5975362008-06-07 20:50:51 +000095/***********************************************************/
96/* Helper routines for implementing atomic operations. */
97
98/* To implement exclusive operations we force all cpus to syncronise.
99 We don't require a full sync, only that no cpus are executing guest code.
100 The alternative is to map target atomic ops onto host equivalents,
101 which requires quite a lot of per host/target work. */
pbrookc2764712009-03-07 15:24:59 +0000102static pthread_mutex_t cpu_list_mutex = PTHREAD_MUTEX_INITIALIZER;
pbrookd5975362008-06-07 20:50:51 +0000103static pthread_mutex_t exclusive_lock = PTHREAD_MUTEX_INITIALIZER;
104static pthread_cond_t exclusive_cond = PTHREAD_COND_INITIALIZER;
105static pthread_cond_t exclusive_resume = PTHREAD_COND_INITIALIZER;
106static int pending_cpus;
107
108/* Make sure everything is in a consistent state for calling fork(). */
109void fork_start(void)
110{
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700111 pthread_mutex_lock(&tcg_ctx.tb_ctx.tb_lock);
pbrookd5975362008-06-07 20:50:51 +0000112 pthread_mutex_lock(&exclusive_lock);
Riku Voipiod032d1b2009-12-04 15:16:31 +0200113 mmap_fork_start();
pbrookd5975362008-06-07 20:50:51 +0000114}
115
116void fork_end(int child)
117{
Riku Voipiod032d1b2009-12-04 15:16:31 +0200118 mmap_fork_end(child);
pbrookd5975362008-06-07 20:50:51 +0000119 if (child) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200120 CPUState *cpu, *next_cpu;
pbrookd5975362008-06-07 20:50:51 +0000121 /* Child processes created by fork() only have a single thread.
122 Discard information about the parent threads. */
Andreas Färberbdc44642013-06-24 23:50:24 +0200123 CPU_FOREACH_SAFE(cpu, next_cpu) {
124 if (cpu != thread_cpu) {
125 QTAILQ_REMOVE(&cpus, thread_cpu, node);
126 }
127 }
pbrookd5975362008-06-07 20:50:51 +0000128 pending_cpus = 0;
129 pthread_mutex_init(&exclusive_lock, NULL);
pbrookc2764712009-03-07 15:24:59 +0000130 pthread_mutex_init(&cpu_list_mutex, NULL);
pbrookd5975362008-06-07 20:50:51 +0000131 pthread_cond_init(&exclusive_cond, NULL);
132 pthread_cond_init(&exclusive_resume, NULL);
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700133 pthread_mutex_init(&tcg_ctx.tb_ctx.tb_lock, NULL);
Andreas Färbera2247f82013-06-09 19:47:04 +0200134 gdbserver_fork((CPUArchState *)thread_cpu->env_ptr);
pbrookd5975362008-06-07 20:50:51 +0000135 } else {
136 pthread_mutex_unlock(&exclusive_lock);
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700137 pthread_mutex_unlock(&tcg_ctx.tb_ctx.tb_lock);
pbrookd5975362008-06-07 20:50:51 +0000138 }
pbrookd5975362008-06-07 20:50:51 +0000139}
140
141/* Wait for pending exclusive operations to complete. The exclusive lock
142 must be held. */
143static inline void exclusive_idle(void)
144{
145 while (pending_cpus) {
146 pthread_cond_wait(&exclusive_resume, &exclusive_lock);
147 }
148}
149
150/* Start an exclusive operation.
151 Must only be called from outside cpu_arm_exec. */
152static inline void start_exclusive(void)
153{
Andreas Färber0315c312012-12-17 07:34:52 +0100154 CPUState *other_cpu;
155
pbrookd5975362008-06-07 20:50:51 +0000156 pthread_mutex_lock(&exclusive_lock);
157 exclusive_idle();
158
159 pending_cpus = 1;
160 /* Make all other cpus stop executing. */
Andreas Färberbdc44642013-06-24 23:50:24 +0200161 CPU_FOREACH(other_cpu) {
Andreas Färber0315c312012-12-17 07:34:52 +0100162 if (other_cpu->running) {
pbrookd5975362008-06-07 20:50:51 +0000163 pending_cpus++;
Andreas Färber60a3e172013-05-17 18:26:54 +0200164 cpu_exit(other_cpu);
pbrookd5975362008-06-07 20:50:51 +0000165 }
166 }
167 if (pending_cpus > 1) {
168 pthread_cond_wait(&exclusive_cond, &exclusive_lock);
169 }
170}
171
172/* Finish an exclusive operation. */
173static inline void end_exclusive(void)
174{
175 pending_cpus = 0;
176 pthread_cond_broadcast(&exclusive_resume);
177 pthread_mutex_unlock(&exclusive_lock);
178}
179
180/* Wait for exclusive ops to finish, and begin cpu execution. */
Andreas Färber0315c312012-12-17 07:34:52 +0100181static inline void cpu_exec_start(CPUState *cpu)
pbrookd5975362008-06-07 20:50:51 +0000182{
183 pthread_mutex_lock(&exclusive_lock);
184 exclusive_idle();
Andreas Färber0315c312012-12-17 07:34:52 +0100185 cpu->running = true;
pbrookd5975362008-06-07 20:50:51 +0000186 pthread_mutex_unlock(&exclusive_lock);
187}
188
189/* Mark cpu as not executing, and release pending exclusive ops. */
Andreas Färber0315c312012-12-17 07:34:52 +0100190static inline void cpu_exec_end(CPUState *cpu)
pbrookd5975362008-06-07 20:50:51 +0000191{
192 pthread_mutex_lock(&exclusive_lock);
Andreas Färber0315c312012-12-17 07:34:52 +0100193 cpu->running = false;
pbrookd5975362008-06-07 20:50:51 +0000194 if (pending_cpus > 1) {
195 pending_cpus--;
196 if (pending_cpus == 1) {
197 pthread_cond_signal(&exclusive_cond);
198 }
199 }
200 exclusive_idle();
201 pthread_mutex_unlock(&exclusive_lock);
202}
pbrookc2764712009-03-07 15:24:59 +0000203
204void cpu_list_lock(void)
205{
206 pthread_mutex_lock(&cpu_list_mutex);
207}
208
209void cpu_list_unlock(void)
210{
211 pthread_mutex_unlock(&cpu_list_mutex);
212}
pbrookd5975362008-06-07 20:50:51 +0000213
214
bellarda541f292004-04-12 20:39:29 +0000215#ifdef TARGET_I386
216/***********************************************************/
217/* CPUX86 core interface */
218
Andreas Färber05390242012-02-25 03:37:53 +0100219void cpu_smm_update(CPUX86State *env)
bellard02a16022006-09-24 18:48:23 +0000220{
221}
222
bellard28ab0e22004-05-20 14:02:14 +0000223uint64_t cpu_get_tsc(CPUX86State *env)
224{
225 return cpu_get_real_ticks();
226}
227
ths5fafdf22007-09-16 21:08:06 +0000228static void write_dt(void *ptr, unsigned long addr, unsigned long limit,
bellardf4beb512003-05-27 23:28:08 +0000229 int flags)
bellard6dbad632003-03-16 18:05:05 +0000230{
bellardf4beb512003-05-27 23:28:08 +0000231 unsigned int e1, e2;
pbrook53a59602006-03-25 19:31:22 +0000232 uint32_t *p;
bellard6dbad632003-03-16 18:05:05 +0000233 e1 = (addr << 16) | (limit & 0xffff);
234 e2 = ((addr >> 16) & 0xff) | (addr & 0xff000000) | (limit & 0x000f0000);
bellardf4beb512003-05-27 23:28:08 +0000235 e2 |= flags;
pbrook53a59602006-03-25 19:31:22 +0000236 p = ptr;
malcd538e8f2008-08-20 22:39:26 +0000237 p[0] = tswap32(e1);
238 p[1] = tswap32(e2);
bellardf4beb512003-05-27 23:28:08 +0000239}
240
balroge4415702008-11-10 02:55:33 +0000241static uint64_t *idt_table;
blueswir1eb38c522008-09-06 17:47:39 +0000242#ifdef TARGET_X86_64
bellardd2fd1af2007-11-14 18:08:56 +0000243static void set_gate64(void *ptr, unsigned int type, unsigned int dpl,
244 uint64_t addr, unsigned int sel)
245{
bellard4dbc4222007-11-15 15:27:03 +0000246 uint32_t *p, e1, e2;
bellardd2fd1af2007-11-14 18:08:56 +0000247 e1 = (addr & 0xffff) | (sel << 16);
248 e2 = (addr & 0xffff0000) | 0x8000 | (dpl << 13) | (type << 8);
249 p = ptr;
bellard4dbc4222007-11-15 15:27:03 +0000250 p[0] = tswap32(e1);
251 p[1] = tswap32(e2);
252 p[2] = tswap32(addr >> 32);
253 p[3] = 0;
bellardd2fd1af2007-11-14 18:08:56 +0000254}
255/* only dpl matters as we do only user space emulation */
256static void set_idt(int n, unsigned int dpl)
257{
258 set_gate64(idt_table + n * 2, 0, dpl, 0, 0);
259}
260#else
ths5fafdf22007-09-16 21:08:06 +0000261static void set_gate(void *ptr, unsigned int type, unsigned int dpl,
bellardd2fd1af2007-11-14 18:08:56 +0000262 uint32_t addr, unsigned int sel)
bellardf4beb512003-05-27 23:28:08 +0000263{
bellard4dbc4222007-11-15 15:27:03 +0000264 uint32_t *p, e1, e2;
bellardf4beb512003-05-27 23:28:08 +0000265 e1 = (addr & 0xffff) | (sel << 16);
266 e2 = (addr & 0xffff0000) | 0x8000 | (dpl << 13) | (type << 8);
pbrook53a59602006-03-25 19:31:22 +0000267 p = ptr;
bellard4dbc4222007-11-15 15:27:03 +0000268 p[0] = tswap32(e1);
269 p[1] = tswap32(e2);
bellard6dbad632003-03-16 18:05:05 +0000270}
271
bellardf4beb512003-05-27 23:28:08 +0000272/* only dpl matters as we do only user space emulation */
273static void set_idt(int n, unsigned int dpl)
274{
275 set_gate(idt_table + n, 0, dpl, 0, 0);
276}
bellardd2fd1af2007-11-14 18:08:56 +0000277#endif
bellard31e31b82003-02-18 22:55:36 +0000278
bellard89e957e2003-05-10 12:33:15 +0000279void cpu_loop(CPUX86State *env)
bellard1b6b0292003-03-22 17:31:38 +0000280{
Andreas Färberdb6b81d2013-06-27 19:49:31 +0200281 CPUState *cs = CPU(x86_env_get_cpu(env));
bellardbc8a22c2003-03-30 21:02:40 +0000282 int trapnr;
blueswir1992f48a2007-10-14 16:27:31 +0000283 abi_ulong pc;
Anthony Liguoric227f092009-10-01 16:12:16 -0500284 target_siginfo_t info;
bellard851e67a2003-03-29 16:53:14 +0000285
bellard1b6b0292003-03-22 17:31:38 +0000286 for(;;) {
bellardbc8a22c2003-03-30 21:02:40 +0000287 trapnr = cpu_x86_exec(env);
bellardbc8a22c2003-03-30 21:02:40 +0000288 switch(trapnr) {
bellardf4beb512003-05-27 23:28:08 +0000289 case 0x80:
bellardd2fd1af2007-11-14 18:08:56 +0000290 /* linux syscall from int $0x80 */
ths5fafdf22007-09-16 21:08:06 +0000291 env->regs[R_EAX] = do_syscall(env,
292 env->regs[R_EAX],
bellardf4beb512003-05-27 23:28:08 +0000293 env->regs[R_EBX],
294 env->regs[R_ECX],
295 env->regs[R_EDX],
296 env->regs[R_ESI],
297 env->regs[R_EDI],
Peter Maydell5945cfc2011-06-16 17:37:13 +0100298 env->regs[R_EBP],
299 0, 0);
bellardf4beb512003-05-27 23:28:08 +0000300 break;
bellardd2fd1af2007-11-14 18:08:56 +0000301#ifndef TARGET_ABI32
302 case EXCP_SYSCALL:
Stefan Weil5ba18542011-05-07 22:20:03 +0200303 /* linux syscall from syscall instruction */
bellardd2fd1af2007-11-14 18:08:56 +0000304 env->regs[R_EAX] = do_syscall(env,
305 env->regs[R_EAX],
306 env->regs[R_EDI],
307 env->regs[R_ESI],
308 env->regs[R_EDX],
309 env->regs[10],
310 env->regs[8],
Peter Maydell5945cfc2011-06-16 17:37:13 +0100311 env->regs[9],
312 0, 0);
bellardd2fd1af2007-11-14 18:08:56 +0000313 env->eip = env->exception_next_eip;
314 break;
315#endif
bellardf4beb512003-05-27 23:28:08 +0000316 case EXCP0B_NOSEG:
317 case EXCP0C_STACK:
318 info.si_signo = SIGBUS;
319 info.si_errno = 0;
320 info.si_code = TARGET_SI_KERNEL;
321 info._sifields._sigfault._addr = 0;
pbrook624f7972008-05-31 16:11:38 +0000322 queue_signal(env, info.si_signo, &info);
bellardf4beb512003-05-27 23:28:08 +0000323 break;
bellard1b6b0292003-03-22 17:31:38 +0000324 case EXCP0D_GPF:
bellardd2fd1af2007-11-14 18:08:56 +0000325 /* XXX: potential problem if ABI32 */
j_mayer84409dd2007-04-06 08:56:50 +0000326#ifndef TARGET_X86_64
bellard851e67a2003-03-29 16:53:14 +0000327 if (env->eflags & VM_MASK) {
bellard89e957e2003-05-10 12:33:15 +0000328 handle_vm86_fault(env);
j_mayer84409dd2007-04-06 08:56:50 +0000329 } else
330#endif
331 {
bellardf4beb512003-05-27 23:28:08 +0000332 info.si_signo = SIGSEGV;
333 info.si_errno = 0;
334 info.si_code = TARGET_SI_KERNEL;
335 info._sifields._sigfault._addr = 0;
pbrook624f7972008-05-31 16:11:38 +0000336 queue_signal(env, info.si_signo, &info);
bellard1b6b0292003-03-22 17:31:38 +0000337 }
338 break;
bellardb689bc52003-05-08 15:33:33 +0000339 case EXCP0E_PAGE:
340 info.si_signo = SIGSEGV;
341 info.si_errno = 0;
342 if (!(env->error_code & 1))
343 info.si_code = TARGET_SEGV_MAPERR;
344 else
345 info.si_code = TARGET_SEGV_ACCERR;
bellard970a87a2003-06-21 13:13:25 +0000346 info._sifields._sigfault._addr = env->cr[2];
pbrook624f7972008-05-31 16:11:38 +0000347 queue_signal(env, info.si_signo, &info);
bellardb689bc52003-05-08 15:33:33 +0000348 break;
bellard9de5e442003-03-23 16:49:39 +0000349 case EXCP00_DIVZ:
j_mayer84409dd2007-04-06 08:56:50 +0000350#ifndef TARGET_X86_64
bellardbc8a22c2003-03-30 21:02:40 +0000351 if (env->eflags & VM_MASK) {
bellard447db212003-05-10 15:10:36 +0000352 handle_vm86_trap(env, trapnr);
j_mayer84409dd2007-04-06 08:56:50 +0000353 } else
354#endif
355 {
bellardbc8a22c2003-03-30 21:02:40 +0000356 /* division by zero */
357 info.si_signo = SIGFPE;
358 info.si_errno = 0;
359 info.si_code = TARGET_FPE_INTDIV;
360 info._sifields._sigfault._addr = env->eip;
pbrook624f7972008-05-31 16:11:38 +0000361 queue_signal(env, info.si_signo, &info);
bellardbc8a22c2003-03-30 21:02:40 +0000362 }
bellard9de5e442003-03-23 16:49:39 +0000363 break;
aliguori01df0402008-11-18 21:08:15 +0000364 case EXCP01_DB:
bellard447db212003-05-10 15:10:36 +0000365 case EXCP03_INT3:
j_mayer84409dd2007-04-06 08:56:50 +0000366#ifndef TARGET_X86_64
bellard447db212003-05-10 15:10:36 +0000367 if (env->eflags & VM_MASK) {
368 handle_vm86_trap(env, trapnr);
j_mayer84409dd2007-04-06 08:56:50 +0000369 } else
370#endif
371 {
bellard447db212003-05-10 15:10:36 +0000372 info.si_signo = SIGTRAP;
373 info.si_errno = 0;
aliguori01df0402008-11-18 21:08:15 +0000374 if (trapnr == EXCP01_DB) {
bellard447db212003-05-10 15:10:36 +0000375 info.si_code = TARGET_TRAP_BRKPT;
376 info._sifields._sigfault._addr = env->eip;
377 } else {
378 info.si_code = TARGET_SI_KERNEL;
379 info._sifields._sigfault._addr = 0;
380 }
pbrook624f7972008-05-31 16:11:38 +0000381 queue_signal(env, info.si_signo, &info);
bellard447db212003-05-10 15:10:36 +0000382 }
383 break;
bellard9de5e442003-03-23 16:49:39 +0000384 case EXCP04_INTO:
385 case EXCP05_BOUND:
j_mayer84409dd2007-04-06 08:56:50 +0000386#ifndef TARGET_X86_64
bellardbc8a22c2003-03-30 21:02:40 +0000387 if (env->eflags & VM_MASK) {
bellard447db212003-05-10 15:10:36 +0000388 handle_vm86_trap(env, trapnr);
j_mayer84409dd2007-04-06 08:56:50 +0000389 } else
390#endif
391 {
bellardbc8a22c2003-03-30 21:02:40 +0000392 info.si_signo = SIGSEGV;
393 info.si_errno = 0;
bellardb689bc52003-05-08 15:33:33 +0000394 info.si_code = TARGET_SI_KERNEL;
bellardbc8a22c2003-03-30 21:02:40 +0000395 info._sifields._sigfault._addr = 0;
pbrook624f7972008-05-31 16:11:38 +0000396 queue_signal(env, info.si_signo, &info);
bellardbc8a22c2003-03-30 21:02:40 +0000397 }
bellard9de5e442003-03-23 16:49:39 +0000398 break;
399 case EXCP06_ILLOP:
400 info.si_signo = SIGILL;
401 info.si_errno = 0;
402 info.si_code = TARGET_ILL_ILLOPN;
403 info._sifields._sigfault._addr = env->eip;
pbrook624f7972008-05-31 16:11:38 +0000404 queue_signal(env, info.si_signo, &info);
bellard9de5e442003-03-23 16:49:39 +0000405 break;
406 case EXCP_INTERRUPT:
407 /* just indicate that signals should be handled asap */
408 break;
bellard1fddef42005-04-17 19:16:13 +0000409 case EXCP_DEBUG:
410 {
411 int sig;
412
Andreas Färberdb6b81d2013-06-27 19:49:31 +0200413 sig = gdb_handlesig(cs, TARGET_SIGTRAP);
bellard1fddef42005-04-17 19:16:13 +0000414 if (sig)
415 {
416 info.si_signo = sig;
417 info.si_errno = 0;
418 info.si_code = TARGET_TRAP_BRKPT;
pbrook624f7972008-05-31 16:11:38 +0000419 queue_signal(env, info.si_signo, &info);
bellard1fddef42005-04-17 19:16:13 +0000420 }
421 }
422 break;
bellard1b6b0292003-03-22 17:31:38 +0000423 default:
bellard970a87a2003-06-21 13:13:25 +0000424 pc = env->segs[R_CS].base + env->eip;
ths5fafdf22007-09-16 21:08:06 +0000425 fprintf(stderr, "qemu: 0x%08lx: unhandled CPU exception 0x%x - aborting\n",
bellardbc8a22c2003-03-30 21:02:40 +0000426 (long)pc, trapnr);
bellard1b6b0292003-03-22 17:31:38 +0000427 abort();
428 }
bellard66fb9762003-03-23 01:06:05 +0000429 process_pending_signals(env);
bellard1b6b0292003-03-22 17:31:38 +0000430 }
431}
bellardb346ff42003-06-15 20:05:50 +0000432#endif
433
434#ifdef TARGET_ARM
435
Paul Brookd8fd2952012-03-30 18:02:50 +0100436#define get_user_code_u32(x, gaddr, doswap) \
437 ({ abi_long __r = get_user_u32((x), (gaddr)); \
438 if (!__r && (doswap)) { \
439 (x) = bswap32(x); \
440 } \
441 __r; \
442 })
443
444#define get_user_code_u16(x, gaddr, doswap) \
445 ({ abi_long __r = get_user_u16((x), (gaddr)); \
446 if (!__r && (doswap)) { \
447 (x) = bswap16(x); \
448 } \
449 __r; \
450 })
451
Peter Maydell1861c452013-09-03 20:12:13 +0100452#ifdef TARGET_ABI32
453/* Commpage handling -- there is no commpage for AArch64 */
454
Dr. David Alan Gilbert97cc7562011-08-31 17:24:34 +0100455/*
456 * See the Linux kernel's Documentation/arm/kernel_user_helpers.txt
457 * Input:
458 * r0 = pointer to oldval
459 * r1 = pointer to newval
460 * r2 = pointer to target value
461 *
462 * Output:
463 * r0 = 0 if *ptr was changed, non-0 if no exchange happened
464 * C set if *ptr was changed, clear if no exchange happened
465 *
466 * Note segv's in kernel helpers are a bit tricky, we can set the
467 * data address sensibly but the PC address is just the entry point.
468 */
469static void arm_kernel_cmpxchg64_helper(CPUARMState *env)
470{
471 uint64_t oldval, newval, val;
472 uint32_t addr, cpsr;
473 target_siginfo_t info;
474
475 /* Based on the 32 bit code in do_kernel_trap */
476
477 /* XXX: This only works between threads, not between processes.
478 It's probably possible to implement this with native host
479 operations. However things like ldrex/strex are much harder so
480 there's not much point trying. */
481 start_exclusive();
482 cpsr = cpsr_read(env);
483 addr = env->regs[2];
484
485 if (get_user_u64(oldval, env->regs[0])) {
486 env->cp15.c6_data = env->regs[0];
487 goto segv;
488 };
489
490 if (get_user_u64(newval, env->regs[1])) {
491 env->cp15.c6_data = env->regs[1];
492 goto segv;
493 };
494
495 if (get_user_u64(val, addr)) {
496 env->cp15.c6_data = addr;
497 goto segv;
498 }
499
500 if (val == oldval) {
501 val = newval;
502
503 if (put_user_u64(val, addr)) {
504 env->cp15.c6_data = addr;
505 goto segv;
506 };
507
508 env->regs[0] = 0;
509 cpsr |= CPSR_C;
510 } else {
511 env->regs[0] = -1;
512 cpsr &= ~CPSR_C;
513 }
514 cpsr_write(env, cpsr, CPSR_C);
515 end_exclusive();
516 return;
517
518segv:
519 end_exclusive();
520 /* We get the PC of the entry address - which is as good as anything,
521 on a real kernel what you get depends on which mode it uses. */
522 info.si_signo = SIGSEGV;
523 info.si_errno = 0;
524 /* XXX: check env->error_code */
525 info.si_code = TARGET_SEGV_MAPERR;
526 info._sifields._sigfault._addr = env->cp15.c6_data;
527 queue_signal(env, info.si_signo, &info);
528
529 end_exclusive();
530}
531
pbrookfbb4a2e2008-05-29 00:20:44 +0000532/* Handle a jump to the kernel code page. */
533static int
534do_kernel_trap(CPUARMState *env)
535{
536 uint32_t addr;
537 uint32_t cpsr;
538 uint32_t val;
539
540 switch (env->regs[15]) {
541 case 0xffff0fa0: /* __kernel_memory_barrier */
542 /* ??? No-op. Will need to do better for SMP. */
543 break;
544 case 0xffff0fc0: /* __kernel_cmpxchg */
pbrookd5975362008-06-07 20:50:51 +0000545 /* XXX: This only works between threads, not between processes.
546 It's probably possible to implement this with native host
547 operations. However things like ldrex/strex are much harder so
548 there's not much point trying. */
549 start_exclusive();
pbrookfbb4a2e2008-05-29 00:20:44 +0000550 cpsr = cpsr_read(env);
551 addr = env->regs[2];
552 /* FIXME: This should SEGV if the access fails. */
553 if (get_user_u32(val, addr))
554 val = ~env->regs[0];
555 if (val == env->regs[0]) {
556 val = env->regs[1];
557 /* FIXME: Check for segfaults. */
558 put_user_u32(val, addr);
559 env->regs[0] = 0;
560 cpsr |= CPSR_C;
561 } else {
562 env->regs[0] = -1;
563 cpsr &= ~CPSR_C;
564 }
565 cpsr_write(env, cpsr, CPSR_C);
pbrookd5975362008-06-07 20:50:51 +0000566 end_exclusive();
pbrookfbb4a2e2008-05-29 00:20:44 +0000567 break;
568 case 0xffff0fe0: /* __kernel_get_tls */
Peter Maydelle4fe8302014-01-04 22:15:45 +0000569 env->regs[0] = env->cp15.tpidrro_el0;
pbrookfbb4a2e2008-05-29 00:20:44 +0000570 break;
Dr. David Alan Gilbert97cc7562011-08-31 17:24:34 +0100571 case 0xffff0f60: /* __kernel_cmpxchg64 */
572 arm_kernel_cmpxchg64_helper(env);
573 break;
574
pbrookfbb4a2e2008-05-29 00:20:44 +0000575 default:
576 return 1;
577 }
578 /* Jump back to the caller. */
579 addr = env->regs[14];
580 if (addr & 1) {
581 env->thumb = 1;
582 addr &= ~1;
583 }
584 env->regs[15] = addr;
585
586 return 0;
587}
588
Michael Matzfa2ef212014-01-04 22:15:47 +0000589/* Store exclusive handling for AArch32 */
Paul Brook426f5ab2009-11-22 21:35:13 +0000590static int do_strex(CPUARMState *env)
591{
Peter Maydell03d05e22014-01-04 22:15:47 +0000592 uint64_t val;
Paul Brook426f5ab2009-11-22 21:35:13 +0000593 int size;
594 int rc = 1;
595 int segv = 0;
596 uint32_t addr;
597 start_exclusive();
Peter Maydell03d05e22014-01-04 22:15:47 +0000598 if (env->exclusive_addr != env->exclusive_test) {
Paul Brook426f5ab2009-11-22 21:35:13 +0000599 goto fail;
600 }
Peter Maydell03d05e22014-01-04 22:15:47 +0000601 /* We know we're always AArch32 so the address is in uint32_t range
602 * unless it was the -1 exclusive-monitor-lost value (which won't
603 * match exclusive_test above).
604 */
605 assert(extract64(env->exclusive_addr, 32, 32) == 0);
606 addr = env->exclusive_addr;
Paul Brook426f5ab2009-11-22 21:35:13 +0000607 size = env->exclusive_info & 0xf;
608 switch (size) {
609 case 0:
610 segv = get_user_u8(val, addr);
611 break;
612 case 1:
613 segv = get_user_u16(val, addr);
614 break;
615 case 2:
616 case 3:
617 segv = get_user_u32(val, addr);
618 break;
Aurelien Jarnof7001a32009-12-24 00:17:12 +0100619 default:
620 abort();
Paul Brook426f5ab2009-11-22 21:35:13 +0000621 }
622 if (segv) {
623 env->cp15.c6_data = addr;
624 goto done;
625 }
Paul Brook426f5ab2009-11-22 21:35:13 +0000626 if (size == 3) {
Peter Maydell03d05e22014-01-04 22:15:47 +0000627 uint32_t valhi;
628 segv = get_user_u32(valhi, addr + 4);
Paul Brook426f5ab2009-11-22 21:35:13 +0000629 if (segv) {
630 env->cp15.c6_data = addr + 4;
631 goto done;
632 }
Peter Maydell03d05e22014-01-04 22:15:47 +0000633 val = deposit64(val, 32, 32, valhi);
Paul Brook426f5ab2009-11-22 21:35:13 +0000634 }
Peter Maydell03d05e22014-01-04 22:15:47 +0000635 if (val != env->exclusive_val) {
636 goto fail;
637 }
638
Paul Brook426f5ab2009-11-22 21:35:13 +0000639 val = env->regs[(env->exclusive_info >> 8) & 0xf];
640 switch (size) {
641 case 0:
642 segv = put_user_u8(val, addr);
643 break;
644 case 1:
645 segv = put_user_u16(val, addr);
646 break;
647 case 2:
648 case 3:
649 segv = put_user_u32(val, addr);
650 break;
651 }
652 if (segv) {
653 env->cp15.c6_data = addr;
654 goto done;
655 }
656 if (size == 3) {
657 val = env->regs[(env->exclusive_info >> 12) & 0xf];
Peter Maydell2c9adbd2010-12-07 15:37:34 +0000658 segv = put_user_u32(val, addr + 4);
Paul Brook426f5ab2009-11-22 21:35:13 +0000659 if (segv) {
660 env->cp15.c6_data = addr + 4;
661 goto done;
662 }
663 }
664 rc = 0;
665fail:
Paul Brook725b8a62009-12-11 15:38:10 +0000666 env->regs[15] += 4;
Paul Brook426f5ab2009-11-22 21:35:13 +0000667 env->regs[(env->exclusive_info >> 4) & 0xf] = rc;
668done:
669 end_exclusive();
670 return segv;
671}
672
bellardb346ff42003-06-15 20:05:50 +0000673void cpu_loop(CPUARMState *env)
674{
Andreas Färber0315c312012-12-17 07:34:52 +0100675 CPUState *cs = CPU(arm_env_get_cpu(env));
bellardb346ff42003-06-15 20:05:50 +0000676 int trapnr;
677 unsigned int n, insn;
Anthony Liguoric227f092009-10-01 16:12:16 -0500678 target_siginfo_t info;
bellardb5ff1b32005-11-26 10:38:39 +0000679 uint32_t addr;
ths3b46e622007-09-17 08:09:54 +0000680
bellardb346ff42003-06-15 20:05:50 +0000681 for(;;) {
Andreas Färber0315c312012-12-17 07:34:52 +0100682 cpu_exec_start(cs);
bellardb346ff42003-06-15 20:05:50 +0000683 trapnr = cpu_arm_exec(env);
Andreas Färber0315c312012-12-17 07:34:52 +0100684 cpu_exec_end(cs);
bellardb346ff42003-06-15 20:05:50 +0000685 switch(trapnr) {
686 case EXCP_UDEF:
bellardc6981052004-02-16 21:49:03 +0000687 {
688 TaskState *ts = env->opaque;
689 uint32_t opcode;
aurel326d9a42b2008-04-07 20:30:53 +0000690 int rc;
bellardc6981052004-02-16 21:49:03 +0000691
692 /* we handle the FPU emulation here, as Linux */
693 /* we get the opcode */
bellard2f619692007-11-16 10:46:05 +0000694 /* FIXME - what to do if get_user() fails? */
Paul Brookd8fd2952012-03-30 18:02:50 +0100695 get_user_code_u32(opcode, env->regs[15], env->bswap_code);
ths3b46e622007-09-17 08:09:54 +0000696
aurel326d9a42b2008-04-07 20:30:53 +0000697 rc = EmulateAll(opcode, &ts->fpa, env);
698 if (rc == 0) { /* illegal instruction */
bellardc6981052004-02-16 21:49:03 +0000699 info.si_signo = SIGILL;
700 info.si_errno = 0;
701 info.si_code = TARGET_ILL_ILLOPN;
702 info._sifields._sigfault._addr = env->regs[15];
pbrook624f7972008-05-31 16:11:38 +0000703 queue_signal(env, info.si_signo, &info);
aurel326d9a42b2008-04-07 20:30:53 +0000704 } else if (rc < 0) { /* FP exception */
705 int arm_fpe=0;
706
707 /* translate softfloat flags to FPSR flags */
708 if (-rc & float_flag_invalid)
709 arm_fpe |= BIT_IOC;
710 if (-rc & float_flag_divbyzero)
711 arm_fpe |= BIT_DZC;
712 if (-rc & float_flag_overflow)
713 arm_fpe |= BIT_OFC;
714 if (-rc & float_flag_underflow)
715 arm_fpe |= BIT_UFC;
716 if (-rc & float_flag_inexact)
717 arm_fpe |= BIT_IXC;
718
719 FPSR fpsr = ts->fpa.fpsr;
720 //printf("fpsr 0x%x, arm_fpe 0x%x\n",fpsr,arm_fpe);
721
722 if (fpsr & (arm_fpe << 16)) { /* exception enabled? */
723 info.si_signo = SIGFPE;
724 info.si_errno = 0;
725
726 /* ordered by priority, least first */
727 if (arm_fpe & BIT_IXC) info.si_code = TARGET_FPE_FLTRES;
728 if (arm_fpe & BIT_UFC) info.si_code = TARGET_FPE_FLTUND;
729 if (arm_fpe & BIT_OFC) info.si_code = TARGET_FPE_FLTOVF;
730 if (arm_fpe & BIT_DZC) info.si_code = TARGET_FPE_FLTDIV;
731 if (arm_fpe & BIT_IOC) info.si_code = TARGET_FPE_FLTINV;
732
733 info._sifields._sigfault._addr = env->regs[15];
pbrook624f7972008-05-31 16:11:38 +0000734 queue_signal(env, info.si_signo, &info);
aurel326d9a42b2008-04-07 20:30:53 +0000735 } else {
736 env->regs[15] += 4;
737 }
738
739 /* accumulate unenabled exceptions */
740 if ((!(fpsr & BIT_IXE)) && (arm_fpe & BIT_IXC))
741 fpsr |= BIT_IXC;
742 if ((!(fpsr & BIT_UFE)) && (arm_fpe & BIT_UFC))
743 fpsr |= BIT_UFC;
744 if ((!(fpsr & BIT_OFE)) && (arm_fpe & BIT_OFC))
745 fpsr |= BIT_OFC;
746 if ((!(fpsr & BIT_DZE)) && (arm_fpe & BIT_DZC))
747 fpsr |= BIT_DZC;
748 if ((!(fpsr & BIT_IOE)) && (arm_fpe & BIT_IOC))
749 fpsr |= BIT_IOC;
750 ts->fpa.fpsr=fpsr;
751 } else { /* everything OK */
bellardc6981052004-02-16 21:49:03 +0000752 /* increment PC */
753 env->regs[15] += 4;
754 }
755 }
bellardb346ff42003-06-15 20:05:50 +0000756 break;
757 case EXCP_SWI:
pbrook06c949e2006-02-04 19:35:26 +0000758 case EXCP_BKPT:
bellardb346ff42003-06-15 20:05:50 +0000759 {
pbrookce4defa2006-02-09 16:49:55 +0000760 env->eabi = 1;
bellardb346ff42003-06-15 20:05:50 +0000761 /* system call */
pbrook06c949e2006-02-04 19:35:26 +0000762 if (trapnr == EXCP_BKPT) {
763 if (env->thumb) {
bellard2f619692007-11-16 10:46:05 +0000764 /* FIXME - what to do if get_user() fails? */
Paul Brookd8fd2952012-03-30 18:02:50 +0100765 get_user_code_u16(insn, env->regs[15], env->bswap_code);
pbrook06c949e2006-02-04 19:35:26 +0000766 n = insn & 0xff;
767 env->regs[15] += 2;
768 } else {
bellard2f619692007-11-16 10:46:05 +0000769 /* FIXME - what to do if get_user() fails? */
Paul Brookd8fd2952012-03-30 18:02:50 +0100770 get_user_code_u32(insn, env->regs[15], env->bswap_code);
pbrook06c949e2006-02-04 19:35:26 +0000771 n = (insn & 0xf) | ((insn >> 4) & 0xff0);
772 env->regs[15] += 4;
773 }
bellard192c7bd2005-04-27 20:11:21 +0000774 } else {
pbrook06c949e2006-02-04 19:35:26 +0000775 if (env->thumb) {
bellard2f619692007-11-16 10:46:05 +0000776 /* FIXME - what to do if get_user() fails? */
Paul Brookd8fd2952012-03-30 18:02:50 +0100777 get_user_code_u16(insn, env->regs[15] - 2,
778 env->bswap_code);
pbrook06c949e2006-02-04 19:35:26 +0000779 n = insn & 0xff;
780 } else {
bellard2f619692007-11-16 10:46:05 +0000781 /* FIXME - what to do if get_user() fails? */
Paul Brookd8fd2952012-03-30 18:02:50 +0100782 get_user_code_u32(insn, env->regs[15] - 4,
783 env->bswap_code);
pbrook06c949e2006-02-04 19:35:26 +0000784 n = insn & 0xffffff;
785 }
bellard192c7bd2005-04-27 20:11:21 +0000786 }
787
bellard6f1f31c2004-04-25 18:00:45 +0000788 if (n == ARM_NR_cacheflush) {
Blue Swirldcfd14b2011-05-14 11:55:30 +0000789 /* nop */
bellarda4f81972005-04-23 18:25:41 +0000790 } else if (n == ARM_NR_semihosting
791 || n == ARM_NR_thumb_semihosting) {
792 env->regs[0] = do_arm_semihosting (env);
Alexander Graf3a1363a2012-05-29 05:30:26 +0000793 } else if (n == 0 || n >= ARM_SYSCALL_BASE || env->thumb) {
bellardb346ff42003-06-15 20:05:50 +0000794 /* linux syscall */
pbrookce4defa2006-02-09 16:49:55 +0000795 if (env->thumb || n == 0) {
bellard192c7bd2005-04-27 20:11:21 +0000796 n = env->regs[7];
797 } else {
798 n -= ARM_SYSCALL_BASE;
pbrookce4defa2006-02-09 16:49:55 +0000799 env->eabi = 0;
bellard192c7bd2005-04-27 20:11:21 +0000800 }
pbrookfbb4a2e2008-05-29 00:20:44 +0000801 if ( n > ARM_NR_BASE) {
802 switch (n) {
803 case ARM_NR_cacheflush:
Blue Swirldcfd14b2011-05-14 11:55:30 +0000804 /* nop */
pbrookfbb4a2e2008-05-29 00:20:44 +0000805 break;
806 case ARM_NR_set_tls:
807 cpu_set_tls(env, env->regs[0]);
808 env->regs[0] = 0;
809 break;
810 default:
811 gemu_log("qemu: Unsupported ARM syscall: 0x%x\n",
812 n);
813 env->regs[0] = -TARGET_ENOSYS;
814 break;
815 }
816 } else {
817 env->regs[0] = do_syscall(env,
818 n,
819 env->regs[0],
820 env->regs[1],
821 env->regs[2],
822 env->regs[3],
823 env->regs[4],
Peter Maydell5945cfc2011-06-16 17:37:13 +0100824 env->regs[5],
825 0, 0);
pbrookfbb4a2e2008-05-29 00:20:44 +0000826 }
bellardb346ff42003-06-15 20:05:50 +0000827 } else {
828 goto error;
829 }
830 }
831 break;
bellard43fff232003-07-09 19:31:39 +0000832 case EXCP_INTERRUPT:
833 /* just indicate that signals should be handled asap */
834 break;
bellard68016c62005-02-07 23:12:27 +0000835 case EXCP_PREFETCH_ABORT:
balrogeae473c2008-07-29 14:09:57 +0000836 addr = env->cp15.c6_insn;
bellardb5ff1b32005-11-26 10:38:39 +0000837 goto do_segv;
bellard68016c62005-02-07 23:12:27 +0000838 case EXCP_DATA_ABORT:
balrogeae473c2008-07-29 14:09:57 +0000839 addr = env->cp15.c6_data;
bellardb5ff1b32005-11-26 10:38:39 +0000840 do_segv:
bellard68016c62005-02-07 23:12:27 +0000841 {
842 info.si_signo = SIGSEGV;
843 info.si_errno = 0;
844 /* XXX: check env->error_code */
845 info.si_code = TARGET_SEGV_MAPERR;
bellardb5ff1b32005-11-26 10:38:39 +0000846 info._sifields._sigfault._addr = addr;
pbrook624f7972008-05-31 16:11:38 +0000847 queue_signal(env, info.si_signo, &info);
bellard68016c62005-02-07 23:12:27 +0000848 }
849 break;
bellard1fddef42005-04-17 19:16:13 +0000850 case EXCP_DEBUG:
851 {
852 int sig;
853
Andreas Färberdb6b81d2013-06-27 19:49:31 +0200854 sig = gdb_handlesig(cs, TARGET_SIGTRAP);
bellard1fddef42005-04-17 19:16:13 +0000855 if (sig)
856 {
857 info.si_signo = sig;
858 info.si_errno = 0;
859 info.si_code = TARGET_TRAP_BRKPT;
pbrook624f7972008-05-31 16:11:38 +0000860 queue_signal(env, info.si_signo, &info);
bellard1fddef42005-04-17 19:16:13 +0000861 }
862 }
863 break;
pbrookfbb4a2e2008-05-29 00:20:44 +0000864 case EXCP_KERNEL_TRAP:
865 if (do_kernel_trap(env))
866 goto error;
867 break;
Paul Brook426f5ab2009-11-22 21:35:13 +0000868 case EXCP_STREX:
869 if (do_strex(env)) {
870 addr = env->cp15.c6_data;
871 goto do_segv;
872 }
Paul Brooke9273452009-11-24 13:10:08 +0000873 break;
bellardb346ff42003-06-15 20:05:50 +0000874 default:
875 error:
ths5fafdf22007-09-16 21:08:06 +0000876 fprintf(stderr, "qemu: unhandled CPU exception 0x%x - aborting\n",
bellardb346ff42003-06-15 20:05:50 +0000877 trapnr);
Andreas Färber878096e2013-05-27 01:33:50 +0200878 cpu_dump_state(cs, stderr, fprintf, 0);
bellardb346ff42003-06-15 20:05:50 +0000879 abort();
880 }
881 process_pending_signals(env);
882 }
883}
884
Peter Maydell1861c452013-09-03 20:12:13 +0100885#else
886
Michael Matzfa2ef212014-01-04 22:15:47 +0000887/*
888 * Handle AArch64 store-release exclusive
889 *
890 * rs = gets the status result of store exclusive
891 * rt = is the register that is stored
892 * rt2 = is the second register store (in STP)
893 *
894 */
895static int do_strex_a64(CPUARMState *env)
896{
897 uint64_t val;
898 int size;
899 bool is_pair;
900 int rc = 1;
901 int segv = 0;
902 uint64_t addr;
903 int rs, rt, rt2;
904
905 start_exclusive();
906 /* size | is_pair << 2 | (rs << 4) | (rt << 9) | (rt2 << 14)); */
907 size = extract32(env->exclusive_info, 0, 2);
908 is_pair = extract32(env->exclusive_info, 2, 1);
909 rs = extract32(env->exclusive_info, 4, 5);
910 rt = extract32(env->exclusive_info, 9, 5);
911 rt2 = extract32(env->exclusive_info, 14, 5);
912
913 addr = env->exclusive_addr;
914
915 if (addr != env->exclusive_test) {
916 goto finish;
917 }
918
919 switch (size) {
920 case 0:
921 segv = get_user_u8(val, addr);
922 break;
923 case 1:
924 segv = get_user_u16(val, addr);
925 break;
926 case 2:
927 segv = get_user_u32(val, addr);
928 break;
929 case 3:
930 segv = get_user_u64(val, addr);
931 break;
932 default:
933 abort();
934 }
935 if (segv) {
936 env->cp15.c6_data = addr;
937 goto error;
938 }
939 if (val != env->exclusive_val) {
940 goto finish;
941 }
942 if (is_pair) {
943 if (size == 2) {
944 segv = get_user_u32(val, addr + 4);
945 } else {
946 segv = get_user_u64(val, addr + 8);
947 }
948 if (segv) {
949 env->cp15.c6_data = addr + (size == 2 ? 4 : 8);
950 goto error;
951 }
952 if (val != env->exclusive_high) {
953 goto finish;
954 }
955 }
Janne Grunau2ea5a2c2014-02-20 10:35:56 +0000956 /* handle the zero register */
957 val = rt == 31 ? 0 : env->xregs[rt];
Michael Matzfa2ef212014-01-04 22:15:47 +0000958 switch (size) {
959 case 0:
960 segv = put_user_u8(val, addr);
961 break;
962 case 1:
963 segv = put_user_u16(val, addr);
964 break;
965 case 2:
966 segv = put_user_u32(val, addr);
967 break;
968 case 3:
969 segv = put_user_u64(val, addr);
970 break;
971 }
972 if (segv) {
973 goto error;
974 }
975 if (is_pair) {
Janne Grunau2ea5a2c2014-02-20 10:35:56 +0000976 /* handle the zero register */
977 val = rt2 == 31 ? 0 : env->xregs[rt2];
Michael Matzfa2ef212014-01-04 22:15:47 +0000978 if (size == 2) {
979 segv = put_user_u32(val, addr + 4);
980 } else {
981 segv = put_user_u64(val, addr + 8);
982 }
983 if (segv) {
984 env->cp15.c6_data = addr + (size == 2 ? 4 : 8);
985 goto error;
986 }
987 }
988 rc = 0;
989finish:
990 env->pc += 4;
991 /* rs == 31 encodes a write to the ZR, thus throwing away
992 * the status return. This is rather silly but valid.
993 */
994 if (rs < 31) {
995 env->xregs[rs] = rc;
996 }
997error:
998 /* instruction faulted, PC does not advance */
999 /* either way a strex releases any exclusive lock we have */
1000 env->exclusive_addr = -1;
1001 end_exclusive();
1002 return segv;
1003}
1004
Peter Maydell1861c452013-09-03 20:12:13 +01001005/* AArch64 main loop */
1006void cpu_loop(CPUARMState *env)
1007{
1008 CPUState *cs = CPU(arm_env_get_cpu(env));
1009 int trapnr, sig;
1010 target_siginfo_t info;
1011 uint32_t addr;
1012
1013 for (;;) {
1014 cpu_exec_start(cs);
1015 trapnr = cpu_arm_exec(env);
1016 cpu_exec_end(cs);
1017
1018 switch (trapnr) {
1019 case EXCP_SWI:
1020 env->xregs[0] = do_syscall(env,
1021 env->xregs[8],
1022 env->xregs[0],
1023 env->xregs[1],
1024 env->xregs[2],
1025 env->xregs[3],
1026 env->xregs[4],
1027 env->xregs[5],
1028 0, 0);
1029 break;
1030 case EXCP_INTERRUPT:
1031 /* just indicate that signals should be handled asap */
1032 break;
1033 case EXCP_UDEF:
1034 info.si_signo = SIGILL;
1035 info.si_errno = 0;
1036 info.si_code = TARGET_ILL_ILLOPN;
1037 info._sifields._sigfault._addr = env->pc;
1038 queue_signal(env, info.si_signo, &info);
1039 break;
1040 case EXCP_PREFETCH_ABORT:
1041 addr = env->cp15.c6_insn;
1042 goto do_segv;
1043 case EXCP_DATA_ABORT:
1044 addr = env->cp15.c6_data;
1045 do_segv:
1046 info.si_signo = SIGSEGV;
1047 info.si_errno = 0;
1048 /* XXX: check env->error_code */
1049 info.si_code = TARGET_SEGV_MAPERR;
1050 info._sifields._sigfault._addr = addr;
1051 queue_signal(env, info.si_signo, &info);
1052 break;
1053 case EXCP_DEBUG:
1054 case EXCP_BKPT:
1055 sig = gdb_handlesig(cs, TARGET_SIGTRAP);
1056 if (sig) {
1057 info.si_signo = sig;
1058 info.si_errno = 0;
1059 info.si_code = TARGET_TRAP_BRKPT;
1060 queue_signal(env, info.si_signo, &info);
1061 }
1062 break;
1063 case EXCP_STREX:
Michael Matzfa2ef212014-01-04 22:15:47 +00001064 if (do_strex_a64(env)) {
Peter Maydell1861c452013-09-03 20:12:13 +01001065 addr = env->cp15.c6_data;
1066 goto do_segv;
1067 }
1068 break;
1069 default:
1070 fprintf(stderr, "qemu: unhandled CPU exception 0x%x - aborting\n",
1071 trapnr);
1072 cpu_dump_state(cs, stderr, fprintf, 0);
1073 abort();
1074 }
1075 process_pending_signals(env);
Michael Matzfa2ef212014-01-04 22:15:47 +00001076 /* Exception return on AArch64 always clears the exclusive monitor,
1077 * so any return to running guest code implies this.
1078 * A strex (successful or otherwise) also clears the monitor, so
1079 * we don't need to specialcase EXCP_STREX.
1080 */
1081 env->exclusive_addr = -1;
Peter Maydell1861c452013-09-03 20:12:13 +01001082 }
1083}
1084#endif /* ndef TARGET_ABI32 */
1085
bellardb346ff42003-06-15 20:05:50 +00001086#endif
bellard1b6b0292003-03-22 17:31:38 +00001087
Guan Xuetaod2fbca92011-04-12 16:27:03 +08001088#ifdef TARGET_UNICORE32
1089
Andreas Färber05390242012-02-25 03:37:53 +01001090void cpu_loop(CPUUniCore32State *env)
Guan Xuetaod2fbca92011-04-12 16:27:03 +08001091{
Andreas Färber0315c312012-12-17 07:34:52 +01001092 CPUState *cs = CPU(uc32_env_get_cpu(env));
Guan Xuetaod2fbca92011-04-12 16:27:03 +08001093 int trapnr;
1094 unsigned int n, insn;
1095 target_siginfo_t info;
1096
1097 for (;;) {
Andreas Färber0315c312012-12-17 07:34:52 +01001098 cpu_exec_start(cs);
Guan Xuetaod2fbca92011-04-12 16:27:03 +08001099 trapnr = uc32_cpu_exec(env);
Andreas Färber0315c312012-12-17 07:34:52 +01001100 cpu_exec_end(cs);
Guan Xuetaod2fbca92011-04-12 16:27:03 +08001101 switch (trapnr) {
1102 case UC32_EXCP_PRIV:
1103 {
1104 /* system call */
1105 get_user_u32(insn, env->regs[31] - 4);
1106 n = insn & 0xffffff;
1107
1108 if (n >= UC32_SYSCALL_BASE) {
1109 /* linux syscall */
1110 n -= UC32_SYSCALL_BASE;
1111 if (n == UC32_SYSCALL_NR_set_tls) {
1112 cpu_set_tls(env, env->regs[0]);
1113 env->regs[0] = 0;
1114 } else {
1115 env->regs[0] = do_syscall(env,
1116 n,
1117 env->regs[0],
1118 env->regs[1],
1119 env->regs[2],
1120 env->regs[3],
1121 env->regs[4],
Peter Maydell5945cfc2011-06-16 17:37:13 +01001122 env->regs[5],
1123 0, 0);
Guan Xuetaod2fbca92011-04-12 16:27:03 +08001124 }
1125 } else {
1126 goto error;
1127 }
1128 }
1129 break;
Guan Xuetaod48813d2012-08-10 14:42:23 +08001130 case UC32_EXCP_DTRAP:
1131 case UC32_EXCP_ITRAP:
Guan Xuetaod2fbca92011-04-12 16:27:03 +08001132 info.si_signo = SIGSEGV;
1133 info.si_errno = 0;
1134 /* XXX: check env->error_code */
1135 info.si_code = TARGET_SEGV_MAPERR;
1136 info._sifields._sigfault._addr = env->cp0.c4_faultaddr;
1137 queue_signal(env, info.si_signo, &info);
1138 break;
1139 case EXCP_INTERRUPT:
1140 /* just indicate that signals should be handled asap */
1141 break;
1142 case EXCP_DEBUG:
1143 {
1144 int sig;
1145
Andreas Färberdb6b81d2013-06-27 19:49:31 +02001146 sig = gdb_handlesig(cs, TARGET_SIGTRAP);
Guan Xuetaod2fbca92011-04-12 16:27:03 +08001147 if (sig) {
1148 info.si_signo = sig;
1149 info.si_errno = 0;
1150 info.si_code = TARGET_TRAP_BRKPT;
1151 queue_signal(env, info.si_signo, &info);
1152 }
1153 }
1154 break;
1155 default:
1156 goto error;
1157 }
1158 process_pending_signals(env);
1159 }
1160
1161error:
1162 fprintf(stderr, "qemu: unhandled CPU exception 0x%x - aborting\n", trapnr);
Andreas Färber878096e2013-05-27 01:33:50 +02001163 cpu_dump_state(cs, stderr, fprintf, 0);
Guan Xuetaod2fbca92011-04-12 16:27:03 +08001164 abort();
1165}
1166#endif
1167
bellard93ac68b2003-09-30 20:57:29 +00001168#ifdef TARGET_SPARC
blueswir1ed23fbd2008-08-30 09:20:21 +00001169#define SPARC64_STACK_BIAS 2047
bellard93ac68b2003-09-30 20:57:29 +00001170
bellard060366c2004-01-04 15:50:01 +00001171//#define DEBUG_WIN
1172
bellard2623cba2005-02-19 17:25:31 +00001173/* WARNING: dealing with register windows _is_ complicated. More info
1174 can be found at http://www.sics.se/~psm/sparcstack.html */
bellard060366c2004-01-04 15:50:01 +00001175static inline int get_reg_index(CPUSPARCState *env, int cwp, int index)
1176{
blueswir11a140262008-06-07 08:07:37 +00001177 index = (index + cwp * 16) % (16 * env->nwindows);
bellard060366c2004-01-04 15:50:01 +00001178 /* wrap handling : if cwp is on the last window, then we use the
1179 registers 'after' the end */
blueswir11a140262008-06-07 08:07:37 +00001180 if (index < 8 && env->cwp == env->nwindows - 1)
1181 index += 16 * env->nwindows;
bellard060366c2004-01-04 15:50:01 +00001182 return index;
1183}
1184
bellard2623cba2005-02-19 17:25:31 +00001185/* save the register window 'cwp1' */
1186static inline void save_window_offset(CPUSPARCState *env, int cwp1)
bellard060366c2004-01-04 15:50:01 +00001187{
bellard2623cba2005-02-19 17:25:31 +00001188 unsigned int i;
blueswir1992f48a2007-10-14 16:27:31 +00001189 abi_ulong sp_ptr;
ths3b46e622007-09-17 08:09:54 +00001190
pbrook53a59602006-03-25 19:31:22 +00001191 sp_ptr = env->regbase[get_reg_index(env, cwp1, 6)];
blueswir1ed23fbd2008-08-30 09:20:21 +00001192#ifdef TARGET_SPARC64
1193 if (sp_ptr & 3)
1194 sp_ptr += SPARC64_STACK_BIAS;
1195#endif
bellard060366c2004-01-04 15:50:01 +00001196#if defined(DEBUG_WIN)
blueswir12daf0282008-06-15 18:02:48 +00001197 printf("win_overflow: sp_ptr=0x" TARGET_ABI_FMT_lx " save_cwp=%d\n",
1198 sp_ptr, cwp1);
bellard060366c2004-01-04 15:50:01 +00001199#endif
bellard2623cba2005-02-19 17:25:31 +00001200 for(i = 0; i < 16; i++) {
bellard2f619692007-11-16 10:46:05 +00001201 /* FIXME - what to do if put_user() fails? */
1202 put_user_ual(env->regbase[get_reg_index(env, cwp1, 8 + i)], sp_ptr);
blueswir1992f48a2007-10-14 16:27:31 +00001203 sp_ptr += sizeof(abi_ulong);
bellard2623cba2005-02-19 17:25:31 +00001204 }
bellard060366c2004-01-04 15:50:01 +00001205}
1206
1207static void save_window(CPUSPARCState *env)
1208{
bellard5ef54112006-07-18 21:14:09 +00001209#ifndef TARGET_SPARC64
bellard2623cba2005-02-19 17:25:31 +00001210 unsigned int new_wim;
blueswir11a140262008-06-07 08:07:37 +00001211 new_wim = ((env->wim >> 1) | (env->wim << (env->nwindows - 1))) &
1212 ((1LL << env->nwindows) - 1);
1213 save_window_offset(env, cpu_cwp_dec(env, env->cwp - 2));
bellard2623cba2005-02-19 17:25:31 +00001214 env->wim = new_wim;
bellard5ef54112006-07-18 21:14:09 +00001215#else
blueswir11a140262008-06-07 08:07:37 +00001216 save_window_offset(env, cpu_cwp_dec(env, env->cwp - 2));
bellard5ef54112006-07-18 21:14:09 +00001217 env->cansave++;
1218 env->canrestore--;
1219#endif
bellard060366c2004-01-04 15:50:01 +00001220}
1221
1222static void restore_window(CPUSPARCState *env)
1223{
blueswir1eda52952008-08-27 19:19:44 +00001224#ifndef TARGET_SPARC64
1225 unsigned int new_wim;
1226#endif
1227 unsigned int i, cwp1;
blueswir1992f48a2007-10-14 16:27:31 +00001228 abi_ulong sp_ptr;
ths3b46e622007-09-17 08:09:54 +00001229
blueswir1eda52952008-08-27 19:19:44 +00001230#ifndef TARGET_SPARC64
blueswir11a140262008-06-07 08:07:37 +00001231 new_wim = ((env->wim << 1) | (env->wim >> (env->nwindows - 1))) &
1232 ((1LL << env->nwindows) - 1);
blueswir1eda52952008-08-27 19:19:44 +00001233#endif
ths3b46e622007-09-17 08:09:54 +00001234
bellard060366c2004-01-04 15:50:01 +00001235 /* restore the invalid window */
blueswir11a140262008-06-07 08:07:37 +00001236 cwp1 = cpu_cwp_inc(env, env->cwp + 1);
pbrook53a59602006-03-25 19:31:22 +00001237 sp_ptr = env->regbase[get_reg_index(env, cwp1, 6)];
blueswir1ed23fbd2008-08-30 09:20:21 +00001238#ifdef TARGET_SPARC64
1239 if (sp_ptr & 3)
1240 sp_ptr += SPARC64_STACK_BIAS;
1241#endif
bellard060366c2004-01-04 15:50:01 +00001242#if defined(DEBUG_WIN)
blueswir12daf0282008-06-15 18:02:48 +00001243 printf("win_underflow: sp_ptr=0x" TARGET_ABI_FMT_lx " load_cwp=%d\n",
1244 sp_ptr, cwp1);
bellard060366c2004-01-04 15:50:01 +00001245#endif
bellard2623cba2005-02-19 17:25:31 +00001246 for(i = 0; i < 16; i++) {
bellard2f619692007-11-16 10:46:05 +00001247 /* FIXME - what to do if get_user() fails? */
1248 get_user_ual(env->regbase[get_reg_index(env, cwp1, 8 + i)], sp_ptr);
blueswir1992f48a2007-10-14 16:27:31 +00001249 sp_ptr += sizeof(abi_ulong);
bellard2623cba2005-02-19 17:25:31 +00001250 }
bellard5ef54112006-07-18 21:14:09 +00001251#ifdef TARGET_SPARC64
1252 env->canrestore++;
blueswir11a140262008-06-07 08:07:37 +00001253 if (env->cleanwin < env->nwindows - 1)
1254 env->cleanwin++;
bellard5ef54112006-07-18 21:14:09 +00001255 env->cansave--;
blueswir1eda52952008-08-27 19:19:44 +00001256#else
1257 env->wim = new_wim;
bellard5ef54112006-07-18 21:14:09 +00001258#endif
bellard060366c2004-01-04 15:50:01 +00001259}
1260
1261static void flush_windows(CPUSPARCState *env)
1262{
1263 int offset, cwp1;
bellard2623cba2005-02-19 17:25:31 +00001264
1265 offset = 1;
bellard060366c2004-01-04 15:50:01 +00001266 for(;;) {
1267 /* if restore would invoke restore_window(), then we can stop */
blueswir11a140262008-06-07 08:07:37 +00001268 cwp1 = cpu_cwp_inc(env, env->cwp + offset);
blueswir1eda52952008-08-27 19:19:44 +00001269#ifndef TARGET_SPARC64
bellard060366c2004-01-04 15:50:01 +00001270 if (env->wim & (1 << cwp1))
1271 break;
blueswir1eda52952008-08-27 19:19:44 +00001272#else
1273 if (env->canrestore == 0)
1274 break;
1275 env->cansave++;
1276 env->canrestore--;
1277#endif
bellard2623cba2005-02-19 17:25:31 +00001278 save_window_offset(env, cwp1);
bellard060366c2004-01-04 15:50:01 +00001279 offset++;
1280 }
blueswir11a140262008-06-07 08:07:37 +00001281 cwp1 = cpu_cwp_inc(env, env->cwp + 1);
blueswir1eda52952008-08-27 19:19:44 +00001282#ifndef TARGET_SPARC64
1283 /* set wim so that restore will reload the registers */
bellard2623cba2005-02-19 17:25:31 +00001284 env->wim = 1 << cwp1;
blueswir1eda52952008-08-27 19:19:44 +00001285#endif
bellard2623cba2005-02-19 17:25:31 +00001286#if defined(DEBUG_WIN)
1287 printf("flush_windows: nb=%d\n", offset - 1);
bellard80a9d032005-01-03 23:31:27 +00001288#endif
bellard2623cba2005-02-19 17:25:31 +00001289}
bellard060366c2004-01-04 15:50:01 +00001290
bellard93ac68b2003-09-30 20:57:29 +00001291void cpu_loop (CPUSPARCState *env)
1292{
Andreas Färber878096e2013-05-27 01:33:50 +02001293 CPUState *cs = CPU(sparc_env_get_cpu(env));
Richard Henderson2cc20262010-04-25 11:01:25 -07001294 int trapnr;
1295 abi_long ret;
Anthony Liguoric227f092009-10-01 16:12:16 -05001296 target_siginfo_t info;
ths3b46e622007-09-17 08:09:54 +00001297
bellard060366c2004-01-04 15:50:01 +00001298 while (1) {
1299 trapnr = cpu_sparc_exec (env);
ths3b46e622007-09-17 08:09:54 +00001300
Richard Henderson20132b92012-10-09 14:50:00 -07001301 /* Compute PSR before exposing state. */
1302 if (env->cc_op != CC_OP_FLAGS) {
1303 cpu_get_psr(env);
1304 }
1305
bellard060366c2004-01-04 15:50:01 +00001306 switch (trapnr) {
bellard5ef54112006-07-18 21:14:09 +00001307#ifndef TARGET_SPARC64
ths5fafdf22007-09-16 21:08:06 +00001308 case 0x88:
bellard060366c2004-01-04 15:50:01 +00001309 case 0x90:
bellard5ef54112006-07-18 21:14:09 +00001310#else
blueswir1cb33da52007-10-09 16:34:29 +00001311 case 0x110:
bellard5ef54112006-07-18 21:14:09 +00001312 case 0x16d:
1313#endif
bellard060366c2004-01-04 15:50:01 +00001314 ret = do_syscall (env, env->gregs[1],
ths5fafdf22007-09-16 21:08:06 +00001315 env->regwptr[0], env->regwptr[1],
1316 env->regwptr[2], env->regwptr[3],
Peter Maydell5945cfc2011-06-16 17:37:13 +01001317 env->regwptr[4], env->regwptr[5],
1318 0, 0);
Richard Henderson2cc20262010-04-25 11:01:25 -07001319 if ((abi_ulong)ret >= (abi_ulong)(-515)) {
blueswir1992f48a2007-10-14 16:27:31 +00001320#if defined(TARGET_SPARC64) && !defined(TARGET_ABI32)
bellard27908722006-10-23 21:31:01 +00001321 env->xcc |= PSR_CARRY;
1322#else
bellard060366c2004-01-04 15:50:01 +00001323 env->psr |= PSR_CARRY;
bellard27908722006-10-23 21:31:01 +00001324#endif
bellard060366c2004-01-04 15:50:01 +00001325 ret = -ret;
1326 } else {
blueswir1992f48a2007-10-14 16:27:31 +00001327#if defined(TARGET_SPARC64) && !defined(TARGET_ABI32)
bellard27908722006-10-23 21:31:01 +00001328 env->xcc &= ~PSR_CARRY;
1329#else
bellard060366c2004-01-04 15:50:01 +00001330 env->psr &= ~PSR_CARRY;
bellard27908722006-10-23 21:31:01 +00001331#endif
bellard060366c2004-01-04 15:50:01 +00001332 }
1333 env->regwptr[0] = ret;
1334 /* next instruction */
1335 env->pc = env->npc;
1336 env->npc = env->npc + 4;
1337 break;
1338 case 0x83: /* flush windows */
blueswir1992f48a2007-10-14 16:27:31 +00001339#ifdef TARGET_ABI32
1340 case 0x103:
1341#endif
bellard2623cba2005-02-19 17:25:31 +00001342 flush_windows(env);
bellard060366c2004-01-04 15:50:01 +00001343 /* next instruction */
1344 env->pc = env->npc;
1345 env->npc = env->npc + 4;
1346 break;
bellard34751872005-07-02 14:31:34 +00001347#ifndef TARGET_SPARC64
bellard060366c2004-01-04 15:50:01 +00001348 case TT_WIN_OVF: /* window overflow */
1349 save_window(env);
1350 break;
1351 case TT_WIN_UNF: /* window underflow */
1352 restore_window(env);
1353 break;
bellard61ff6f52005-02-15 22:54:53 +00001354 case TT_TFAULT:
1355 case TT_DFAULT:
1356 {
Richard Henderson59f71822011-10-25 10:34:07 -07001357 info.si_signo = TARGET_SIGSEGV;
bellard61ff6f52005-02-15 22:54:53 +00001358 info.si_errno = 0;
1359 /* XXX: check env->error_code */
1360 info.si_code = TARGET_SEGV_MAPERR;
1361 info._sifields._sigfault._addr = env->mmuregs[4];
pbrook624f7972008-05-31 16:11:38 +00001362 queue_signal(env, info.si_signo, &info);
bellard61ff6f52005-02-15 22:54:53 +00001363 }
1364 break;
bellard34751872005-07-02 14:31:34 +00001365#else
bellard5ef54112006-07-18 21:14:09 +00001366 case TT_SPILL: /* window overflow */
1367 save_window(env);
1368 break;
1369 case TT_FILL: /* window underflow */
1370 restore_window(env);
1371 break;
blueswir17f84a722007-07-07 20:46:41 +00001372 case TT_TFAULT:
1373 case TT_DFAULT:
1374 {
Richard Henderson59f71822011-10-25 10:34:07 -07001375 info.si_signo = TARGET_SIGSEGV;
blueswir17f84a722007-07-07 20:46:41 +00001376 info.si_errno = 0;
1377 /* XXX: check env->error_code */
1378 info.si_code = TARGET_SEGV_MAPERR;
1379 if (trapnr == TT_DFAULT)
1380 info._sifields._sigfault._addr = env->dmmuregs[4];
1381 else
Igor Kovalenko8194f352009-08-03 23:15:02 +04001382 info._sifields._sigfault._addr = cpu_tsptr(env)->tpc;
pbrook624f7972008-05-31 16:11:38 +00001383 queue_signal(env, info.si_signo, &info);
blueswir17f84a722007-07-07 20:46:41 +00001384 }
1385 break;
bellard27524dc2007-11-11 19:32:52 +00001386#ifndef TARGET_ABI32
blueswir15bfb56b2007-10-05 17:01:51 +00001387 case 0x16e:
1388 flush_windows(env);
1389 sparc64_get_context(env);
1390 break;
1391 case 0x16f:
1392 flush_windows(env);
1393 sparc64_set_context(env);
1394 break;
bellard34751872005-07-02 14:31:34 +00001395#endif
bellard27524dc2007-11-11 19:32:52 +00001396#endif
bellard48dc41e2006-06-21 18:15:50 +00001397 case EXCP_INTERRUPT:
1398 /* just indicate that signals should be handled asap */
1399 break;
Richard Henderson75f22e42011-10-25 10:34:06 -07001400 case TT_ILL_INSN:
1401 {
1402 info.si_signo = TARGET_SIGILL;
1403 info.si_errno = 0;
1404 info.si_code = TARGET_ILL_ILLOPC;
1405 info._sifields._sigfault._addr = env->pc;
1406 queue_signal(env, info.si_signo, &info);
1407 }
1408 break;
bellard1fddef42005-04-17 19:16:13 +00001409 case EXCP_DEBUG:
1410 {
1411 int sig;
1412
Andreas Färberdb6b81d2013-06-27 19:49:31 +02001413 sig = gdb_handlesig(cs, TARGET_SIGTRAP);
bellard1fddef42005-04-17 19:16:13 +00001414 if (sig)
1415 {
1416 info.si_signo = sig;
1417 info.si_errno = 0;
1418 info.si_code = TARGET_TRAP_BRKPT;
pbrook624f7972008-05-31 16:11:38 +00001419 queue_signal(env, info.si_signo, &info);
bellard1fddef42005-04-17 19:16:13 +00001420 }
1421 }
1422 break;
bellard060366c2004-01-04 15:50:01 +00001423 default:
1424 printf ("Unhandled trap: 0x%x\n", trapnr);
Andreas Färber878096e2013-05-27 01:33:50 +02001425 cpu_dump_state(cs, stderr, fprintf, 0);
bellard060366c2004-01-04 15:50:01 +00001426 exit (1);
1427 }
1428 process_pending_signals (env);
1429 }
bellard93ac68b2003-09-30 20:57:29 +00001430}
1431
1432#endif
1433
bellard67867302003-11-23 17:05:30 +00001434#ifdef TARGET_PPC
Andreas Färber05390242012-02-25 03:37:53 +01001435static inline uint64_t cpu_ppc_get_tb(CPUPPCState *env)
bellard9fddaa02004-05-21 12:59:32 +00001436{
1437 /* TO FIX */
1438 return 0;
1439}
ths3b46e622007-09-17 08:09:54 +00001440
Andreas Färber05390242012-02-25 03:37:53 +01001441uint64_t cpu_ppc_load_tbl(CPUPPCState *env)
bellard9fddaa02004-05-21 12:59:32 +00001442{
Alexander Grafe3ea6522009-12-21 12:24:17 +01001443 return cpu_ppc_get_tb(env);
bellard9fddaa02004-05-21 12:59:32 +00001444}
ths3b46e622007-09-17 08:09:54 +00001445
Andreas Färber05390242012-02-25 03:37:53 +01001446uint32_t cpu_ppc_load_tbu(CPUPPCState *env)
bellard9fddaa02004-05-21 12:59:32 +00001447{
1448 return cpu_ppc_get_tb(env) >> 32;
1449}
ths3b46e622007-09-17 08:09:54 +00001450
Andreas Färber05390242012-02-25 03:37:53 +01001451uint64_t cpu_ppc_load_atbl(CPUPPCState *env)
bellard9fddaa02004-05-21 12:59:32 +00001452{
Aurelien Jarnob711de92009-12-21 13:52:08 +01001453 return cpu_ppc_get_tb(env);
bellard9fddaa02004-05-21 12:59:32 +00001454}
1455
Andreas Färber05390242012-02-25 03:37:53 +01001456uint32_t cpu_ppc_load_atbu(CPUPPCState *env)
bellard9fddaa02004-05-21 12:59:32 +00001457{
j_mayera062e362007-09-30 00:38:38 +00001458 return cpu_ppc_get_tb(env) >> 32;
bellard9fddaa02004-05-21 12:59:32 +00001459}
ths5fafdf22007-09-16 21:08:06 +00001460
Andreas Färber05390242012-02-25 03:37:53 +01001461uint32_t cpu_ppc601_load_rtcu(CPUPPCState *env)
j_mayer76a66252007-03-07 08:32:30 +00001462__attribute__ (( alias ("cpu_ppc_load_tbu") ));
1463
Andreas Färber05390242012-02-25 03:37:53 +01001464uint32_t cpu_ppc601_load_rtcl(CPUPPCState *env)
bellard9fddaa02004-05-21 12:59:32 +00001465{
j_mayer76a66252007-03-07 08:32:30 +00001466 return cpu_ppc_load_tbl(env) & 0x3FFFFF80;
bellard9fddaa02004-05-21 12:59:32 +00001467}
j_mayer76a66252007-03-07 08:32:30 +00001468
j_mayera750fc02007-09-26 23:54:22 +00001469/* XXX: to be fixed */
Alexander Graf73b01962009-12-21 14:02:39 +01001470int ppc_dcr_read (ppc_dcr_t *dcr_env, int dcrn, uint32_t *valp)
j_mayera750fc02007-09-26 23:54:22 +00001471{
1472 return -1;
1473}
1474
Alexander Graf73b01962009-12-21 14:02:39 +01001475int ppc_dcr_write (ppc_dcr_t *dcr_env, int dcrn, uint32_t val)
j_mayera750fc02007-09-26 23:54:22 +00001476{
1477 return -1;
1478}
1479
Blue Swirl001faf32009-05-13 17:53:17 +00001480#define EXCP_DUMP(env, fmt, ...) \
1481do { \
Andreas Färbera0762852013-06-16 07:28:50 +02001482 CPUState *cs = ENV_GET_CPU(env); \
Blue Swirl001faf32009-05-13 17:53:17 +00001483 fprintf(stderr, fmt , ## __VA_ARGS__); \
Andreas Färbera0762852013-06-16 07:28:50 +02001484 cpu_dump_state(cs, stderr, fprintf, 0); \
Blue Swirl001faf32009-05-13 17:53:17 +00001485 qemu_log(fmt, ## __VA_ARGS__); \
Blue Swirleeacee42012-06-03 16:35:32 +00001486 if (qemu_log_enabled()) { \
Andreas Färbera0762852013-06-16 07:28:50 +02001487 log_cpu_state(cs, 0); \
Blue Swirleeacee42012-06-03 16:35:32 +00001488 } \
j_mayere1833e12007-09-29 13:06:16 +00001489} while (0)
1490
Nathan Froyd56f066b2009-08-03 08:43:27 -07001491static int do_store_exclusive(CPUPPCState *env)
1492{
1493 target_ulong addr;
1494 target_ulong page_addr;
1495 target_ulong val;
1496 int flags;
1497 int segv = 0;
1498
1499 addr = env->reserve_ea;
1500 page_addr = addr & TARGET_PAGE_MASK;
1501 start_exclusive();
1502 mmap_lock();
1503 flags = page_get_flags(page_addr);
1504 if ((flags & PAGE_READ) == 0) {
1505 segv = 1;
1506 } else {
1507 int reg = env->reserve_info & 0x1f;
1508 int size = (env->reserve_info >> 5) & 0xf;
1509 int stored = 0;
1510
1511 if (addr == env->reserve_addr) {
1512 switch (size) {
1513 case 1: segv = get_user_u8(val, addr); break;
1514 case 2: segv = get_user_u16(val, addr); break;
1515 case 4: segv = get_user_u32(val, addr); break;
1516#if defined(TARGET_PPC64)
1517 case 8: segv = get_user_u64(val, addr); break;
1518#endif
1519 default: abort();
1520 }
1521 if (!segv && val == env->reserve_val) {
1522 val = env->gpr[reg];
1523 switch (size) {
1524 case 1: segv = put_user_u8(val, addr); break;
1525 case 2: segv = put_user_u16(val, addr); break;
1526 case 4: segv = put_user_u32(val, addr); break;
1527#if defined(TARGET_PPC64)
1528 case 8: segv = put_user_u64(val, addr); break;
1529#endif
1530 default: abort();
1531 }
1532 if (!segv) {
1533 stored = 1;
1534 }
1535 }
1536 }
1537 env->crf[0] = (stored << 1) | xer_so;
1538 env->reserve_addr = (target_ulong)-1;
1539 }
1540 if (!segv) {
1541 env->nip += 4;
1542 }
1543 mmap_unlock();
1544 end_exclusive();
1545 return segv;
1546}
1547
bellard67867302003-11-23 17:05:30 +00001548void cpu_loop(CPUPPCState *env)
1549{
Andreas Färber0315c312012-12-17 07:34:52 +01001550 CPUState *cs = CPU(ppc_env_get_cpu(env));
Anthony Liguoric227f092009-10-01 16:12:16 -05001551 target_siginfo_t info;
bellard61190b12004-01-04 23:54:31 +00001552 int trapnr;
Richard Henderson9e0e2f92011-10-26 09:59:18 -07001553 target_ulong ret;
ths3b46e622007-09-17 08:09:54 +00001554
bellard67867302003-11-23 17:05:30 +00001555 for(;;) {
Andreas Färber0315c312012-12-17 07:34:52 +01001556 cpu_exec_start(cs);
bellard67867302003-11-23 17:05:30 +00001557 trapnr = cpu_ppc_exec(env);
Andreas Färber0315c312012-12-17 07:34:52 +01001558 cpu_exec_end(cs);
bellard67867302003-11-23 17:05:30 +00001559 switch(trapnr) {
j_mayere1833e12007-09-29 13:06:16 +00001560 case POWERPC_EXCP_NONE:
1561 /* Just go on */
bellard67867302003-11-23 17:05:30 +00001562 break;
j_mayere1833e12007-09-29 13:06:16 +00001563 case POWERPC_EXCP_CRITICAL: /* Critical input */
1564 cpu_abort(env, "Critical interrupt while in user mode. "
1565 "Aborting\n");
1566 break;
1567 case POWERPC_EXCP_MCHECK: /* Machine check exception */
1568 cpu_abort(env, "Machine check exception while in user mode. "
1569 "Aborting\n");
1570 break;
1571 case POWERPC_EXCP_DSI: /* Data storage exception */
Blue Swirl90e189e2009-08-16 11:13:18 +00001572 EXCP_DUMP(env, "Invalid data memory access: 0x" TARGET_FMT_lx "\n",
j_mayere1833e12007-09-29 13:06:16 +00001573 env->spr[SPR_DAR]);
1574 /* XXX: check this. Seems bugged */
1575 switch (env->error_code & 0xFF000000) {
1576 case 0x40000000:
1577 info.si_signo = TARGET_SIGSEGV;
1578 info.si_errno = 0;
1579 info.si_code = TARGET_SEGV_MAPERR;
1580 break;
1581 case 0x04000000:
1582 info.si_signo = TARGET_SIGILL;
1583 info.si_errno = 0;
1584 info.si_code = TARGET_ILL_ILLADR;
1585 break;
1586 case 0x08000000:
1587 info.si_signo = TARGET_SIGSEGV;
1588 info.si_errno = 0;
1589 info.si_code = TARGET_SEGV_ACCERR;
1590 break;
1591 default:
1592 /* Let's send a regular segfault... */
1593 EXCP_DUMP(env, "Invalid segfault errno (%02x)\n",
1594 env->error_code);
1595 info.si_signo = TARGET_SIGSEGV;
1596 info.si_errno = 0;
1597 info.si_code = TARGET_SEGV_MAPERR;
1598 break;
1599 }
1600 info._sifields._sigfault._addr = env->nip;
pbrook624f7972008-05-31 16:11:38 +00001601 queue_signal(env, info.si_signo, &info);
j_mayere1833e12007-09-29 13:06:16 +00001602 break;
1603 case POWERPC_EXCP_ISI: /* Instruction storage exception */
Blue Swirl90e189e2009-08-16 11:13:18 +00001604 EXCP_DUMP(env, "Invalid instruction fetch: 0x\n" TARGET_FMT_lx
1605 "\n", env->spr[SPR_SRR0]);
j_mayere1833e12007-09-29 13:06:16 +00001606 /* XXX: check this */
1607 switch (env->error_code & 0xFF000000) {
1608 case 0x40000000:
1609 info.si_signo = TARGET_SIGSEGV;
1610 info.si_errno = 0;
1611 info.si_code = TARGET_SEGV_MAPERR;
1612 break;
1613 case 0x10000000:
1614 case 0x08000000:
1615 info.si_signo = TARGET_SIGSEGV;
1616 info.si_errno = 0;
1617 info.si_code = TARGET_SEGV_ACCERR;
1618 break;
1619 default:
1620 /* Let's send a regular segfault... */
1621 EXCP_DUMP(env, "Invalid segfault errno (%02x)\n",
1622 env->error_code);
1623 info.si_signo = TARGET_SIGSEGV;
1624 info.si_errno = 0;
1625 info.si_code = TARGET_SEGV_MAPERR;
1626 break;
1627 }
1628 info._sifields._sigfault._addr = env->nip - 4;
pbrook624f7972008-05-31 16:11:38 +00001629 queue_signal(env, info.si_signo, &info);
j_mayere1833e12007-09-29 13:06:16 +00001630 break;
1631 case POWERPC_EXCP_EXTERNAL: /* External input */
1632 cpu_abort(env, "External interrupt while in user mode. "
1633 "Aborting\n");
1634 break;
1635 case POWERPC_EXCP_ALIGN: /* Alignment exception */
1636 EXCP_DUMP(env, "Unaligned memory access\n");
1637 /* XXX: check this */
1638 info.si_signo = TARGET_SIGBUS;
1639 info.si_errno = 0;
1640 info.si_code = TARGET_BUS_ADRALN;
1641 info._sifields._sigfault._addr = env->nip - 4;
pbrook624f7972008-05-31 16:11:38 +00001642 queue_signal(env, info.si_signo, &info);
j_mayere1833e12007-09-29 13:06:16 +00001643 break;
1644 case POWERPC_EXCP_PROGRAM: /* Program exception */
1645 /* XXX: check this */
1646 switch (env->error_code & ~0xF) {
1647 case POWERPC_EXCP_FP:
1648 EXCP_DUMP(env, "Floating point program exception\n");
j_mayere1833e12007-09-29 13:06:16 +00001649 info.si_signo = TARGET_SIGFPE;
1650 info.si_errno = 0;
1651 switch (env->error_code & 0xF) {
1652 case POWERPC_EXCP_FP_OX:
1653 info.si_code = TARGET_FPE_FLTOVF;
1654 break;
1655 case POWERPC_EXCP_FP_UX:
1656 info.si_code = TARGET_FPE_FLTUND;
1657 break;
1658 case POWERPC_EXCP_FP_ZX:
1659 case POWERPC_EXCP_FP_VXZDZ:
1660 info.si_code = TARGET_FPE_FLTDIV;
1661 break;
1662 case POWERPC_EXCP_FP_XX:
1663 info.si_code = TARGET_FPE_FLTRES;
1664 break;
1665 case POWERPC_EXCP_FP_VXSOFT:
1666 info.si_code = TARGET_FPE_FLTINV;
1667 break;
j_mayer7c580442007-10-27 17:54:30 +00001668 case POWERPC_EXCP_FP_VXSNAN:
j_mayere1833e12007-09-29 13:06:16 +00001669 case POWERPC_EXCP_FP_VXISI:
1670 case POWERPC_EXCP_FP_VXIDI:
1671 case POWERPC_EXCP_FP_VXIMZ:
1672 case POWERPC_EXCP_FP_VXVC:
1673 case POWERPC_EXCP_FP_VXSQRT:
1674 case POWERPC_EXCP_FP_VXCVI:
1675 info.si_code = TARGET_FPE_FLTSUB;
1676 break;
1677 default:
1678 EXCP_DUMP(env, "Unknown floating point exception (%02x)\n",
1679 env->error_code);
1680 break;
1681 }
1682 break;
1683 case POWERPC_EXCP_INVAL:
1684 EXCP_DUMP(env, "Invalid instruction\n");
1685 info.si_signo = TARGET_SIGILL;
1686 info.si_errno = 0;
1687 switch (env->error_code & 0xF) {
1688 case POWERPC_EXCP_INVAL_INVAL:
1689 info.si_code = TARGET_ILL_ILLOPC;
1690 break;
1691 case POWERPC_EXCP_INVAL_LSWX:
1692 info.si_code = TARGET_ILL_ILLOPN;
1693 break;
1694 case POWERPC_EXCP_INVAL_SPR:
1695 info.si_code = TARGET_ILL_PRVREG;
1696 break;
1697 case POWERPC_EXCP_INVAL_FP:
1698 info.si_code = TARGET_ILL_COPROC;
1699 break;
1700 default:
1701 EXCP_DUMP(env, "Unknown invalid operation (%02x)\n",
1702 env->error_code & 0xF);
1703 info.si_code = TARGET_ILL_ILLADR;
1704 break;
1705 }
1706 break;
1707 case POWERPC_EXCP_PRIV:
1708 EXCP_DUMP(env, "Privilege violation\n");
1709 info.si_signo = TARGET_SIGILL;
1710 info.si_errno = 0;
1711 switch (env->error_code & 0xF) {
1712 case POWERPC_EXCP_PRIV_OPC:
1713 info.si_code = TARGET_ILL_PRVOPC;
1714 break;
1715 case POWERPC_EXCP_PRIV_REG:
1716 info.si_code = TARGET_ILL_PRVREG;
1717 break;
1718 default:
1719 EXCP_DUMP(env, "Unknown privilege violation (%02x)\n",
1720 env->error_code & 0xF);
1721 info.si_code = TARGET_ILL_PRVOPC;
1722 break;
1723 }
1724 break;
1725 case POWERPC_EXCP_TRAP:
1726 cpu_abort(env, "Tried to call a TRAP\n");
1727 break;
1728 default:
1729 /* Should not happen ! */
1730 cpu_abort(env, "Unknown program exception (%02x)\n",
1731 env->error_code);
1732 break;
1733 }
1734 info._sifields._sigfault._addr = env->nip - 4;
pbrook624f7972008-05-31 16:11:38 +00001735 queue_signal(env, info.si_signo, &info);
j_mayere1833e12007-09-29 13:06:16 +00001736 break;
1737 case POWERPC_EXCP_FPU: /* Floating-point unavailable exception */
1738 EXCP_DUMP(env, "No floating point allowed\n");
1739 info.si_signo = TARGET_SIGILL;
1740 info.si_errno = 0;
1741 info.si_code = TARGET_ILL_COPROC;
1742 info._sifields._sigfault._addr = env->nip - 4;
pbrook624f7972008-05-31 16:11:38 +00001743 queue_signal(env, info.si_signo, &info);
j_mayere1833e12007-09-29 13:06:16 +00001744 break;
1745 case POWERPC_EXCP_SYSCALL: /* System call exception */
1746 cpu_abort(env, "Syscall exception while in user mode. "
1747 "Aborting\n");
1748 break;
1749 case POWERPC_EXCP_APU: /* Auxiliary processor unavailable */
1750 EXCP_DUMP(env, "No APU instruction allowed\n");
1751 info.si_signo = TARGET_SIGILL;
1752 info.si_errno = 0;
1753 info.si_code = TARGET_ILL_COPROC;
1754 info._sifields._sigfault._addr = env->nip - 4;
pbrook624f7972008-05-31 16:11:38 +00001755 queue_signal(env, info.si_signo, &info);
j_mayere1833e12007-09-29 13:06:16 +00001756 break;
1757 case POWERPC_EXCP_DECR: /* Decrementer exception */
1758 cpu_abort(env, "Decrementer interrupt while in user mode. "
1759 "Aborting\n");
1760 break;
1761 case POWERPC_EXCP_FIT: /* Fixed-interval timer interrupt */
1762 cpu_abort(env, "Fix interval timer interrupt while in user mode. "
1763 "Aborting\n");
1764 break;
1765 case POWERPC_EXCP_WDT: /* Watchdog timer interrupt */
1766 cpu_abort(env, "Watchdog timer interrupt while in user mode. "
1767 "Aborting\n");
1768 break;
1769 case POWERPC_EXCP_DTLB: /* Data TLB error */
1770 cpu_abort(env, "Data TLB exception while in user mode. "
1771 "Aborting\n");
1772 break;
1773 case POWERPC_EXCP_ITLB: /* Instruction TLB error */
1774 cpu_abort(env, "Instruction TLB exception while in user mode. "
1775 "Aborting\n");
1776 break;
j_mayere1833e12007-09-29 13:06:16 +00001777 case POWERPC_EXCP_SPEU: /* SPE/embedded floating-point unavail. */
1778 EXCP_DUMP(env, "No SPE/floating-point instruction allowed\n");
1779 info.si_signo = TARGET_SIGILL;
1780 info.si_errno = 0;
1781 info.si_code = TARGET_ILL_COPROC;
1782 info._sifields._sigfault._addr = env->nip - 4;
pbrook624f7972008-05-31 16:11:38 +00001783 queue_signal(env, info.si_signo, &info);
j_mayere1833e12007-09-29 13:06:16 +00001784 break;
1785 case POWERPC_EXCP_EFPDI: /* Embedded floating-point data IRQ */
1786 cpu_abort(env, "Embedded floating-point data IRQ not handled\n");
1787 break;
1788 case POWERPC_EXCP_EFPRI: /* Embedded floating-point round IRQ */
1789 cpu_abort(env, "Embedded floating-point round IRQ not handled\n");
1790 break;
1791 case POWERPC_EXCP_EPERFM: /* Embedded performance monitor IRQ */
1792 cpu_abort(env, "Performance monitor exception not handled\n");
1793 break;
1794 case POWERPC_EXCP_DOORI: /* Embedded doorbell interrupt */
1795 cpu_abort(env, "Doorbell interrupt while in user mode. "
1796 "Aborting\n");
1797 break;
1798 case POWERPC_EXCP_DOORCI: /* Embedded doorbell critical interrupt */
1799 cpu_abort(env, "Doorbell critical interrupt while in user mode. "
1800 "Aborting\n");
1801 break;
1802 case POWERPC_EXCP_RESET: /* System reset exception */
1803 cpu_abort(env, "Reset interrupt while in user mode. "
1804 "Aborting\n");
1805 break;
j_mayere1833e12007-09-29 13:06:16 +00001806 case POWERPC_EXCP_DSEG: /* Data segment exception */
1807 cpu_abort(env, "Data segment exception while in user mode. "
1808 "Aborting\n");
1809 break;
1810 case POWERPC_EXCP_ISEG: /* Instruction segment exception */
1811 cpu_abort(env, "Instruction segment exception "
1812 "while in user mode. Aborting\n");
1813 break;
j_mayere85e7c62007-10-18 19:59:49 +00001814 /* PowerPC 64 with hypervisor mode support */
j_mayere1833e12007-09-29 13:06:16 +00001815 case POWERPC_EXCP_HDECR: /* Hypervisor decrementer exception */
1816 cpu_abort(env, "Hypervisor decrementer interrupt "
1817 "while in user mode. Aborting\n");
1818 break;
j_mayere1833e12007-09-29 13:06:16 +00001819 case POWERPC_EXCP_TRACE: /* Trace exception */
1820 /* Nothing to do:
1821 * we use this exception to emulate step-by-step execution mode.
1822 */
1823 break;
j_mayere85e7c62007-10-18 19:59:49 +00001824 /* PowerPC 64 with hypervisor mode support */
j_mayere1833e12007-09-29 13:06:16 +00001825 case POWERPC_EXCP_HDSI: /* Hypervisor data storage exception */
1826 cpu_abort(env, "Hypervisor data storage exception "
1827 "while in user mode. Aborting\n");
1828 break;
1829 case POWERPC_EXCP_HISI: /* Hypervisor instruction storage excp */
1830 cpu_abort(env, "Hypervisor instruction storage exception "
1831 "while in user mode. Aborting\n");
1832 break;
1833 case POWERPC_EXCP_HDSEG: /* Hypervisor data segment exception */
1834 cpu_abort(env, "Hypervisor data segment exception "
1835 "while in user mode. Aborting\n");
1836 break;
1837 case POWERPC_EXCP_HISEG: /* Hypervisor instruction segment excp */
1838 cpu_abort(env, "Hypervisor instruction segment exception "
1839 "while in user mode. Aborting\n");
1840 break;
j_mayere1833e12007-09-29 13:06:16 +00001841 case POWERPC_EXCP_VPU: /* Vector unavailable exception */
1842 EXCP_DUMP(env, "No Altivec instructions allowed\n");
1843 info.si_signo = TARGET_SIGILL;
1844 info.si_errno = 0;
1845 info.si_code = TARGET_ILL_COPROC;
1846 info._sifields._sigfault._addr = env->nip - 4;
pbrook624f7972008-05-31 16:11:38 +00001847 queue_signal(env, info.si_signo, &info);
j_mayere1833e12007-09-29 13:06:16 +00001848 break;
1849 case POWERPC_EXCP_PIT: /* Programmable interval timer IRQ */
Dong Xu Wangb4916d72011-11-22 18:06:17 +08001850 cpu_abort(env, "Programmable interval timer interrupt "
j_mayere1833e12007-09-29 13:06:16 +00001851 "while in user mode. Aborting\n");
1852 break;
1853 case POWERPC_EXCP_IO: /* IO error exception */
1854 cpu_abort(env, "IO error exception while in user mode. "
1855 "Aborting\n");
1856 break;
1857 case POWERPC_EXCP_RUNM: /* Run mode exception */
1858 cpu_abort(env, "Run mode exception while in user mode. "
1859 "Aborting\n");
1860 break;
1861 case POWERPC_EXCP_EMUL: /* Emulation trap exception */
1862 cpu_abort(env, "Emulation trap exception not handled\n");
1863 break;
1864 case POWERPC_EXCP_IFTLB: /* Instruction fetch TLB error */
1865 cpu_abort(env, "Instruction fetch TLB exception "
1866 "while in user-mode. Aborting");
1867 break;
1868 case POWERPC_EXCP_DLTLB: /* Data load TLB miss */
1869 cpu_abort(env, "Data load TLB exception while in user-mode. "
1870 "Aborting");
1871 break;
1872 case POWERPC_EXCP_DSTLB: /* Data store TLB miss */
1873 cpu_abort(env, "Data store TLB exception while in user-mode. "
1874 "Aborting");
1875 break;
1876 case POWERPC_EXCP_FPA: /* Floating-point assist exception */
1877 cpu_abort(env, "Floating-point assist exception not handled\n");
1878 break;
1879 case POWERPC_EXCP_IABR: /* Instruction address breakpoint */
1880 cpu_abort(env, "Instruction address breakpoint exception "
1881 "not handled\n");
1882 break;
1883 case POWERPC_EXCP_SMI: /* System management interrupt */
1884 cpu_abort(env, "System management interrupt while in user mode. "
1885 "Aborting\n");
1886 break;
1887 case POWERPC_EXCP_THERM: /* Thermal interrupt */
1888 cpu_abort(env, "Thermal interrupt interrupt while in user mode. "
1889 "Aborting\n");
1890 break;
1891 case POWERPC_EXCP_PERFM: /* Embedded performance monitor IRQ */
1892 cpu_abort(env, "Performance monitor exception not handled\n");
1893 break;
1894 case POWERPC_EXCP_VPUA: /* Vector assist exception */
1895 cpu_abort(env, "Vector assist exception not handled\n");
1896 break;
1897 case POWERPC_EXCP_SOFTP: /* Soft patch exception */
1898 cpu_abort(env, "Soft patch exception not handled\n");
1899 break;
1900 case POWERPC_EXCP_MAINT: /* Maintenance exception */
1901 cpu_abort(env, "Maintenance exception while in user mode. "
1902 "Aborting\n");
1903 break;
1904 case POWERPC_EXCP_STOP: /* stop translation */
1905 /* We did invalidate the instruction cache. Go on */
1906 break;
1907 case POWERPC_EXCP_BRANCH: /* branch instruction: */
1908 /* We just stopped because of a branch. Go on */
1909 break;
1910 case POWERPC_EXCP_SYSCALL_USER:
1911 /* system call in user-mode emulation */
bellard67867302003-11-23 17:05:30 +00001912 /* WARNING:
1913 * PPC ABI uses overflow flag in cr0 to signal an error
1914 * in syscalls.
1915 */
1916 env->crf[0] &= ~0x1;
1917 ret = do_syscall(env, env->gpr[0], env->gpr[3], env->gpr[4],
1918 env->gpr[5], env->gpr[6], env->gpr[7],
Peter Maydell5945cfc2011-06-16 17:37:13 +01001919 env->gpr[8], 0, 0);
Richard Henderson9e0e2f92011-10-26 09:59:18 -07001920 if (ret == (target_ulong)(-TARGET_QEMU_ESIGRETURN)) {
Nathan Froydbcd49332009-05-12 19:13:18 -07001921 /* Returning from a successful sigreturn syscall.
1922 Avoid corrupting register state. */
1923 break;
1924 }
Richard Henderson9e0e2f92011-10-26 09:59:18 -07001925 if (ret > (target_ulong)(-515)) {
bellard67867302003-11-23 17:05:30 +00001926 env->crf[0] |= 0x1;
1927 ret = -ret;
1928 }
1929 env->gpr[3] = ret;
1930 break;
Nathan Froyd56f066b2009-08-03 08:43:27 -07001931 case POWERPC_EXCP_STCX:
1932 if (do_store_exclusive(env)) {
1933 info.si_signo = TARGET_SIGSEGV;
1934 info.si_errno = 0;
1935 info.si_code = TARGET_SEGV_MAPERR;
1936 info._sifields._sigfault._addr = env->nip;
1937 queue_signal(env, info.si_signo, &info);
1938 }
1939 break;
aurel3271f75752008-11-14 17:05:54 +00001940 case EXCP_DEBUG:
1941 {
1942 int sig;
1943
Andreas Färberdb6b81d2013-06-27 19:49:31 +02001944 sig = gdb_handlesig(cs, TARGET_SIGTRAP);
aurel3271f75752008-11-14 17:05:54 +00001945 if (sig) {
1946 info.si_signo = sig;
1947 info.si_errno = 0;
1948 info.si_code = TARGET_TRAP_BRKPT;
1949 queue_signal(env, info.si_signo, &info);
1950 }
1951 }
1952 break;
j_mayer56ba31f2007-09-30 15:15:18 +00001953 case EXCP_INTERRUPT:
1954 /* just indicate that signals should be handled asap */
1955 break;
bellard67867302003-11-23 17:05:30 +00001956 default:
j_mayere1833e12007-09-29 13:06:16 +00001957 cpu_abort(env, "Unknown exception 0x%d. Aborting\n", trapnr);
1958 break;
bellard67867302003-11-23 17:05:30 +00001959 }
1960 process_pending_signals(env);
1961 }
1962}
1963#endif
1964
bellard048f6b42005-11-26 18:47:20 +00001965#ifdef TARGET_MIPS
1966
Richard Hendersonff4f7382013-02-10 10:30:45 -08001967# ifdef TARGET_ABI_MIPSO32
1968# define MIPS_SYS(name, args) args,
bellard048f6b42005-11-26 18:47:20 +00001969static const uint8_t mips_syscall_args[] = {
An-Cheng Huang29fb0f22011-08-09 12:31:41 -07001970 MIPS_SYS(sys_syscall , 8) /* 4000 */
bellard048f6b42005-11-26 18:47:20 +00001971 MIPS_SYS(sys_exit , 1)
1972 MIPS_SYS(sys_fork , 0)
1973 MIPS_SYS(sys_read , 3)
1974 MIPS_SYS(sys_write , 3)
1975 MIPS_SYS(sys_open , 3) /* 4005 */
1976 MIPS_SYS(sys_close , 1)
1977 MIPS_SYS(sys_waitpid , 3)
1978 MIPS_SYS(sys_creat , 2)
1979 MIPS_SYS(sys_link , 2)
1980 MIPS_SYS(sys_unlink , 1) /* 4010 */
1981 MIPS_SYS(sys_execve , 0)
1982 MIPS_SYS(sys_chdir , 1)
1983 MIPS_SYS(sys_time , 1)
1984 MIPS_SYS(sys_mknod , 3)
1985 MIPS_SYS(sys_chmod , 2) /* 4015 */
1986 MIPS_SYS(sys_lchown , 3)
1987 MIPS_SYS(sys_ni_syscall , 0)
1988 MIPS_SYS(sys_ni_syscall , 0) /* was sys_stat */
1989 MIPS_SYS(sys_lseek , 3)
1990 MIPS_SYS(sys_getpid , 0) /* 4020 */
1991 MIPS_SYS(sys_mount , 5)
Richard Henderson868e34d2013-07-24 09:50:01 -10001992 MIPS_SYS(sys_umount , 1)
bellard048f6b42005-11-26 18:47:20 +00001993 MIPS_SYS(sys_setuid , 1)
1994 MIPS_SYS(sys_getuid , 0)
1995 MIPS_SYS(sys_stime , 1) /* 4025 */
1996 MIPS_SYS(sys_ptrace , 4)
1997 MIPS_SYS(sys_alarm , 1)
1998 MIPS_SYS(sys_ni_syscall , 0) /* was sys_fstat */
1999 MIPS_SYS(sys_pause , 0)
2000 MIPS_SYS(sys_utime , 2) /* 4030 */
2001 MIPS_SYS(sys_ni_syscall , 0)
2002 MIPS_SYS(sys_ni_syscall , 0)
2003 MIPS_SYS(sys_access , 2)
2004 MIPS_SYS(sys_nice , 1)
2005 MIPS_SYS(sys_ni_syscall , 0) /* 4035 */
2006 MIPS_SYS(sys_sync , 0)
2007 MIPS_SYS(sys_kill , 2)
2008 MIPS_SYS(sys_rename , 2)
2009 MIPS_SYS(sys_mkdir , 2)
2010 MIPS_SYS(sys_rmdir , 1) /* 4040 */
2011 MIPS_SYS(sys_dup , 1)
2012 MIPS_SYS(sys_pipe , 0)
2013 MIPS_SYS(sys_times , 1)
2014 MIPS_SYS(sys_ni_syscall , 0)
2015 MIPS_SYS(sys_brk , 1) /* 4045 */
2016 MIPS_SYS(sys_setgid , 1)
2017 MIPS_SYS(sys_getgid , 0)
2018 MIPS_SYS(sys_ni_syscall , 0) /* was signal(2) */
2019 MIPS_SYS(sys_geteuid , 0)
2020 MIPS_SYS(sys_getegid , 0) /* 4050 */
2021 MIPS_SYS(sys_acct , 0)
Richard Henderson868e34d2013-07-24 09:50:01 -10002022 MIPS_SYS(sys_umount2 , 2)
bellard048f6b42005-11-26 18:47:20 +00002023 MIPS_SYS(sys_ni_syscall , 0)
2024 MIPS_SYS(sys_ioctl , 3)
2025 MIPS_SYS(sys_fcntl , 3) /* 4055 */
2026 MIPS_SYS(sys_ni_syscall , 2)
2027 MIPS_SYS(sys_setpgid , 2)
2028 MIPS_SYS(sys_ni_syscall , 0)
2029 MIPS_SYS(sys_olduname , 1)
2030 MIPS_SYS(sys_umask , 1) /* 4060 */
2031 MIPS_SYS(sys_chroot , 1)
2032 MIPS_SYS(sys_ustat , 2)
2033 MIPS_SYS(sys_dup2 , 2)
2034 MIPS_SYS(sys_getppid , 0)
2035 MIPS_SYS(sys_getpgrp , 0) /* 4065 */
2036 MIPS_SYS(sys_setsid , 0)
2037 MIPS_SYS(sys_sigaction , 3)
2038 MIPS_SYS(sys_sgetmask , 0)
2039 MIPS_SYS(sys_ssetmask , 1)
2040 MIPS_SYS(sys_setreuid , 2) /* 4070 */
2041 MIPS_SYS(sys_setregid , 2)
2042 MIPS_SYS(sys_sigsuspend , 0)
2043 MIPS_SYS(sys_sigpending , 1)
2044 MIPS_SYS(sys_sethostname , 2)
2045 MIPS_SYS(sys_setrlimit , 2) /* 4075 */
2046 MIPS_SYS(sys_getrlimit , 2)
2047 MIPS_SYS(sys_getrusage , 2)
2048 MIPS_SYS(sys_gettimeofday, 2)
2049 MIPS_SYS(sys_settimeofday, 2)
2050 MIPS_SYS(sys_getgroups , 2) /* 4080 */
2051 MIPS_SYS(sys_setgroups , 2)
2052 MIPS_SYS(sys_ni_syscall , 0) /* old_select */
2053 MIPS_SYS(sys_symlink , 2)
2054 MIPS_SYS(sys_ni_syscall , 0) /* was sys_lstat */
2055 MIPS_SYS(sys_readlink , 3) /* 4085 */
2056 MIPS_SYS(sys_uselib , 1)
2057 MIPS_SYS(sys_swapon , 2)
2058 MIPS_SYS(sys_reboot , 3)
2059 MIPS_SYS(old_readdir , 3)
2060 MIPS_SYS(old_mmap , 6) /* 4090 */
2061 MIPS_SYS(sys_munmap , 2)
2062 MIPS_SYS(sys_truncate , 2)
2063 MIPS_SYS(sys_ftruncate , 2)
2064 MIPS_SYS(sys_fchmod , 2)
2065 MIPS_SYS(sys_fchown , 3) /* 4095 */
2066 MIPS_SYS(sys_getpriority , 2)
2067 MIPS_SYS(sys_setpriority , 3)
2068 MIPS_SYS(sys_ni_syscall , 0)
2069 MIPS_SYS(sys_statfs , 2)
2070 MIPS_SYS(sys_fstatfs , 2) /* 4100 */
2071 MIPS_SYS(sys_ni_syscall , 0) /* was ioperm(2) */
2072 MIPS_SYS(sys_socketcall , 2)
2073 MIPS_SYS(sys_syslog , 3)
2074 MIPS_SYS(sys_setitimer , 3)
2075 MIPS_SYS(sys_getitimer , 2) /* 4105 */
2076 MIPS_SYS(sys_newstat , 2)
2077 MIPS_SYS(sys_newlstat , 2)
2078 MIPS_SYS(sys_newfstat , 2)
2079 MIPS_SYS(sys_uname , 1)
2080 MIPS_SYS(sys_ni_syscall , 0) /* 4110 was iopl(2) */
2081 MIPS_SYS(sys_vhangup , 0)
2082 MIPS_SYS(sys_ni_syscall , 0) /* was sys_idle() */
2083 MIPS_SYS(sys_ni_syscall , 0) /* was sys_vm86 */
2084 MIPS_SYS(sys_wait4 , 4)
2085 MIPS_SYS(sys_swapoff , 1) /* 4115 */
2086 MIPS_SYS(sys_sysinfo , 1)
2087 MIPS_SYS(sys_ipc , 6)
2088 MIPS_SYS(sys_fsync , 1)
2089 MIPS_SYS(sys_sigreturn , 0)
Paul Brook18113962009-07-09 13:11:52 +01002090 MIPS_SYS(sys_clone , 6) /* 4120 */
bellard048f6b42005-11-26 18:47:20 +00002091 MIPS_SYS(sys_setdomainname, 2)
2092 MIPS_SYS(sys_newuname , 1)
2093 MIPS_SYS(sys_ni_syscall , 0) /* sys_modify_ldt */
2094 MIPS_SYS(sys_adjtimex , 1)
2095 MIPS_SYS(sys_mprotect , 3) /* 4125 */
2096 MIPS_SYS(sys_sigprocmask , 3)
2097 MIPS_SYS(sys_ni_syscall , 0) /* was create_module */
2098 MIPS_SYS(sys_init_module , 5)
2099 MIPS_SYS(sys_delete_module, 1)
2100 MIPS_SYS(sys_ni_syscall , 0) /* 4130 was get_kernel_syms */
2101 MIPS_SYS(sys_quotactl , 0)
2102 MIPS_SYS(sys_getpgid , 1)
2103 MIPS_SYS(sys_fchdir , 1)
2104 MIPS_SYS(sys_bdflush , 2)
2105 MIPS_SYS(sys_sysfs , 3) /* 4135 */
2106 MIPS_SYS(sys_personality , 1)
2107 MIPS_SYS(sys_ni_syscall , 0) /* for afs_syscall */
2108 MIPS_SYS(sys_setfsuid , 1)
2109 MIPS_SYS(sys_setfsgid , 1)
2110 MIPS_SYS(sys_llseek , 5) /* 4140 */
2111 MIPS_SYS(sys_getdents , 3)
2112 MIPS_SYS(sys_select , 5)
2113 MIPS_SYS(sys_flock , 2)
2114 MIPS_SYS(sys_msync , 3)
2115 MIPS_SYS(sys_readv , 3) /* 4145 */
2116 MIPS_SYS(sys_writev , 3)
2117 MIPS_SYS(sys_cacheflush , 3)
2118 MIPS_SYS(sys_cachectl , 3)
2119 MIPS_SYS(sys_sysmips , 4)
2120 MIPS_SYS(sys_ni_syscall , 0) /* 4150 */
2121 MIPS_SYS(sys_getsid , 1)
2122 MIPS_SYS(sys_fdatasync , 0)
2123 MIPS_SYS(sys_sysctl , 1)
2124 MIPS_SYS(sys_mlock , 2)
2125 MIPS_SYS(sys_munlock , 2) /* 4155 */
2126 MIPS_SYS(sys_mlockall , 1)
2127 MIPS_SYS(sys_munlockall , 0)
2128 MIPS_SYS(sys_sched_setparam, 2)
2129 MIPS_SYS(sys_sched_getparam, 2)
2130 MIPS_SYS(sys_sched_setscheduler, 3) /* 4160 */
2131 MIPS_SYS(sys_sched_getscheduler, 1)
2132 MIPS_SYS(sys_sched_yield , 0)
2133 MIPS_SYS(sys_sched_get_priority_max, 1)
2134 MIPS_SYS(sys_sched_get_priority_min, 1)
2135 MIPS_SYS(sys_sched_rr_get_interval, 2) /* 4165 */
2136 MIPS_SYS(sys_nanosleep, 2)
Petar Jovanovicb0932e02013-07-23 19:00:10 +02002137 MIPS_SYS(sys_mremap , 5)
bellard048f6b42005-11-26 18:47:20 +00002138 MIPS_SYS(sys_accept , 3)
2139 MIPS_SYS(sys_bind , 3)
2140 MIPS_SYS(sys_connect , 3) /* 4170 */
2141 MIPS_SYS(sys_getpeername , 3)
2142 MIPS_SYS(sys_getsockname , 3)
2143 MIPS_SYS(sys_getsockopt , 5)
2144 MIPS_SYS(sys_listen , 2)
2145 MIPS_SYS(sys_recv , 4) /* 4175 */
2146 MIPS_SYS(sys_recvfrom , 6)
2147 MIPS_SYS(sys_recvmsg , 3)
2148 MIPS_SYS(sys_send , 4)
2149 MIPS_SYS(sys_sendmsg , 3)
2150 MIPS_SYS(sys_sendto , 6) /* 4180 */
2151 MIPS_SYS(sys_setsockopt , 5)
2152 MIPS_SYS(sys_shutdown , 2)
2153 MIPS_SYS(sys_socket , 3)
2154 MIPS_SYS(sys_socketpair , 4)
2155 MIPS_SYS(sys_setresuid , 3) /* 4185 */
2156 MIPS_SYS(sys_getresuid , 3)
2157 MIPS_SYS(sys_ni_syscall , 0) /* was sys_query_module */
2158 MIPS_SYS(sys_poll , 3)
2159 MIPS_SYS(sys_nfsservctl , 3)
2160 MIPS_SYS(sys_setresgid , 3) /* 4190 */
2161 MIPS_SYS(sys_getresgid , 3)
2162 MIPS_SYS(sys_prctl , 5)
2163 MIPS_SYS(sys_rt_sigreturn, 0)
2164 MIPS_SYS(sys_rt_sigaction, 4)
2165 MIPS_SYS(sys_rt_sigprocmask, 4) /* 4195 */
2166 MIPS_SYS(sys_rt_sigpending, 2)
2167 MIPS_SYS(sys_rt_sigtimedwait, 4)
2168 MIPS_SYS(sys_rt_sigqueueinfo, 3)
2169 MIPS_SYS(sys_rt_sigsuspend, 0)
2170 MIPS_SYS(sys_pread64 , 6) /* 4200 */
2171 MIPS_SYS(sys_pwrite64 , 6)
2172 MIPS_SYS(sys_chown , 3)
2173 MIPS_SYS(sys_getcwd , 2)
2174 MIPS_SYS(sys_capget , 2)
2175 MIPS_SYS(sys_capset , 2) /* 4205 */
Wesley W. Terpstra053ebb22011-07-12 14:32:31 +03002176 MIPS_SYS(sys_sigaltstack , 2)
bellard048f6b42005-11-26 18:47:20 +00002177 MIPS_SYS(sys_sendfile , 4)
2178 MIPS_SYS(sys_ni_syscall , 0)
2179 MIPS_SYS(sys_ni_syscall , 0)
2180 MIPS_SYS(sys_mmap2 , 6) /* 4210 */
2181 MIPS_SYS(sys_truncate64 , 4)
2182 MIPS_SYS(sys_ftruncate64 , 4)
2183 MIPS_SYS(sys_stat64 , 2)
2184 MIPS_SYS(sys_lstat64 , 2)
2185 MIPS_SYS(sys_fstat64 , 2) /* 4215 */
2186 MIPS_SYS(sys_pivot_root , 2)
2187 MIPS_SYS(sys_mincore , 3)
2188 MIPS_SYS(sys_madvise , 3)
2189 MIPS_SYS(sys_getdents64 , 3)
2190 MIPS_SYS(sys_fcntl64 , 3) /* 4220 */
2191 MIPS_SYS(sys_ni_syscall , 0)
2192 MIPS_SYS(sys_gettid , 0)
2193 MIPS_SYS(sys_readahead , 5)
2194 MIPS_SYS(sys_setxattr , 5)
2195 MIPS_SYS(sys_lsetxattr , 5) /* 4225 */
2196 MIPS_SYS(sys_fsetxattr , 5)
2197 MIPS_SYS(sys_getxattr , 4)
2198 MIPS_SYS(sys_lgetxattr , 4)
2199 MIPS_SYS(sys_fgetxattr , 4)
2200 MIPS_SYS(sys_listxattr , 3) /* 4230 */
2201 MIPS_SYS(sys_llistxattr , 3)
2202 MIPS_SYS(sys_flistxattr , 3)
2203 MIPS_SYS(sys_removexattr , 2)
2204 MIPS_SYS(sys_lremovexattr, 2)
2205 MIPS_SYS(sys_fremovexattr, 2) /* 4235 */
2206 MIPS_SYS(sys_tkill , 2)
2207 MIPS_SYS(sys_sendfile64 , 5)
Petar Jovanovic43be1342013-07-15 15:17:40 +02002208 MIPS_SYS(sys_futex , 6)
bellard048f6b42005-11-26 18:47:20 +00002209 MIPS_SYS(sys_sched_setaffinity, 3)
2210 MIPS_SYS(sys_sched_getaffinity, 3) /* 4240 */
2211 MIPS_SYS(sys_io_setup , 2)
2212 MIPS_SYS(sys_io_destroy , 1)
2213 MIPS_SYS(sys_io_getevents, 5)
2214 MIPS_SYS(sys_io_submit , 3)
2215 MIPS_SYS(sys_io_cancel , 3) /* 4245 */
2216 MIPS_SYS(sys_exit_group , 1)
2217 MIPS_SYS(sys_lookup_dcookie, 3)
2218 MIPS_SYS(sys_epoll_create, 1)
2219 MIPS_SYS(sys_epoll_ctl , 4)
2220 MIPS_SYS(sys_epoll_wait , 3) /* 4250 */
2221 MIPS_SYS(sys_remap_file_pages, 5)
2222 MIPS_SYS(sys_set_tid_address, 1)
2223 MIPS_SYS(sys_restart_syscall, 0)
2224 MIPS_SYS(sys_fadvise64_64, 7)
2225 MIPS_SYS(sys_statfs64 , 3) /* 4255 */
2226 MIPS_SYS(sys_fstatfs64 , 2)
2227 MIPS_SYS(sys_timer_create, 3)
2228 MIPS_SYS(sys_timer_settime, 4)
2229 MIPS_SYS(sys_timer_gettime, 2)
2230 MIPS_SYS(sys_timer_getoverrun, 1) /* 4260 */
2231 MIPS_SYS(sys_timer_delete, 1)
2232 MIPS_SYS(sys_clock_settime, 2)
2233 MIPS_SYS(sys_clock_gettime, 2)
2234 MIPS_SYS(sys_clock_getres, 2)
2235 MIPS_SYS(sys_clock_nanosleep, 4) /* 4265 */
2236 MIPS_SYS(sys_tgkill , 3)
2237 MIPS_SYS(sys_utimes , 2)
2238 MIPS_SYS(sys_mbind , 4)
2239 MIPS_SYS(sys_ni_syscall , 0) /* sys_get_mempolicy */
2240 MIPS_SYS(sys_ni_syscall , 0) /* 4270 sys_set_mempolicy */
2241 MIPS_SYS(sys_mq_open , 4)
2242 MIPS_SYS(sys_mq_unlink , 1)
2243 MIPS_SYS(sys_mq_timedsend, 5)
2244 MIPS_SYS(sys_mq_timedreceive, 5)
2245 MIPS_SYS(sys_mq_notify , 2) /* 4275 */
2246 MIPS_SYS(sys_mq_getsetattr, 3)
2247 MIPS_SYS(sys_ni_syscall , 0) /* sys_vserver */
2248 MIPS_SYS(sys_waitid , 4)
2249 MIPS_SYS(sys_ni_syscall , 0) /* available, was setaltroot */
2250 MIPS_SYS(sys_add_key , 5)
ths388bb212007-05-13 13:58:00 +00002251 MIPS_SYS(sys_request_key, 4)
bellard048f6b42005-11-26 18:47:20 +00002252 MIPS_SYS(sys_keyctl , 5)
ths6f5b89a2007-03-02 20:48:00 +00002253 MIPS_SYS(sys_set_thread_area, 1)
ths388bb212007-05-13 13:58:00 +00002254 MIPS_SYS(sys_inotify_init, 0)
2255 MIPS_SYS(sys_inotify_add_watch, 3) /* 4285 */
2256 MIPS_SYS(sys_inotify_rm_watch, 2)
2257 MIPS_SYS(sys_migrate_pages, 4)
2258 MIPS_SYS(sys_openat, 4)
2259 MIPS_SYS(sys_mkdirat, 3)
2260 MIPS_SYS(sys_mknodat, 4) /* 4290 */
2261 MIPS_SYS(sys_fchownat, 5)
2262 MIPS_SYS(sys_futimesat, 3)
2263 MIPS_SYS(sys_fstatat64, 4)
2264 MIPS_SYS(sys_unlinkat, 3)
2265 MIPS_SYS(sys_renameat, 4) /* 4295 */
2266 MIPS_SYS(sys_linkat, 5)
2267 MIPS_SYS(sys_symlinkat, 3)
2268 MIPS_SYS(sys_readlinkat, 4)
2269 MIPS_SYS(sys_fchmodat, 3)
2270 MIPS_SYS(sys_faccessat, 3) /* 4300 */
2271 MIPS_SYS(sys_pselect6, 6)
2272 MIPS_SYS(sys_ppoll, 5)
2273 MIPS_SYS(sys_unshare, 1)
Petar Jovanovicb0932e02013-07-23 19:00:10 +02002274 MIPS_SYS(sys_splice, 6)
ths388bb212007-05-13 13:58:00 +00002275 MIPS_SYS(sys_sync_file_range, 7) /* 4305 */
2276 MIPS_SYS(sys_tee, 4)
2277 MIPS_SYS(sys_vmsplice, 4)
2278 MIPS_SYS(sys_move_pages, 6)
2279 MIPS_SYS(sys_set_robust_list, 2)
2280 MIPS_SYS(sys_get_robust_list, 3) /* 4310 */
2281 MIPS_SYS(sys_kexec_load, 4)
2282 MIPS_SYS(sys_getcpu, 3)
2283 MIPS_SYS(sys_epoll_pwait, 6)
2284 MIPS_SYS(sys_ioprio_set, 3)
2285 MIPS_SYS(sys_ioprio_get, 2)
Peter Maydelld979e8e2011-06-27 17:44:51 +01002286 MIPS_SYS(sys_utimensat, 4)
2287 MIPS_SYS(sys_signalfd, 3)
2288 MIPS_SYS(sys_ni_syscall, 0) /* was timerfd */
2289 MIPS_SYS(sys_eventfd, 1)
2290 MIPS_SYS(sys_fallocate, 6) /* 4320 */
2291 MIPS_SYS(sys_timerfd_create, 2)
2292 MIPS_SYS(sys_timerfd_gettime, 2)
2293 MIPS_SYS(sys_timerfd_settime, 4)
2294 MIPS_SYS(sys_signalfd4, 4)
2295 MIPS_SYS(sys_eventfd2, 2) /* 4325 */
2296 MIPS_SYS(sys_epoll_create1, 1)
2297 MIPS_SYS(sys_dup3, 3)
2298 MIPS_SYS(sys_pipe2, 2)
2299 MIPS_SYS(sys_inotify_init1, 1)
2300 MIPS_SYS(sys_preadv, 6) /* 4330 */
2301 MIPS_SYS(sys_pwritev, 6)
2302 MIPS_SYS(sys_rt_tgsigqueueinfo, 4)
2303 MIPS_SYS(sys_perf_event_open, 5)
2304 MIPS_SYS(sys_accept4, 4)
2305 MIPS_SYS(sys_recvmmsg, 5) /* 4335 */
2306 MIPS_SYS(sys_fanotify_init, 2)
2307 MIPS_SYS(sys_fanotify_mark, 6)
2308 MIPS_SYS(sys_prlimit64, 4)
2309 MIPS_SYS(sys_name_to_handle_at, 5)
2310 MIPS_SYS(sys_open_by_handle_at, 3) /* 4340 */
2311 MIPS_SYS(sys_clock_adjtime, 2)
2312 MIPS_SYS(sys_syncfs, 1)
bellard048f6b42005-11-26 18:47:20 +00002313};
Richard Hendersonff4f7382013-02-10 10:30:45 -08002314# undef MIPS_SYS
2315# endif /* O32 */
bellard048f6b42005-11-26 18:47:20 +00002316
Paul Brook590bc602009-07-09 17:45:17 +01002317static int do_store_exclusive(CPUMIPSState *env)
2318{
2319 target_ulong addr;
2320 target_ulong page_addr;
2321 target_ulong val;
2322 int flags;
2323 int segv = 0;
2324 int reg;
2325 int d;
2326
Aurelien Jarno5499b6f2009-11-22 13:08:14 +01002327 addr = env->lladdr;
Paul Brook590bc602009-07-09 17:45:17 +01002328 page_addr = addr & TARGET_PAGE_MASK;
2329 start_exclusive();
2330 mmap_lock();
2331 flags = page_get_flags(page_addr);
2332 if ((flags & PAGE_READ) == 0) {
2333 segv = 1;
2334 } else {
2335 reg = env->llreg & 0x1f;
2336 d = (env->llreg & 0x20) != 0;
2337 if (d) {
2338 segv = get_user_s64(val, addr);
2339 } else {
2340 segv = get_user_s32(val, addr);
2341 }
2342 if (!segv) {
2343 if (val != env->llval) {
2344 env->active_tc.gpr[reg] = 0;
2345 } else {
2346 if (d) {
2347 segv = put_user_u64(env->llnewval, addr);
2348 } else {
2349 segv = put_user_u32(env->llnewval, addr);
2350 }
2351 if (!segv) {
2352 env->active_tc.gpr[reg] = 1;
2353 }
2354 }
2355 }
2356 }
Aurelien Jarno5499b6f2009-11-22 13:08:14 +01002357 env->lladdr = -1;
Paul Brook590bc602009-07-09 17:45:17 +01002358 if (!segv) {
2359 env->active_tc.PC += 4;
2360 }
2361 mmap_unlock();
2362 end_exclusive();
2363 return segv;
2364}
2365
Meador Inge54b2f422013-01-10 16:50:22 -06002366/* Break codes */
2367enum {
2368 BRK_OVERFLOW = 6,
2369 BRK_DIVZERO = 7
2370};
2371
2372static int do_break(CPUMIPSState *env, target_siginfo_t *info,
2373 unsigned int code)
2374{
2375 int ret = -1;
2376
2377 switch (code) {
2378 case BRK_OVERFLOW:
2379 case BRK_DIVZERO:
2380 info->si_signo = TARGET_SIGFPE;
2381 info->si_errno = 0;
2382 info->si_code = (code == BRK_OVERFLOW) ? FPE_INTOVF : FPE_INTDIV;
2383 queue_signal(env, info->si_signo, &*info);
2384 ret = 0;
2385 break;
2386 default:
2387 break;
2388 }
2389
2390 return ret;
2391}
2392
bellard048f6b42005-11-26 18:47:20 +00002393void cpu_loop(CPUMIPSState *env)
2394{
Andreas Färber0315c312012-12-17 07:34:52 +01002395 CPUState *cs = CPU(mips_env_get_cpu(env));
Anthony Liguoric227f092009-10-01 16:12:16 -05002396 target_siginfo_t info;
Richard Hendersonff4f7382013-02-10 10:30:45 -08002397 int trapnr;
2398 abi_long ret;
2399# ifdef TARGET_ABI_MIPSO32
bellard048f6b42005-11-26 18:47:20 +00002400 unsigned int syscall_num;
Richard Hendersonff4f7382013-02-10 10:30:45 -08002401# endif
bellard048f6b42005-11-26 18:47:20 +00002402
2403 for(;;) {
Andreas Färber0315c312012-12-17 07:34:52 +01002404 cpu_exec_start(cs);
bellard048f6b42005-11-26 18:47:20 +00002405 trapnr = cpu_mips_exec(env);
Andreas Färber0315c312012-12-17 07:34:52 +01002406 cpu_exec_end(cs);
bellard048f6b42005-11-26 18:47:20 +00002407 switch(trapnr) {
2408 case EXCP_SYSCALL:
thsb5dc7732008-06-27 10:02:35 +00002409 env->active_tc.PC += 4;
Richard Hendersonff4f7382013-02-10 10:30:45 -08002410# ifdef TARGET_ABI_MIPSO32
2411 syscall_num = env->active_tc.gpr[2] - 4000;
ths388bb212007-05-13 13:58:00 +00002412 if (syscall_num >= sizeof(mips_syscall_args)) {
Wesley W. Terpstra7c2f6152011-07-12 14:33:23 +03002413 ret = -TARGET_ENOSYS;
ths388bb212007-05-13 13:58:00 +00002414 } else {
2415 int nb_args;
blueswir1992f48a2007-10-14 16:27:31 +00002416 abi_ulong sp_reg;
2417 abi_ulong arg5 = 0, arg6 = 0, arg7 = 0, arg8 = 0;
ths388bb212007-05-13 13:58:00 +00002418
2419 nb_args = mips_syscall_args[syscall_num];
thsb5dc7732008-06-27 10:02:35 +00002420 sp_reg = env->active_tc.gpr[29];
ths388bb212007-05-13 13:58:00 +00002421 switch (nb_args) {
2422 /* these arguments are taken from the stack */
An-Cheng Huang94c19612011-08-09 12:32:38 -07002423 case 8:
2424 if ((ret = get_user_ual(arg8, sp_reg + 28)) != 0) {
2425 goto done_syscall;
2426 }
2427 case 7:
2428 if ((ret = get_user_ual(arg7, sp_reg + 24)) != 0) {
2429 goto done_syscall;
2430 }
2431 case 6:
2432 if ((ret = get_user_ual(arg6, sp_reg + 20)) != 0) {
2433 goto done_syscall;
2434 }
2435 case 5:
2436 if ((ret = get_user_ual(arg5, sp_reg + 16)) != 0) {
2437 goto done_syscall;
2438 }
ths388bb212007-05-13 13:58:00 +00002439 default:
2440 break;
bellard048f6b42005-11-26 18:47:20 +00002441 }
thsb5dc7732008-06-27 10:02:35 +00002442 ret = do_syscall(env, env->active_tc.gpr[2],
2443 env->active_tc.gpr[4],
2444 env->active_tc.gpr[5],
2445 env->active_tc.gpr[6],
2446 env->active_tc.gpr[7],
Peter Maydell5945cfc2011-06-16 17:37:13 +01002447 arg5, arg6, arg7, arg8);
bellard048f6b42005-11-26 18:47:20 +00002448 }
An-Cheng Huang94c19612011-08-09 12:32:38 -07002449done_syscall:
Richard Hendersonff4f7382013-02-10 10:30:45 -08002450# else
2451 ret = do_syscall(env, env->active_tc.gpr[2],
2452 env->active_tc.gpr[4], env->active_tc.gpr[5],
2453 env->active_tc.gpr[6], env->active_tc.gpr[7],
2454 env->active_tc.gpr[8], env->active_tc.gpr[9],
2455 env->active_tc.gpr[10], env->active_tc.gpr[11]);
2456# endif /* O32 */
pbrook0b1bcb02009-04-21 01:41:10 +00002457 if (ret == -TARGET_QEMU_ESIGRETURN) {
2458 /* Returning from a successful sigreturn syscall.
2459 Avoid clobbering register state. */
2460 break;
2461 }
Richard Hendersonff4f7382013-02-10 10:30:45 -08002462 if ((abi_ulong)ret >= (abi_ulong)-1133) {
thsb5dc7732008-06-27 10:02:35 +00002463 env->active_tc.gpr[7] = 1; /* error flag */
ths388bb212007-05-13 13:58:00 +00002464 ret = -ret;
2465 } else {
thsb5dc7732008-06-27 10:02:35 +00002466 env->active_tc.gpr[7] = 0; /* error flag */
ths388bb212007-05-13 13:58:00 +00002467 }
thsb5dc7732008-06-27 10:02:35 +00002468 env->active_tc.gpr[2] = ret;
bellard048f6b42005-11-26 18:47:20 +00002469 break;
thsca7c2b12006-12-10 22:08:10 +00002470 case EXCP_TLBL:
2471 case EXCP_TLBS:
Wesley W. Terpstrae6e5bd22011-07-12 14:34:23 +03002472 case EXCP_AdEL:
2473 case EXCP_AdES:
pbrooke4474232009-04-21 01:03:10 +00002474 info.si_signo = TARGET_SIGSEGV;
2475 info.si_errno = 0;
2476 /* XXX: check env->error_code */
2477 info.si_code = TARGET_SEGV_MAPERR;
2478 info._sifields._sigfault._addr = env->CP0_BadVAddr;
2479 queue_signal(env, info.si_signo, &info);
2480 break;
bellard6900e842005-12-05 21:04:24 +00002481 case EXCP_CpU:
bellard048f6b42005-11-26 18:47:20 +00002482 case EXCP_RI:
bellardbc1ad2d2006-06-14 13:37:55 +00002483 info.si_signo = TARGET_SIGILL;
2484 info.si_errno = 0;
2485 info.si_code = 0;
pbrook624f7972008-05-31 16:11:38 +00002486 queue_signal(env, info.si_signo, &info);
bellard048f6b42005-11-26 18:47:20 +00002487 break;
bellard106ec872006-06-27 21:08:10 +00002488 case EXCP_INTERRUPT:
2489 /* just indicate that signals should be handled asap */
2490 break;
pbrookd08b2a22006-11-04 16:46:29 +00002491 case EXCP_DEBUG:
2492 {
2493 int sig;
2494
Andreas Färberdb6b81d2013-06-27 19:49:31 +02002495 sig = gdb_handlesig(cs, TARGET_SIGTRAP);
pbrookd08b2a22006-11-04 16:46:29 +00002496 if (sig)
2497 {
2498 info.si_signo = sig;
2499 info.si_errno = 0;
2500 info.si_code = TARGET_TRAP_BRKPT;
pbrook624f7972008-05-31 16:11:38 +00002501 queue_signal(env, info.si_signo, &info);
pbrookd08b2a22006-11-04 16:46:29 +00002502 }
2503 }
2504 break;
Paul Brook590bc602009-07-09 17:45:17 +01002505 case EXCP_SC:
2506 if (do_store_exclusive(env)) {
2507 info.si_signo = TARGET_SIGSEGV;
2508 info.si_errno = 0;
2509 info.si_code = TARGET_SEGV_MAPERR;
2510 info._sifields._sigfault._addr = env->active_tc.PC;
2511 queue_signal(env, info.si_signo, &info);
2512 }
2513 break;
Jia Liu853c3242012-10-24 22:17:02 +08002514 case EXCP_DSPDIS:
2515 info.si_signo = TARGET_SIGILL;
2516 info.si_errno = 0;
2517 info.si_code = TARGET_ILL_ILLOPC;
2518 queue_signal(env, info.si_signo, &info);
2519 break;
Meador Inge54b2f422013-01-10 16:50:22 -06002520 /* The code below was inspired by the MIPS Linux kernel trap
2521 * handling code in arch/mips/kernel/traps.c.
2522 */
2523 case EXCP_BREAK:
2524 {
2525 abi_ulong trap_instr;
2526 unsigned int code;
2527
Kwok Cheung Yeunga0333812013-07-19 09:21:44 -07002528 if (env->hflags & MIPS_HFLAG_M16) {
2529 if (env->insn_flags & ASE_MICROMIPS) {
2530 /* microMIPS mode */
Kwok Cheung Yeung1308c462013-09-09 17:36:40 -07002531 ret = get_user_u16(trap_instr, env->active_tc.PC);
2532 if (ret != 0) {
2533 goto error;
2534 }
Kwok Cheung Yeunga0333812013-07-19 09:21:44 -07002535
Kwok Cheung Yeung1308c462013-09-09 17:36:40 -07002536 if ((trap_instr >> 10) == 0x11) {
2537 /* 16-bit instruction */
2538 code = trap_instr & 0xf;
2539 } else {
2540 /* 32-bit instruction */
2541 abi_ulong instr_lo;
Kwok Cheung Yeunga0333812013-07-19 09:21:44 -07002542
Kwok Cheung Yeung1308c462013-09-09 17:36:40 -07002543 ret = get_user_u16(instr_lo,
2544 env->active_tc.PC + 2);
2545 if (ret != 0) {
2546 goto error;
2547 }
2548 trap_instr = (trap_instr << 16) | instr_lo;
2549 code = ((trap_instr >> 6) & ((1 << 20) - 1));
2550 /* Unfortunately, microMIPS also suffers from
2551 the old assembler bug... */
2552 if (code >= (1 << 10)) {
2553 code >>= 10;
2554 }
2555 }
Kwok Cheung Yeunga0333812013-07-19 09:21:44 -07002556 } else {
2557 /* MIPS16e mode */
2558 ret = get_user_u16(trap_instr, env->active_tc.PC);
2559 if (ret != 0) {
2560 goto error;
2561 }
2562 code = (trap_instr >> 6) & 0x3f;
Kwok Cheung Yeunga0333812013-07-19 09:21:44 -07002563 }
2564 } else {
2565 ret = get_user_ual(trap_instr, env->active_tc.PC);
Kwok Cheung Yeung1308c462013-09-09 17:36:40 -07002566 if (ret != 0) {
2567 goto error;
2568 }
Kwok Cheung Yeunga0333812013-07-19 09:21:44 -07002569
Kwok Cheung Yeung1308c462013-09-09 17:36:40 -07002570 /* As described in the original Linux kernel code, the
2571 * below checks on 'code' are to work around an old
2572 * assembly bug.
2573 */
2574 code = ((trap_instr >> 6) & ((1 << 20) - 1));
2575 if (code >= (1 << 10)) {
2576 code >>= 10;
2577 }
Meador Inge54b2f422013-01-10 16:50:22 -06002578 }
2579
2580 if (do_break(env, &info, code) != 0) {
2581 goto error;
2582 }
2583 }
2584 break;
2585 case EXCP_TRAP:
2586 {
2587 abi_ulong trap_instr;
2588 unsigned int code = 0;
2589
Kwok Cheung Yeunga0333812013-07-19 09:21:44 -07002590 if (env->hflags & MIPS_HFLAG_M16) {
2591 /* microMIPS mode */
2592 abi_ulong instr[2];
2593
2594 ret = get_user_u16(instr[0], env->active_tc.PC) ||
2595 get_user_u16(instr[1], env->active_tc.PC + 2);
2596
2597 trap_instr = (instr[0] << 16) | instr[1];
2598 } else {
2599 ret = get_user_ual(trap_instr, env->active_tc.PC);
2600 }
2601
Meador Inge54b2f422013-01-10 16:50:22 -06002602 if (ret != 0) {
2603 goto error;
2604 }
2605
2606 /* The immediate versions don't provide a code. */
2607 if (!(trap_instr & 0xFC000000)) {
Kwok Cheung Yeunga0333812013-07-19 09:21:44 -07002608 if (env->hflags & MIPS_HFLAG_M16) {
2609 /* microMIPS mode */
2610 code = ((trap_instr >> 12) & ((1 << 4) - 1));
2611 } else {
2612 code = ((trap_instr >> 6) & ((1 << 10) - 1));
2613 }
Meador Inge54b2f422013-01-10 16:50:22 -06002614 }
2615
2616 if (do_break(env, &info, code) != 0) {
2617 goto error;
2618 }
2619 }
2620 break;
bellard048f6b42005-11-26 18:47:20 +00002621 default:
Meador Inge54b2f422013-01-10 16:50:22 -06002622error:
ths5fafdf22007-09-16 21:08:06 +00002623 fprintf(stderr, "qemu: unhandled CPU exception 0x%x - aborting\n",
bellard048f6b42005-11-26 18:47:20 +00002624 trapnr);
Andreas Färber878096e2013-05-27 01:33:50 +02002625 cpu_dump_state(cs, stderr, fprintf, 0);
bellard048f6b42005-11-26 18:47:20 +00002626 abort();
2627 }
2628 process_pending_signals(env);
2629 }
2630}
2631#endif
2632
Jia Liud9627832012-07-20 15:50:52 +08002633#ifdef TARGET_OPENRISC
2634
2635void cpu_loop(CPUOpenRISCState *env)
2636{
Andreas Färber878096e2013-05-27 01:33:50 +02002637 CPUState *cs = CPU(openrisc_env_get_cpu(env));
Jia Liud9627832012-07-20 15:50:52 +08002638 int trapnr, gdbsig;
2639
2640 for (;;) {
2641 trapnr = cpu_exec(env);
2642 gdbsig = 0;
2643
2644 switch (trapnr) {
2645 case EXCP_RESET:
2646 qemu_log("\nReset request, exit, pc is %#x\n", env->pc);
2647 exit(1);
2648 break;
2649 case EXCP_BUSERR:
2650 qemu_log("\nBus error, exit, pc is %#x\n", env->pc);
2651 gdbsig = SIGBUS;
2652 break;
2653 case EXCP_DPF:
2654 case EXCP_IPF:
Andreas Färber878096e2013-05-27 01:33:50 +02002655 cpu_dump_state(cs, stderr, fprintf, 0);
Jia Liud9627832012-07-20 15:50:52 +08002656 gdbsig = TARGET_SIGSEGV;
2657 break;
2658 case EXCP_TICK:
2659 qemu_log("\nTick time interrupt pc is %#x\n", env->pc);
2660 break;
2661 case EXCP_ALIGN:
2662 qemu_log("\nAlignment pc is %#x\n", env->pc);
2663 gdbsig = SIGBUS;
2664 break;
2665 case EXCP_ILLEGAL:
2666 qemu_log("\nIllegal instructionpc is %#x\n", env->pc);
2667 gdbsig = SIGILL;
2668 break;
2669 case EXCP_INT:
2670 qemu_log("\nExternal interruptpc is %#x\n", env->pc);
2671 break;
2672 case EXCP_DTLBMISS:
2673 case EXCP_ITLBMISS:
2674 qemu_log("\nTLB miss\n");
2675 break;
2676 case EXCP_RANGE:
2677 qemu_log("\nRange\n");
2678 gdbsig = SIGSEGV;
2679 break;
2680 case EXCP_SYSCALL:
2681 env->pc += 4; /* 0xc00; */
2682 env->gpr[11] = do_syscall(env,
2683 env->gpr[11], /* return value */
2684 env->gpr[3], /* r3 - r7 are params */
2685 env->gpr[4],
2686 env->gpr[5],
2687 env->gpr[6],
2688 env->gpr[7],
2689 env->gpr[8], 0, 0);
2690 break;
2691 case EXCP_FPE:
2692 qemu_log("\nFloating point error\n");
2693 break;
2694 case EXCP_TRAP:
2695 qemu_log("\nTrap\n");
2696 gdbsig = SIGTRAP;
2697 break;
2698 case EXCP_NR:
2699 qemu_log("\nNR\n");
2700 break;
2701 default:
2702 qemu_log("\nqemu: unhandled CPU exception %#x - aborting\n",
2703 trapnr);
Andreas Färber878096e2013-05-27 01:33:50 +02002704 cpu_dump_state(cs, stderr, fprintf, 0);
Jia Liud9627832012-07-20 15:50:52 +08002705 gdbsig = TARGET_SIGILL;
2706 break;
2707 }
2708 if (gdbsig) {
Andreas Färberdb6b81d2013-06-27 19:49:31 +02002709 gdb_handlesig(cs, gdbsig);
Jia Liud9627832012-07-20 15:50:52 +08002710 if (gdbsig != TARGET_SIGTRAP) {
2711 exit(1);
2712 }
2713 }
2714
2715 process_pending_signals(env);
2716 }
2717}
2718
2719#endif /* TARGET_OPENRISC */
2720
bellardfdf9b3e2006-04-27 21:07:38 +00002721#ifdef TARGET_SH4
Andreas Färber05390242012-02-25 03:37:53 +01002722void cpu_loop(CPUSH4State *env)
bellardfdf9b3e2006-04-27 21:07:38 +00002723{
Andreas Färber878096e2013-05-27 01:33:50 +02002724 CPUState *cs = CPU(sh_env_get_cpu(env));
bellardfdf9b3e2006-04-27 21:07:38 +00002725 int trapnr, ret;
Anthony Liguoric227f092009-10-01 16:12:16 -05002726 target_siginfo_t info;
ths3b46e622007-09-17 08:09:54 +00002727
bellardfdf9b3e2006-04-27 21:07:38 +00002728 while (1) {
2729 trapnr = cpu_sh4_exec (env);
ths3b46e622007-09-17 08:09:54 +00002730
bellardfdf9b3e2006-04-27 21:07:38 +00002731 switch (trapnr) {
2732 case 0x160:
aurel320b6d3ae2008-09-15 07:43:43 +00002733 env->pc += 2;
ths5fafdf22007-09-16 21:08:06 +00002734 ret = do_syscall(env,
2735 env->gregs[3],
2736 env->gregs[4],
2737 env->gregs[5],
2738 env->gregs[6],
2739 env->gregs[7],
2740 env->gregs[0],
Peter Maydell5945cfc2011-06-16 17:37:13 +01002741 env->gregs[1],
2742 0, 0);
pbrook9c2a9ea2006-06-18 19:12:54 +00002743 env->gregs[0] = ret;
bellardfdf9b3e2006-04-27 21:07:38 +00002744 break;
thsc3b5bc82007-12-02 06:31:25 +00002745 case EXCP_INTERRUPT:
2746 /* just indicate that signals should be handled asap */
2747 break;
pbrook355fb232006-06-17 19:58:25 +00002748 case EXCP_DEBUG:
2749 {
2750 int sig;
2751
Andreas Färberdb6b81d2013-06-27 19:49:31 +02002752 sig = gdb_handlesig(cs, TARGET_SIGTRAP);
pbrook355fb232006-06-17 19:58:25 +00002753 if (sig)
2754 {
2755 info.si_signo = sig;
2756 info.si_errno = 0;
2757 info.si_code = TARGET_TRAP_BRKPT;
pbrook624f7972008-05-31 16:11:38 +00002758 queue_signal(env, info.si_signo, &info);
pbrook355fb232006-06-17 19:58:25 +00002759 }
2760 }
2761 break;
thsc3b5bc82007-12-02 06:31:25 +00002762 case 0xa0:
2763 case 0xc0:
2764 info.si_signo = SIGSEGV;
2765 info.si_errno = 0;
2766 info.si_code = TARGET_SEGV_MAPERR;
2767 info._sifields._sigfault._addr = env->tea;
pbrook624f7972008-05-31 16:11:38 +00002768 queue_signal(env, info.si_signo, &info);
thsc3b5bc82007-12-02 06:31:25 +00002769 break;
2770
bellardfdf9b3e2006-04-27 21:07:38 +00002771 default:
2772 printf ("Unhandled trap: 0x%x\n", trapnr);
Andreas Färber878096e2013-05-27 01:33:50 +02002773 cpu_dump_state(cs, stderr, fprintf, 0);
bellardfdf9b3e2006-04-27 21:07:38 +00002774 exit (1);
2775 }
2776 process_pending_signals (env);
2777 }
2778}
2779#endif
2780
ths48733d12007-10-08 13:36:46 +00002781#ifdef TARGET_CRIS
Andreas Färber05390242012-02-25 03:37:53 +01002782void cpu_loop(CPUCRISState *env)
ths48733d12007-10-08 13:36:46 +00002783{
Andreas Färber878096e2013-05-27 01:33:50 +02002784 CPUState *cs = CPU(cris_env_get_cpu(env));
ths48733d12007-10-08 13:36:46 +00002785 int trapnr, ret;
Anthony Liguoric227f092009-10-01 16:12:16 -05002786 target_siginfo_t info;
ths48733d12007-10-08 13:36:46 +00002787
2788 while (1) {
2789 trapnr = cpu_cris_exec (env);
2790 switch (trapnr) {
2791 case 0xaa:
2792 {
2793 info.si_signo = SIGSEGV;
2794 info.si_errno = 0;
2795 /* XXX: check env->error_code */
2796 info.si_code = TARGET_SEGV_MAPERR;
edgar_igle00c1e72008-05-27 21:12:09 +00002797 info._sifields._sigfault._addr = env->pregs[PR_EDA];
pbrook624f7972008-05-31 16:11:38 +00002798 queue_signal(env, info.si_signo, &info);
ths48733d12007-10-08 13:36:46 +00002799 }
2800 break;
edgar_iglb6d3abd2008-02-28 11:29:27 +00002801 case EXCP_INTERRUPT:
2802 /* just indicate that signals should be handled asap */
2803 break;
ths48733d12007-10-08 13:36:46 +00002804 case EXCP_BREAK:
2805 ret = do_syscall(env,
2806 env->regs[9],
2807 env->regs[10],
2808 env->regs[11],
2809 env->regs[12],
2810 env->regs[13],
2811 env->pregs[7],
Peter Maydell5945cfc2011-06-16 17:37:13 +01002812 env->pregs[11],
2813 0, 0);
ths48733d12007-10-08 13:36:46 +00002814 env->regs[10] = ret;
ths48733d12007-10-08 13:36:46 +00002815 break;
2816 case EXCP_DEBUG:
2817 {
2818 int sig;
2819
Andreas Färberdb6b81d2013-06-27 19:49:31 +02002820 sig = gdb_handlesig(cs, TARGET_SIGTRAP);
ths48733d12007-10-08 13:36:46 +00002821 if (sig)
2822 {
2823 info.si_signo = sig;
2824 info.si_errno = 0;
2825 info.si_code = TARGET_TRAP_BRKPT;
pbrook624f7972008-05-31 16:11:38 +00002826 queue_signal(env, info.si_signo, &info);
ths48733d12007-10-08 13:36:46 +00002827 }
2828 }
2829 break;
2830 default:
2831 printf ("Unhandled trap: 0x%x\n", trapnr);
Andreas Färber878096e2013-05-27 01:33:50 +02002832 cpu_dump_state(cs, stderr, fprintf, 0);
ths48733d12007-10-08 13:36:46 +00002833 exit (1);
2834 }
2835 process_pending_signals (env);
2836 }
2837}
2838#endif
2839
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +02002840#ifdef TARGET_MICROBLAZE
Andreas Färber05390242012-02-25 03:37:53 +01002841void cpu_loop(CPUMBState *env)
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +02002842{
Andreas Färber878096e2013-05-27 01:33:50 +02002843 CPUState *cs = CPU(mb_env_get_cpu(env));
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +02002844 int trapnr, ret;
Anthony Liguoric227f092009-10-01 16:12:16 -05002845 target_siginfo_t info;
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +02002846
2847 while (1) {
2848 trapnr = cpu_mb_exec (env);
2849 switch (trapnr) {
2850 case 0xaa:
2851 {
2852 info.si_signo = SIGSEGV;
2853 info.si_errno = 0;
2854 /* XXX: check env->error_code */
2855 info.si_code = TARGET_SEGV_MAPERR;
2856 info._sifields._sigfault._addr = 0;
2857 queue_signal(env, info.si_signo, &info);
2858 }
2859 break;
2860 case EXCP_INTERRUPT:
2861 /* just indicate that signals should be handled asap */
2862 break;
2863 case EXCP_BREAK:
2864 /* Return address is 4 bytes after the call. */
2865 env->regs[14] += 4;
Edgar E. Iglesiasd7dce492012-04-26 14:18:25 +02002866 env->sregs[SR_PC] = env->regs[14];
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +02002867 ret = do_syscall(env,
2868 env->regs[12],
2869 env->regs[5],
2870 env->regs[6],
2871 env->regs[7],
2872 env->regs[8],
2873 env->regs[9],
Peter Maydell5945cfc2011-06-16 17:37:13 +01002874 env->regs[10],
2875 0, 0);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +02002876 env->regs[3] = ret;
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +02002877 break;
Edgar E. Iglesiasb76da7e2010-09-09 10:24:01 +02002878 case EXCP_HW_EXCP:
2879 env->regs[17] = env->sregs[SR_PC] + 4;
2880 if (env->iflags & D_FLAG) {
2881 env->sregs[SR_ESR] |= 1 << 12;
2882 env->sregs[SR_PC] -= 4;
Dong Xu Wangb4916d72011-11-22 18:06:17 +08002883 /* FIXME: if branch was immed, replay the imm as well. */
Edgar E. Iglesiasb76da7e2010-09-09 10:24:01 +02002884 }
2885
2886 env->iflags &= ~(IMM_FLAG | D_FLAG);
2887
2888 switch (env->sregs[SR_ESR] & 31) {
Edgar E. Iglesias22a78d62011-08-22 18:42:54 +02002889 case ESR_EC_DIVZERO:
2890 info.si_signo = SIGFPE;
2891 info.si_errno = 0;
2892 info.si_code = TARGET_FPE_FLTDIV;
2893 info._sifields._sigfault._addr = 0;
2894 queue_signal(env, info.si_signo, &info);
2895 break;
Edgar E. Iglesiasb76da7e2010-09-09 10:24:01 +02002896 case ESR_EC_FPU:
2897 info.si_signo = SIGFPE;
2898 info.si_errno = 0;
2899 if (env->sregs[SR_FSR] & FSR_IO) {
2900 info.si_code = TARGET_FPE_FLTINV;
2901 }
2902 if (env->sregs[SR_FSR] & FSR_DZ) {
2903 info.si_code = TARGET_FPE_FLTDIV;
2904 }
2905 info._sifields._sigfault._addr = 0;
2906 queue_signal(env, info.si_signo, &info);
2907 break;
2908 default:
2909 printf ("Unhandled hw-exception: 0x%x\n",
Edgar E. Iglesias2e42d522011-04-11 23:57:07 +02002910 env->sregs[SR_ESR] & ESR_EC_MASK);
Andreas Färber878096e2013-05-27 01:33:50 +02002911 cpu_dump_state(cs, stderr, fprintf, 0);
Edgar E. Iglesiasb76da7e2010-09-09 10:24:01 +02002912 exit (1);
2913 break;
2914 }
2915 break;
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +02002916 case EXCP_DEBUG:
2917 {
2918 int sig;
2919
Andreas Färberdb6b81d2013-06-27 19:49:31 +02002920 sig = gdb_handlesig(cs, TARGET_SIGTRAP);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +02002921 if (sig)
2922 {
2923 info.si_signo = sig;
2924 info.si_errno = 0;
2925 info.si_code = TARGET_TRAP_BRKPT;
2926 queue_signal(env, info.si_signo, &info);
2927 }
2928 }
2929 break;
2930 default:
2931 printf ("Unhandled trap: 0x%x\n", trapnr);
Andreas Färber878096e2013-05-27 01:33:50 +02002932 cpu_dump_state(cs, stderr, fprintf, 0);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +02002933 exit (1);
2934 }
2935 process_pending_signals (env);
2936 }
2937}
2938#endif
2939
pbrooke6e59062006-10-22 00:18:54 +00002940#ifdef TARGET_M68K
2941
2942void cpu_loop(CPUM68KState *env)
2943{
Andreas Färber878096e2013-05-27 01:33:50 +02002944 CPUState *cs = CPU(m68k_env_get_cpu(env));
pbrooke6e59062006-10-22 00:18:54 +00002945 int trapnr;
2946 unsigned int n;
Anthony Liguoric227f092009-10-01 16:12:16 -05002947 target_siginfo_t info;
pbrooke6e59062006-10-22 00:18:54 +00002948 TaskState *ts = env->opaque;
ths3b46e622007-09-17 08:09:54 +00002949
pbrooke6e59062006-10-22 00:18:54 +00002950 for(;;) {
2951 trapnr = cpu_m68k_exec(env);
2952 switch(trapnr) {
2953 case EXCP_ILLEGAL:
2954 {
2955 if (ts->sim_syscalls) {
2956 uint16_t nr;
2957 nr = lduw(env->pc + 2);
2958 env->pc += 4;
2959 do_m68k_simcall(env, nr);
2960 } else {
2961 goto do_sigill;
2962 }
2963 }
2964 break;
pbrooka87295e2007-05-26 15:09:38 +00002965 case EXCP_HALT_INSN:
pbrooke6e59062006-10-22 00:18:54 +00002966 /* Semihosing syscall. */
pbrooka87295e2007-05-26 15:09:38 +00002967 env->pc += 4;
pbrooke6e59062006-10-22 00:18:54 +00002968 do_m68k_semihosting(env, env->dregs[0]);
2969 break;
2970 case EXCP_LINEA:
2971 case EXCP_LINEF:
2972 case EXCP_UNSUPPORTED:
2973 do_sigill:
2974 info.si_signo = SIGILL;
2975 info.si_errno = 0;
2976 info.si_code = TARGET_ILL_ILLOPN;
2977 info._sifields._sigfault._addr = env->pc;
pbrook624f7972008-05-31 16:11:38 +00002978 queue_signal(env, info.si_signo, &info);
pbrooke6e59062006-10-22 00:18:54 +00002979 break;
2980 case EXCP_TRAP0:
2981 {
2982 ts->sim_syscalls = 0;
2983 n = env->dregs[0];
2984 env->pc += 2;
ths5fafdf22007-09-16 21:08:06 +00002985 env->dregs[0] = do_syscall(env,
2986 n,
pbrooke6e59062006-10-22 00:18:54 +00002987 env->dregs[1],
2988 env->dregs[2],
2989 env->dregs[3],
2990 env->dregs[4],
2991 env->dregs[5],
Peter Maydell5945cfc2011-06-16 17:37:13 +01002992 env->aregs[0],
2993 0, 0);
pbrooke6e59062006-10-22 00:18:54 +00002994 }
2995 break;
2996 case EXCP_INTERRUPT:
2997 /* just indicate that signals should be handled asap */
2998 break;
2999 case EXCP_ACCESS:
3000 {
3001 info.si_signo = SIGSEGV;
3002 info.si_errno = 0;
3003 /* XXX: check env->error_code */
3004 info.si_code = TARGET_SEGV_MAPERR;
3005 info._sifields._sigfault._addr = env->mmu.ar;
pbrook624f7972008-05-31 16:11:38 +00003006 queue_signal(env, info.si_signo, &info);
pbrooke6e59062006-10-22 00:18:54 +00003007 }
3008 break;
3009 case EXCP_DEBUG:
3010 {
3011 int sig;
3012
Andreas Färberdb6b81d2013-06-27 19:49:31 +02003013 sig = gdb_handlesig(cs, TARGET_SIGTRAP);
pbrooke6e59062006-10-22 00:18:54 +00003014 if (sig)
3015 {
3016 info.si_signo = sig;
3017 info.si_errno = 0;
3018 info.si_code = TARGET_TRAP_BRKPT;
pbrook624f7972008-05-31 16:11:38 +00003019 queue_signal(env, info.si_signo, &info);
pbrooke6e59062006-10-22 00:18:54 +00003020 }
3021 }
3022 break;
3023 default:
ths5fafdf22007-09-16 21:08:06 +00003024 fprintf(stderr, "qemu: unhandled CPU exception 0x%x - aborting\n",
pbrooke6e59062006-10-22 00:18:54 +00003025 trapnr);
Andreas Färber878096e2013-05-27 01:33:50 +02003026 cpu_dump_state(cs, stderr, fprintf, 0);
pbrooke6e59062006-10-22 00:18:54 +00003027 abort();
3028 }
3029 process_pending_signals(env);
3030 }
3031}
3032#endif /* TARGET_M68K */
3033
j_mayer7a3148a2007-04-05 07:13:51 +00003034#ifdef TARGET_ALPHA
Richard Henderson6910b8f2010-04-07 15:42:26 -07003035static void do_store_exclusive(CPUAlphaState *env, int reg, int quad)
3036{
3037 target_ulong addr, val, tmp;
3038 target_siginfo_t info;
3039 int ret = 0;
3040
3041 addr = env->lock_addr;
3042 tmp = env->lock_st_addr;
3043 env->lock_addr = -1;
3044 env->lock_st_addr = 0;
3045
3046 start_exclusive();
3047 mmap_lock();
3048
3049 if (addr == tmp) {
3050 if (quad ? get_user_s64(val, addr) : get_user_s32(val, addr)) {
3051 goto do_sigsegv;
3052 }
3053
3054 if (val == env->lock_value) {
3055 tmp = env->ir[reg];
3056 if (quad ? put_user_u64(tmp, addr) : put_user_u32(tmp, addr)) {
3057 goto do_sigsegv;
3058 }
3059 ret = 1;
3060 }
3061 }
3062 env->ir[reg] = ret;
3063 env->pc += 4;
3064
3065 mmap_unlock();
3066 end_exclusive();
3067 return;
3068
3069 do_sigsegv:
3070 mmap_unlock();
3071 end_exclusive();
3072
3073 info.si_signo = TARGET_SIGSEGV;
3074 info.si_errno = 0;
3075 info.si_code = TARGET_SEGV_MAPERR;
3076 info._sifields._sigfault._addr = addr;
3077 queue_signal(env, TARGET_SIGSEGV, &info);
3078}
3079
Andreas Färber05390242012-02-25 03:37:53 +01003080void cpu_loop(CPUAlphaState *env)
j_mayer7a3148a2007-04-05 07:13:51 +00003081{
Andreas Färber878096e2013-05-27 01:33:50 +02003082 CPUState *cs = CPU(alpha_env_get_cpu(env));
j_mayere96efcf2007-04-14 12:17:09 +00003083 int trapnr;
Anthony Liguoric227f092009-10-01 16:12:16 -05003084 target_siginfo_t info;
Richard Henderson6049f4f2009-12-27 18:30:03 -08003085 abi_long sysret;
ths3b46e622007-09-17 08:09:54 +00003086
j_mayer7a3148a2007-04-05 07:13:51 +00003087 while (1) {
3088 trapnr = cpu_alpha_exec (env);
ths3b46e622007-09-17 08:09:54 +00003089
Richard Hendersonac316ca2010-04-12 16:14:54 -07003090 /* All of the traps imply a transition through PALcode, which
3091 implies an REI instruction has been executed. Which means
3092 that the intr_flag should be cleared. */
3093 env->intr_flag = 0;
3094
j_mayer7a3148a2007-04-05 07:13:51 +00003095 switch (trapnr) {
3096 case EXCP_RESET:
3097 fprintf(stderr, "Reset requested. Exit\n");
3098 exit(1);
3099 break;
3100 case EXCP_MCHK:
3101 fprintf(stderr, "Machine check exception. Exit\n");
3102 exit(1);
3103 break;
Richard Henderson07b6c132011-05-20 14:04:57 -07003104 case EXCP_SMP_INTERRUPT:
3105 case EXCP_CLK_INTERRUPT:
3106 case EXCP_DEV_INTERRUPT:
ths5fafdf22007-09-16 21:08:06 +00003107 fprintf(stderr, "External interrupt. Exit\n");
j_mayer7a3148a2007-04-05 07:13:51 +00003108 exit(1);
3109 break;
Richard Henderson07b6c132011-05-20 14:04:57 -07003110 case EXCP_MMFAULT:
Richard Henderson6910b8f2010-04-07 15:42:26 -07003111 env->lock_addr = -1;
Richard Henderson6049f4f2009-12-27 18:30:03 -08003112 info.si_signo = TARGET_SIGSEGV;
3113 info.si_errno = 0;
Richard Henderson129d8aa2011-05-20 13:30:00 -07003114 info.si_code = (page_get_flags(env->trap_arg0) & PAGE_VALID
Richard Henderson0be1d072010-05-21 10:03:33 -07003115 ? TARGET_SEGV_ACCERR : TARGET_SEGV_MAPERR);
Richard Henderson129d8aa2011-05-20 13:30:00 -07003116 info._sifields._sigfault._addr = env->trap_arg0;
Richard Henderson6049f4f2009-12-27 18:30:03 -08003117 queue_signal(env, info.si_signo, &info);
j_mayer7a3148a2007-04-05 07:13:51 +00003118 break;
j_mayer7a3148a2007-04-05 07:13:51 +00003119 case EXCP_UNALIGN:
Richard Henderson6910b8f2010-04-07 15:42:26 -07003120 env->lock_addr = -1;
Richard Henderson6049f4f2009-12-27 18:30:03 -08003121 info.si_signo = TARGET_SIGBUS;
3122 info.si_errno = 0;
3123 info.si_code = TARGET_BUS_ADRALN;
Richard Henderson129d8aa2011-05-20 13:30:00 -07003124 info._sifields._sigfault._addr = env->trap_arg0;
Richard Henderson6049f4f2009-12-27 18:30:03 -08003125 queue_signal(env, info.si_signo, &info);
j_mayer7a3148a2007-04-05 07:13:51 +00003126 break;
3127 case EXCP_OPCDEC:
Richard Henderson6049f4f2009-12-27 18:30:03 -08003128 do_sigill:
Richard Henderson6910b8f2010-04-07 15:42:26 -07003129 env->lock_addr = -1;
Richard Henderson6049f4f2009-12-27 18:30:03 -08003130 info.si_signo = TARGET_SIGILL;
3131 info.si_errno = 0;
3132 info.si_code = TARGET_ILL_ILLOPC;
3133 info._sifields._sigfault._addr = env->pc;
3134 queue_signal(env, info.si_signo, &info);
j_mayer7a3148a2007-04-05 07:13:51 +00003135 break;
Richard Henderson07b6c132011-05-20 14:04:57 -07003136 case EXCP_ARITH:
3137 env->lock_addr = -1;
3138 info.si_signo = TARGET_SIGFPE;
3139 info.si_errno = 0;
3140 info.si_code = TARGET_FPE_FLTINV;
3141 info._sifields._sigfault._addr = env->pc;
3142 queue_signal(env, info.si_signo, &info);
3143 break;
j_mayer7a3148a2007-04-05 07:13:51 +00003144 case EXCP_FEN:
Richard Henderson6049f4f2009-12-27 18:30:03 -08003145 /* No-op. Linux simply re-enables the FPU. */
j_mayer7a3148a2007-04-05 07:13:51 +00003146 break;
Richard Henderson07b6c132011-05-20 14:04:57 -07003147 case EXCP_CALL_PAL:
Richard Henderson6910b8f2010-04-07 15:42:26 -07003148 env->lock_addr = -1;
Richard Henderson07b6c132011-05-20 14:04:57 -07003149 switch (env->error_code) {
Richard Henderson6049f4f2009-12-27 18:30:03 -08003150 case 0x80:
3151 /* BPT */
3152 info.si_signo = TARGET_SIGTRAP;
3153 info.si_errno = 0;
3154 info.si_code = TARGET_TRAP_BRKPT;
3155 info._sifields._sigfault._addr = env->pc;
3156 queue_signal(env, info.si_signo, &info);
3157 break;
3158 case 0x81:
3159 /* BUGCHK */
3160 info.si_signo = TARGET_SIGTRAP;
3161 info.si_errno = 0;
3162 info.si_code = 0;
3163 info._sifields._sigfault._addr = env->pc;
3164 queue_signal(env, info.si_signo, &info);
3165 break;
3166 case 0x83:
3167 /* CALLSYS */
3168 trapnr = env->ir[IR_V0];
3169 sysret = do_syscall(env, trapnr,
3170 env->ir[IR_A0], env->ir[IR_A1],
3171 env->ir[IR_A2], env->ir[IR_A3],
Peter Maydell5945cfc2011-06-16 17:37:13 +01003172 env->ir[IR_A4], env->ir[IR_A5],
3173 0, 0);
Richard Hendersona5b3b132010-05-03 10:07:55 -07003174 if (trapnr == TARGET_NR_sigreturn
3175 || trapnr == TARGET_NR_rt_sigreturn) {
3176 break;
3177 }
3178 /* Syscall writes 0 to V0 to bypass error check, similar
Richard Henderson0e141972012-06-07 14:47:41 -07003179 to how this is handled internal to Linux kernel.
3180 (Ab)use trapnr temporarily as boolean indicating error. */
3181 trapnr = (env->ir[IR_V0] != 0 && sysret < 0);
3182 env->ir[IR_V0] = (trapnr ? -sysret : sysret);
3183 env->ir[IR_A3] = trapnr;
Richard Henderson6049f4f2009-12-27 18:30:03 -08003184 break;
3185 case 0x86:
3186 /* IMB */
3187 /* ??? We can probably elide the code using page_unprotect
3188 that is checking for self-modifying code. Instead we
3189 could simply call tb_flush here. Until we work out the
3190 changes required to turn off the extra write protection,
3191 this can be a no-op. */
3192 break;
3193 case 0x9E:
3194 /* RDUNIQUE */
3195 /* Handled in the translator for usermode. */
3196 abort();
3197 case 0x9F:
3198 /* WRUNIQUE */
3199 /* Handled in the translator for usermode. */
3200 abort();
3201 case 0xAA:
3202 /* GENTRAP */
3203 info.si_signo = TARGET_SIGFPE;
3204 switch (env->ir[IR_A0]) {
3205 case TARGET_GEN_INTOVF:
3206 info.si_code = TARGET_FPE_INTOVF;
3207 break;
3208 case TARGET_GEN_INTDIV:
3209 info.si_code = TARGET_FPE_INTDIV;
3210 break;
3211 case TARGET_GEN_FLTOVF:
3212 info.si_code = TARGET_FPE_FLTOVF;
3213 break;
3214 case TARGET_GEN_FLTUND:
3215 info.si_code = TARGET_FPE_FLTUND;
3216 break;
3217 case TARGET_GEN_FLTINV:
3218 info.si_code = TARGET_FPE_FLTINV;
3219 break;
3220 case TARGET_GEN_FLTINE:
3221 info.si_code = TARGET_FPE_FLTRES;
3222 break;
3223 case TARGET_GEN_ROPRAND:
3224 info.si_code = 0;
3225 break;
3226 default:
3227 info.si_signo = TARGET_SIGTRAP;
3228 info.si_code = 0;
3229 break;
3230 }
3231 info.si_errno = 0;
3232 info._sifields._sigfault._addr = env->pc;
3233 queue_signal(env, info.si_signo, &info);
3234 break;
3235 default:
3236 goto do_sigill;
3237 }
j_mayer7a3148a2007-04-05 07:13:51 +00003238 break;
j_mayer7a3148a2007-04-05 07:13:51 +00003239 case EXCP_DEBUG:
Andreas Färberdb6b81d2013-06-27 19:49:31 +02003240 info.si_signo = gdb_handlesig(cs, TARGET_SIGTRAP);
Richard Henderson6049f4f2009-12-27 18:30:03 -08003241 if (info.si_signo) {
Richard Henderson6910b8f2010-04-07 15:42:26 -07003242 env->lock_addr = -1;
Richard Henderson6049f4f2009-12-27 18:30:03 -08003243 info.si_errno = 0;
3244 info.si_code = TARGET_TRAP_BRKPT;
3245 queue_signal(env, info.si_signo, &info);
j_mayer7a3148a2007-04-05 07:13:51 +00003246 }
3247 break;
Richard Henderson6910b8f2010-04-07 15:42:26 -07003248 case EXCP_STL_C:
3249 case EXCP_STQ_C:
3250 do_store_exclusive(env, env->error_code, trapnr - EXCP_STL_C);
3251 break;
Richard Hendersond0f20492012-05-31 12:05:23 -07003252 case EXCP_INTERRUPT:
3253 /* Just indicate that signals should be handled asap. */
3254 break;
j_mayer7a3148a2007-04-05 07:13:51 +00003255 default:
3256 printf ("Unhandled trap: 0x%x\n", trapnr);
Andreas Färber878096e2013-05-27 01:33:50 +02003257 cpu_dump_state(cs, stderr, fprintf, 0);
j_mayer7a3148a2007-04-05 07:13:51 +00003258 exit (1);
3259 }
3260 process_pending_signals (env);
3261 }
3262}
3263#endif /* TARGET_ALPHA */
3264
Ulrich Hechta4c075f2009-07-24 16:57:31 +02003265#ifdef TARGET_S390X
3266void cpu_loop(CPUS390XState *env)
3267{
Andreas Färber878096e2013-05-27 01:33:50 +02003268 CPUState *cs = CPU(s390_env_get_cpu(env));
Richard Hendersond5a103c2012-09-14 19:31:57 -07003269 int trapnr, n, sig;
Ulrich Hechta4c075f2009-07-24 16:57:31 +02003270 target_siginfo_t info;
Richard Hendersond5a103c2012-09-14 19:31:57 -07003271 target_ulong addr;
Ulrich Hechta4c075f2009-07-24 16:57:31 +02003272
3273 while (1) {
Richard Hendersond5a103c2012-09-14 19:31:57 -07003274 trapnr = cpu_s390x_exec(env);
Ulrich Hechta4c075f2009-07-24 16:57:31 +02003275 switch (trapnr) {
3276 case EXCP_INTERRUPT:
Richard Hendersond5a103c2012-09-14 19:31:57 -07003277 /* Just indicate that signals should be handled asap. */
Ulrich Hechta4c075f2009-07-24 16:57:31 +02003278 break;
Ulrich Hechta4c075f2009-07-24 16:57:31 +02003279
Ulrich Hechta4c075f2009-07-24 16:57:31 +02003280 case EXCP_SVC:
Richard Hendersond5a103c2012-09-14 19:31:57 -07003281 n = env->int_svc_code;
3282 if (!n) {
3283 /* syscalls > 255 */
3284 n = env->regs[1];
3285 }
3286 env->psw.addr += env->int_svc_ilen;
3287 env->regs[2] = do_syscall(env, n, env->regs[2], env->regs[3],
3288 env->regs[4], env->regs[5],
3289 env->regs[6], env->regs[7], 0, 0);
3290 break;
3291
3292 case EXCP_DEBUG:
Andreas Färberdb6b81d2013-06-27 19:49:31 +02003293 sig = gdb_handlesig(cs, TARGET_SIGTRAP);
Richard Hendersond5a103c2012-09-14 19:31:57 -07003294 if (sig) {
3295 n = TARGET_TRAP_BRKPT;
3296 goto do_signal_pc;
Ulrich Hechta4c075f2009-07-24 16:57:31 +02003297 }
3298 break;
Richard Hendersond5a103c2012-09-14 19:31:57 -07003299 case EXCP_PGM:
3300 n = env->int_pgm_code;
3301 switch (n) {
3302 case PGM_OPERATION:
3303 case PGM_PRIVILEGED:
3304 sig = SIGILL;
3305 n = TARGET_ILL_ILLOPC;
3306 goto do_signal_pc;
3307 case PGM_PROTECTION:
3308 case PGM_ADDRESSING:
3309 sig = SIGSEGV;
Ulrich Hechta4c075f2009-07-24 16:57:31 +02003310 /* XXX: check env->error_code */
Richard Hendersond5a103c2012-09-14 19:31:57 -07003311 n = TARGET_SEGV_MAPERR;
3312 addr = env->__excp_addr;
3313 goto do_signal;
3314 case PGM_EXECUTE:
3315 case PGM_SPECIFICATION:
3316 case PGM_SPECIAL_OP:
3317 case PGM_OPERAND:
3318 do_sigill_opn:
3319 sig = SIGILL;
3320 n = TARGET_ILL_ILLOPN;
3321 goto do_signal_pc;
3322
3323 case PGM_FIXPT_OVERFLOW:
3324 sig = SIGFPE;
3325 n = TARGET_FPE_INTOVF;
3326 goto do_signal_pc;
3327 case PGM_FIXPT_DIVIDE:
3328 sig = SIGFPE;
3329 n = TARGET_FPE_INTDIV;
3330 goto do_signal_pc;
3331
3332 case PGM_DATA:
3333 n = (env->fpc >> 8) & 0xff;
3334 if (n == 0xff) {
3335 /* compare-and-trap */
3336 goto do_sigill_opn;
3337 } else {
3338 /* An IEEE exception, simulated or otherwise. */
3339 if (n & 0x80) {
3340 n = TARGET_FPE_FLTINV;
3341 } else if (n & 0x40) {
3342 n = TARGET_FPE_FLTDIV;
3343 } else if (n & 0x20) {
3344 n = TARGET_FPE_FLTOVF;
3345 } else if (n & 0x10) {
3346 n = TARGET_FPE_FLTUND;
3347 } else if (n & 0x08) {
3348 n = TARGET_FPE_FLTRES;
3349 } else {
3350 /* ??? Quantum exception; BFP, DFP error. */
3351 goto do_sigill_opn;
3352 }
3353 sig = SIGFPE;
3354 goto do_signal_pc;
3355 }
3356
3357 default:
3358 fprintf(stderr, "Unhandled program exception: %#x\n", n);
Andreas Färber878096e2013-05-27 01:33:50 +02003359 cpu_dump_state(cs, stderr, fprintf, 0);
Richard Hendersond5a103c2012-09-14 19:31:57 -07003360 exit(1);
Ulrich Hechta4c075f2009-07-24 16:57:31 +02003361 }
3362 break;
Richard Hendersond5a103c2012-09-14 19:31:57 -07003363
3364 do_signal_pc:
3365 addr = env->psw.addr;
3366 do_signal:
3367 info.si_signo = sig;
3368 info.si_errno = 0;
3369 info.si_code = n;
3370 info._sifields._sigfault._addr = addr;
3371 queue_signal(env, info.si_signo, &info);
Ulrich Hechta4c075f2009-07-24 16:57:31 +02003372 break;
Richard Hendersond5a103c2012-09-14 19:31:57 -07003373
Ulrich Hechta4c075f2009-07-24 16:57:31 +02003374 default:
Richard Hendersond5a103c2012-09-14 19:31:57 -07003375 fprintf(stderr, "Unhandled trap: 0x%x\n", trapnr);
Andreas Färber878096e2013-05-27 01:33:50 +02003376 cpu_dump_state(cs, stderr, fprintf, 0);
Richard Hendersond5a103c2012-09-14 19:31:57 -07003377 exit(1);
Ulrich Hechta4c075f2009-07-24 16:57:31 +02003378 }
3379 process_pending_signals (env);
3380 }
3381}
3382
3383#endif /* TARGET_S390X */
3384
Andreas Färbera2247f82013-06-09 19:47:04 +02003385THREAD CPUState *thread_cpu;
bellard59faf6d2003-06-25 16:18:50 +00003386
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03003387void task_settid(TaskState *ts)
3388{
3389 if (ts->ts_tid == 0) {
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03003390 ts->ts_tid = (pid_t)syscall(SYS_gettid);
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03003391 }
3392}
3393
3394void stop_all_tasks(void)
3395{
3396 /*
3397 * We trust that when using NPTL, start_exclusive()
3398 * handles thread stopping correctly.
3399 */
3400 start_exclusive();
3401}
3402
pbrookc3a92832008-06-09 14:02:50 +00003403/* Assumes contents are already zeroed. */
pbrook624f7972008-05-31 16:11:38 +00003404void init_task_state(TaskState *ts)
3405{
3406 int i;
3407
pbrook624f7972008-05-31 16:11:38 +00003408 ts->used = 1;
3409 ts->first_free = ts->sigqueue_table;
3410 for (i = 0; i < MAX_SIGQUEUE_SIZE - 1; i++) {
3411 ts->sigqueue_table[i].next = &ts->sigqueue_table[i + 1];
3412 }
3413 ts->sigqueue_table[i].next = NULL;
3414}
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003415
Andreas Färber30ba0ee2013-07-02 17:43:21 +02003416CPUArchState *cpu_copy(CPUArchState *env)
3417{
Andreas Färber51fb2562013-07-02 18:26:11 +02003418 CPUArchState *new_env = cpu_init(cpu_model);
Andreas Färber30ba0ee2013-07-02 17:43:21 +02003419#if defined(TARGET_HAS_ICE)
3420 CPUBreakpoint *bp;
3421 CPUWatchpoint *wp;
3422#endif
3423
3424 /* Reset non arch specific state */
3425 cpu_reset(ENV_GET_CPU(new_env));
3426
3427 memcpy(new_env, env, sizeof(CPUArchState));
3428
3429 /* Clone all break/watchpoints.
3430 Note: Once we support ptrace with hw-debug register access, make sure
3431 BP_CPU break/watchpoints are handled correctly on clone. */
3432 QTAILQ_INIT(&env->breakpoints);
3433 QTAILQ_INIT(&env->watchpoints);
3434#if defined(TARGET_HAS_ICE)
3435 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
3436 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
3437 }
3438 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
3439 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
3440 wp->flags, NULL);
3441 }
3442#endif
3443
3444 return new_env;
3445}
3446
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003447static void handle_arg_help(const char *arg)
3448{
3449 usage();
3450}
3451
3452static void handle_arg_log(const char *arg)
3453{
3454 int mask;
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003455
Peter Maydell4fde1eb2013-02-11 16:41:22 +00003456 mask = qemu_str_to_log_mask(arg);
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003457 if (!mask) {
Peter Maydell59a6fa62013-02-11 16:41:21 +00003458 qemu_print_log_usage(stdout);
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003459 exit(1);
3460 }
Peter Maydell24537a02013-02-11 16:41:23 +00003461 qemu_set_log(mask);
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003462}
3463
陳韋任50171d42011-11-08 17:46:44 +08003464static void handle_arg_log_filename(const char *arg)
3465{
Peter Maydell9a7e5422013-02-11 16:41:20 +00003466 qemu_set_log_filename(arg);
陳韋任50171d42011-11-08 17:46:44 +08003467}
3468
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003469static void handle_arg_set_env(const char *arg)
3470{
3471 char *r, *p, *token;
3472 r = p = strdup(arg);
3473 while ((token = strsep(&p, ",")) != NULL) {
3474 if (envlist_setenv(envlist, token) != 0) {
3475 usage();
3476 }
3477 }
3478 free(r);
3479}
3480
3481static void handle_arg_unset_env(const char *arg)
3482{
3483 char *r, *p, *token;
3484 r = p = strdup(arg);
3485 while ((token = strsep(&p, ",")) != NULL) {
3486 if (envlist_unsetenv(envlist, token) != 0) {
3487 usage();
3488 }
3489 }
3490 free(r);
3491}
3492
3493static void handle_arg_argv0(const char *arg)
3494{
3495 argv0 = strdup(arg);
3496}
3497
3498static void handle_arg_stack_size(const char *arg)
3499{
3500 char *p;
3501 guest_stack_size = strtoul(arg, &p, 0);
3502 if (guest_stack_size == 0) {
3503 usage();
3504 }
3505
3506 if (*p == 'M') {
3507 guest_stack_size *= 1024 * 1024;
3508 } else if (*p == 'k' || *p == 'K') {
3509 guest_stack_size *= 1024;
3510 }
3511}
3512
3513static void handle_arg_ld_prefix(const char *arg)
3514{
3515 interp_prefix = strdup(arg);
3516}
3517
3518static void handle_arg_pagesize(const char *arg)
3519{
3520 qemu_host_page_size = atoi(arg);
3521 if (qemu_host_page_size == 0 ||
3522 (qemu_host_page_size & (qemu_host_page_size - 1)) != 0) {
3523 fprintf(stderr, "page size must be a power of two\n");
3524 exit(1);
3525 }
3526}
3527
3528static void handle_arg_gdb(const char *arg)
3529{
3530 gdbstub_port = atoi(arg);
3531}
3532
3533static void handle_arg_uname(const char *arg)
3534{
3535 qemu_uname_release = strdup(arg);
3536}
3537
3538static void handle_arg_cpu(const char *arg)
3539{
3540 cpu_model = strdup(arg);
Peter Maydellc8057f92012-08-02 13:45:54 +01003541 if (cpu_model == NULL || is_help_option(cpu_model)) {
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003542 /* XXX: implement xxx_cpu_list for targets that still miss it */
Peter Maydelle916cbf2012-09-05 17:41:08 -03003543#if defined(cpu_list)
3544 cpu_list(stdout, &fprintf);
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003545#endif
3546 exit(1);
3547 }
3548}
3549
3550#if defined(CONFIG_USE_GUEST_BASE)
3551static void handle_arg_guest_base(const char *arg)
3552{
3553 guest_base = strtol(arg, NULL, 0);
3554 have_guest_base = 1;
3555}
3556
3557static void handle_arg_reserved_va(const char *arg)
3558{
3559 char *p;
3560 int shift = 0;
3561 reserved_va = strtoul(arg, &p, 0);
3562 switch (*p) {
3563 case 'k':
3564 case 'K':
3565 shift = 10;
3566 break;
3567 case 'M':
3568 shift = 20;
3569 break;
3570 case 'G':
3571 shift = 30;
3572 break;
3573 }
3574 if (shift) {
3575 unsigned long unshifted = reserved_va;
3576 p++;
3577 reserved_va <<= shift;
3578 if (((reserved_va >> shift) != unshifted)
3579#if HOST_LONG_BITS > TARGET_VIRT_ADDR_SPACE_BITS
3580 || (reserved_va > (1ul << TARGET_VIRT_ADDR_SPACE_BITS))
3581#endif
3582 ) {
3583 fprintf(stderr, "Reserved virtual address too big\n");
3584 exit(1);
3585 }
3586 }
3587 if (*p) {
3588 fprintf(stderr, "Unrecognised -R size suffix '%s'\n", p);
3589 exit(1);
3590 }
3591}
3592#endif
3593
3594static void handle_arg_singlestep(const char *arg)
3595{
3596 singlestep = 1;
3597}
3598
3599static void handle_arg_strace(const char *arg)
3600{
3601 do_strace = 1;
3602}
3603
3604static void handle_arg_version(const char *arg)
3605{
Paolo Bonzini2e599152013-06-04 14:45:27 +02003606 printf("qemu-" TARGET_NAME " version " QEMU_VERSION QEMU_PKGVERSION
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003607 ", Copyright (c) 2003-2008 Fabrice Bellard\n");
Peter Maydell1386d4c2011-09-29 15:48:12 +01003608 exit(0);
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003609}
3610
3611struct qemu_argument {
3612 const char *argv;
3613 const char *env;
3614 bool has_arg;
3615 void (*handle_opt)(const char *arg);
3616 const char *example;
3617 const char *help;
3618};
3619
Jim Meyering42644ce2012-05-21 21:56:19 +02003620static const struct qemu_argument arg_table[] = {
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003621 {"h", "", false, handle_arg_help,
3622 "", "print this help"},
3623 {"g", "QEMU_GDB", true, handle_arg_gdb,
3624 "port", "wait gdb connection to 'port'"},
3625 {"L", "QEMU_LD_PREFIX", true, handle_arg_ld_prefix,
3626 "path", "set the elf interpreter prefix to 'path'"},
3627 {"s", "QEMU_STACK_SIZE", true, handle_arg_stack_size,
3628 "size", "set the stack size to 'size' bytes"},
3629 {"cpu", "QEMU_CPU", true, handle_arg_cpu,
Peter Maydellc8057f92012-08-02 13:45:54 +01003630 "model", "select CPU (-cpu help for list)"},
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003631 {"E", "QEMU_SET_ENV", true, handle_arg_set_env,
3632 "var=value", "sets targets environment variable (see below)"},
3633 {"U", "QEMU_UNSET_ENV", true, handle_arg_unset_env,
3634 "var", "unsets targets environment variable (see below)"},
3635 {"0", "QEMU_ARGV0", true, handle_arg_argv0,
3636 "argv0", "forces target process argv[0] to be 'argv0'"},
3637 {"r", "QEMU_UNAME", true, handle_arg_uname,
3638 "uname", "set qemu uname release string to 'uname'"},
3639#if defined(CONFIG_USE_GUEST_BASE)
3640 {"B", "QEMU_GUEST_BASE", true, handle_arg_guest_base,
3641 "address", "set guest_base address to 'address'"},
3642 {"R", "QEMU_RESERVED_VA", true, handle_arg_reserved_va,
3643 "size", "reserve 'size' bytes for guest virtual address space"},
3644#endif
3645 {"d", "QEMU_LOG", true, handle_arg_log,
Peter Maydell989b6972013-02-26 17:52:40 +00003646 "item[,...]", "enable logging of specified items "
3647 "(use '-d help' for a list of items)"},
陳韋任50171d42011-11-08 17:46:44 +08003648 {"D", "QEMU_LOG_FILENAME", true, handle_arg_log_filename,
Peter Maydell989b6972013-02-26 17:52:40 +00003649 "logfile", "write logs to 'logfile' (default stderr)"},
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003650 {"p", "QEMU_PAGESIZE", true, handle_arg_pagesize,
3651 "pagesize", "set the host page size to 'pagesize'"},
3652 {"singlestep", "QEMU_SINGLESTEP", false, handle_arg_singlestep,
3653 "", "run in singlestep mode"},
3654 {"strace", "QEMU_STRACE", false, handle_arg_strace,
3655 "", "log system calls"},
3656 {"version", "QEMU_VERSION", false, handle_arg_version,
Peter Maydell1386d4c2011-09-29 15:48:12 +01003657 "", "display version information and exit"},
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003658 {NULL, NULL, false, NULL, NULL, NULL}
3659};
3660
3661static void usage(void)
3662{
Jim Meyering42644ce2012-05-21 21:56:19 +02003663 const struct qemu_argument *arginfo;
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003664 int maxarglen;
3665 int maxenvlen;
3666
Paolo Bonzini2e599152013-06-04 14:45:27 +02003667 printf("usage: qemu-" TARGET_NAME " [options] program [arguments...]\n"
3668 "Linux CPU emulator (compiled for " TARGET_NAME " emulation)\n"
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003669 "\n"
3670 "Options and associated environment variables:\n"
3671 "\n");
3672
Peter Maydell63ec54d2013-02-14 08:46:43 +00003673 /* Calculate column widths. We must always have at least enough space
3674 * for the column header.
3675 */
3676 maxarglen = strlen("Argument");
3677 maxenvlen = strlen("Env-variable");
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003678
3679 for (arginfo = arg_table; arginfo->handle_opt != NULL; arginfo++) {
Peter Maydell63ec54d2013-02-14 08:46:43 +00003680 int arglen = strlen(arginfo->argv);
3681 if (arginfo->has_arg) {
3682 arglen += strlen(arginfo->example) + 1;
3683 }
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003684 if (strlen(arginfo->env) > maxenvlen) {
3685 maxenvlen = strlen(arginfo->env);
3686 }
Peter Maydell63ec54d2013-02-14 08:46:43 +00003687 if (arglen > maxarglen) {
3688 maxarglen = arglen;
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003689 }
3690 }
3691
Peter Maydell63ec54d2013-02-14 08:46:43 +00003692 printf("%-*s %-*s Description\n", maxarglen+1, "Argument",
3693 maxenvlen, "Env-variable");
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003694
3695 for (arginfo = arg_table; arginfo->handle_opt != NULL; arginfo++) {
3696 if (arginfo->has_arg) {
3697 printf("-%s %-*s %-*s %s\n", arginfo->argv,
Peter Maydell63ec54d2013-02-14 08:46:43 +00003698 (int)(maxarglen - strlen(arginfo->argv) - 1),
3699 arginfo->example, maxenvlen, arginfo->env, arginfo->help);
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003700 } else {
Peter Maydell63ec54d2013-02-14 08:46:43 +00003701 printf("-%-*s %-*s %s\n", maxarglen, arginfo->argv,
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003702 maxenvlen, arginfo->env,
3703 arginfo->help);
3704 }
3705 }
3706
3707 printf("\n"
3708 "Defaults:\n"
3709 "QEMU_LD_PREFIX = %s\n"
Peter Maydell989b6972013-02-26 17:52:40 +00003710 "QEMU_STACK_SIZE = %ld byte\n",
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003711 interp_prefix,
Peter Maydell989b6972013-02-26 17:52:40 +00003712 guest_stack_size);
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003713
3714 printf("\n"
3715 "You can use -E and -U options or the QEMU_SET_ENV and\n"
3716 "QEMU_UNSET_ENV environment variables to set and unset\n"
3717 "environment variables for the target process.\n"
3718 "It is possible to provide several variables by separating them\n"
3719 "by commas in getsubopt(3) style. Additionally it is possible to\n"
3720 "provide the -E and -U options multiple times.\n"
3721 "The following lines are equivalent:\n"
3722 " -E var1=val2 -E var2=val2 -U LD_PRELOAD -U LD_DEBUG\n"
3723 " -E var1=val2,var2=val2 -U LD_PRELOAD,LD_DEBUG\n"
3724 " QEMU_SET_ENV=var1=val2,var2=val2 QEMU_UNSET_ENV=LD_PRELOAD,LD_DEBUG\n"
3725 "Note that if you provide several changes to a single variable\n"
3726 "the last change will stay in effect.\n");
3727
3728 exit(1);
3729}
3730
3731static int parse_args(int argc, char **argv)
3732{
3733 const char *r;
3734 int optind;
Jim Meyering42644ce2012-05-21 21:56:19 +02003735 const struct qemu_argument *arginfo;
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003736
3737 for (arginfo = arg_table; arginfo->handle_opt != NULL; arginfo++) {
3738 if (arginfo->env == NULL) {
3739 continue;
3740 }
3741
3742 r = getenv(arginfo->env);
3743 if (r != NULL) {
3744 arginfo->handle_opt(r);
3745 }
3746 }
3747
3748 optind = 1;
3749 for (;;) {
3750 if (optind >= argc) {
3751 break;
3752 }
3753 r = argv[optind];
3754 if (r[0] != '-') {
3755 break;
3756 }
3757 optind++;
3758 r++;
3759 if (!strcmp(r, "-")) {
3760 break;
3761 }
3762
3763 for (arginfo = arg_table; arginfo->handle_opt != NULL; arginfo++) {
3764 if (!strcmp(r, arginfo->argv)) {
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003765 if (arginfo->has_arg) {
Peter Maydell1386d4c2011-09-29 15:48:12 +01003766 if (optind >= argc) {
3767 usage();
3768 }
3769 arginfo->handle_opt(argv[optind]);
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003770 optind++;
Peter Maydell1386d4c2011-09-29 15:48:12 +01003771 } else {
3772 arginfo->handle_opt(NULL);
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003773 }
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003774 break;
3775 }
3776 }
3777
3778 /* no option matched the current argv */
3779 if (arginfo->handle_opt == NULL) {
3780 usage();
3781 }
3782 }
3783
3784 if (optind >= argc) {
3785 usage();
3786 }
3787
3788 filename = argv[optind];
3789 exec_path = argv[optind];
3790
3791 return optind;
3792}
3793
malc902b3d52008-12-10 19:18:40 +00003794int main(int argc, char **argv, char **envp)
bellard31e31b82003-02-18 22:55:36 +00003795{
bellard01ffc752003-02-18 23:00:51 +00003796 struct target_pt_regs regs1, *regs = &regs1;
bellard31e31b82003-02-18 22:55:36 +00003797 struct image_info info1, *info = &info1;
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03003798 struct linux_binprm bprm;
Nathan Froyd48e15fc2010-10-29 07:48:57 -07003799 TaskState *ts;
Andreas Färber9349b4f2012-03-14 01:38:32 +01003800 CPUArchState *env;
Andreas Färberdb6b81d2013-06-27 19:49:31 +02003801 CPUState *cpu;
bellard586314f2003-03-03 15:02:29 +00003802 int optind;
aurel3204a6dfe2009-01-30 19:59:17 +00003803 char **target_environ, **wrk;
aurel327d8cec92009-04-15 16:11:52 +00003804 char **target_argv;
3805 int target_argc;
aurel327d8cec92009-04-15 16:11:52 +00003806 int i;
Arnaud Patardfd4d81d2009-06-19 10:39:36 +03003807 int ret;
Laurent Vivier03cfd8f2013-08-30 01:46:44 +02003808 int execfd;
thsb12b6a12007-06-17 16:38:39 +00003809
Andreas Färberce008c12012-03-04 21:32:36 +01003810 module_call_init(MODULE_INIT_QOM);
3811
Richard Hendersonb6a3e692013-06-04 11:24:49 -07003812 qemu_init_auxval(envp);
Richard Henderson664d2c42013-06-10 09:05:09 -07003813 qemu_cache_utils_init();
malc902b3d52008-12-10 19:18:40 +00003814
aurel3204a6dfe2009-01-30 19:59:17 +00003815 if ((envlist = envlist_create()) == NULL) {
3816 (void) fprintf(stderr, "Unable to allocate envlist\n");
3817 exit(1);
3818 }
3819
3820 /* add current environment into the list */
3821 for (wrk = environ; *wrk != NULL; wrk++) {
3822 (void) envlist_setenv(envlist, *wrk);
3823 }
3824
Richard Henderson703e0e82010-03-19 14:21:13 -07003825 /* Read the stack limit from the kernel. If it's "unlimited",
3826 then we can do little else besides use the default. */
3827 {
3828 struct rlimit lim;
3829 if (getrlimit(RLIMIT_STACK, &lim) == 0
takasi-y@ops.dti.ne.jp81bbe902010-04-12 04:07:35 +09003830 && lim.rlim_cur != RLIM_INFINITY
3831 && lim.rlim_cur == (target_long)lim.rlim_cur) {
Richard Henderson703e0e82010-03-19 14:21:13 -07003832 guest_stack_size = lim.rlim_cur;
3833 }
3834 }
3835
j_mayerb1f9be32007-03-19 08:08:28 +00003836 cpu_model = NULL;
john cooperb5ec5ce2010-02-20 11:14:59 -06003837#if defined(cpudef_setup)
3838 cpudef_setup(); /* parse cpu definitions in target config file (TBD) */
3839#endif
3840
Johannes Schauerfc9c5412011-08-06 08:54:12 +02003841 optind = parse_args(argc, argv);
Peter Maydell4b5dfd82011-07-18 11:44:09 +01003842
bellard31e31b82003-02-18 22:55:36 +00003843 /* Zero out regs */
bellard01ffc752003-02-18 23:00:51 +00003844 memset(regs, 0, sizeof(struct target_pt_regs));
bellard31e31b82003-02-18 22:55:36 +00003845
3846 /* Zero out image_info */
3847 memset(info, 0, sizeof(struct image_info));
3848
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03003849 memset(&bprm, 0, sizeof (bprm));
3850
bellard74cd30b2003-04-11 00:13:41 +00003851 /* Scan interp_prefix dir for replacement files. */
3852 init_paths(interp_prefix);
3853
Peter Maydell4a24a752013-09-03 20:12:20 +01003854 init_qemu_uname_release();
3855
bellard46027c02007-11-08 13:56:19 +00003856 if (cpu_model == NULL) {
bellardaaed9092007-11-10 15:15:54 +00003857#if defined(TARGET_I386)
bellard46027c02007-11-08 13:56:19 +00003858#ifdef TARGET_X86_64
3859 cpu_model = "qemu64";
3860#else
3861 cpu_model = "qemu32";
3862#endif
bellardaaed9092007-11-10 15:15:54 +00003863#elif defined(TARGET_ARM)
pbrook088ab162009-04-09 15:20:50 +00003864 cpu_model = "any";
Guan Xuetaod2fbca92011-04-12 16:27:03 +08003865#elif defined(TARGET_UNICORE32)
3866 cpu_model = "any";
bellardaaed9092007-11-10 15:15:54 +00003867#elif defined(TARGET_M68K)
3868 cpu_model = "any";
3869#elif defined(TARGET_SPARC)
3870#ifdef TARGET_SPARC64
3871 cpu_model = "TI UltraSparc II";
3872#else
3873 cpu_model = "Fujitsu MB86904";
bellard46027c02007-11-08 13:56:19 +00003874#endif
bellardaaed9092007-11-10 15:15:54 +00003875#elif defined(TARGET_MIPS)
3876#if defined(TARGET_ABI_MIPSN32) || defined(TARGET_ABI_MIPSN64)
3877 cpu_model = "20Kc";
3878#else
3879 cpu_model = "24Kf";
3880#endif
Jia Liud9627832012-07-20 15:50:52 +08003881#elif defined TARGET_OPENRISC
3882 cpu_model = "or1200";
bellardaaed9092007-11-10 15:15:54 +00003883#elif defined(TARGET_PPC)
bellard7ded4f52007-11-15 15:37:50 +00003884#ifdef TARGET_PPC64
Aurelien Jarnof7177932010-04-06 12:21:05 +02003885 cpu_model = "970fx";
bellard7ded4f52007-11-15 15:37:50 +00003886#else
bellardaaed9092007-11-10 15:15:54 +00003887 cpu_model = "750";
bellard7ded4f52007-11-15 15:37:50 +00003888#endif
bellardaaed9092007-11-10 15:15:54 +00003889#else
3890 cpu_model = "any";
3891#endif
3892 }
Jan Kiszkad5ab9712011-08-02 16:10:21 +02003893 tcg_exec_init(0);
3894 cpu_exec_init_all();
bellard83fb7ad2004-07-05 21:25:26 +00003895 /* NOTE: we need to init the CPU at this stage to get
3896 qemu_host_page_size */
bellardaaed9092007-11-10 15:15:54 +00003897 env = cpu_init(cpu_model);
3898 if (!env) {
3899 fprintf(stderr, "Unable to find CPU definition\n");
3900 exit(1);
3901 }
Andreas Färberdb6b81d2013-06-27 19:49:31 +02003902 cpu = ENV_GET_CPU(env);
Andreas Färber0ac46af2013-07-26 16:42:25 +02003903 cpu_reset(cpu);
Blue Swirlb55a37c2009-11-07 10:37:06 +00003904
Andreas Färberdb6b81d2013-06-27 19:49:31 +02003905 thread_cpu = cpu;
ths3b46e622007-09-17 08:09:54 +00003906
bellardb6741952007-11-11 14:46:06 +00003907 if (getenv("QEMU_STRACE")) {
3908 do_strace = 1;
thsb92c47c2007-11-01 00:07:38 +00003909 }
3910
aurel3204a6dfe2009-01-30 19:59:17 +00003911 target_environ = envlist_to_environ(envlist, NULL);
3912 envlist_free(envlist);
thsb12b6a12007-06-17 16:38:39 +00003913
Paul Brook379f6692009-07-17 12:48:08 +01003914#if defined(CONFIG_USE_GUEST_BASE)
3915 /*
3916 * Now that page sizes are configured in cpu_init() we can do
3917 * proper page alignment for guest_base.
3918 */
3919 guest_base = HOST_PAGE_ALIGN(guest_base);
Paul Brook68a1c812010-05-29 02:27:35 +01003920
Meador Inge806d1022012-07-26 16:50:02 +00003921 if (reserved_va || have_guest_base) {
3922 guest_base = init_guest_space(guest_base, reserved_va, 0,
3923 have_guest_base);
3924 if (guest_base == (unsigned long)-1) {
Peter Maydell097b8cb2012-08-20 11:36:32 +01003925 fprintf(stderr, "Unable to reserve 0x%lx bytes of virtual address "
3926 "space for use as guest address space (check your virtual "
3927 "memory ulimit setting or reserve less using -R option)\n",
3928 reserved_va);
Paul Brook68a1c812010-05-29 02:27:35 +01003929 exit(1);
3930 }
Dr. David Alan Gilbert97cc7562011-08-31 17:24:34 +01003931
Meador Inge806d1022012-07-26 16:50:02 +00003932 if (reserved_va) {
3933 mmap_next_start = reserved_va;
Dr. David Alan Gilbert97cc7562011-08-31 17:24:34 +01003934 }
3935 }
Richard Henderson14f24e12010-03-10 15:39:07 -08003936#endif /* CONFIG_USE_GUEST_BASE */
Paul Brook379f6692009-07-17 12:48:08 +01003937
3938 /*
3939 * Read in mmap_min_addr kernel parameter. This value is used
3940 * When loading the ELF image to determine whether guest_base
Richard Henderson14f24e12010-03-10 15:39:07 -08003941 * is needed. It is also used in mmap_find_vma.
Paul Brook379f6692009-07-17 12:48:08 +01003942 */
Richard Henderson14f24e12010-03-10 15:39:07 -08003943 {
Paul Brook379f6692009-07-17 12:48:08 +01003944 FILE *fp;
3945
3946 if ((fp = fopen("/proc/sys/vm/mmap_min_addr", "r")) != NULL) {
3947 unsigned long tmp;
3948 if (fscanf(fp, "%lu", &tmp) == 1) {
3949 mmap_min_addr = tmp;
3950 qemu_log("host mmap_min_addr=0x%lx\n", mmap_min_addr);
3951 }
3952 fclose(fp);
3953 }
3954 }
Paul Brook379f6692009-07-17 12:48:08 +01003955
aurel327d8cec92009-04-15 16:11:52 +00003956 /*
3957 * Prepare copy of argv vector for target.
3958 */
3959 target_argc = argc - optind;
3960 target_argv = calloc(target_argc + 1, sizeof (char *));
3961 if (target_argv == NULL) {
3962 (void) fprintf(stderr, "Unable to allocate memory for target_argv\n");
3963 exit(1);
3964 }
3965
3966 /*
3967 * If argv0 is specified (using '-0' switch) we replace
3968 * argv[0] pointer with the given one.
3969 */
3970 i = 0;
3971 if (argv0 != NULL) {
3972 target_argv[i++] = strdup(argv0);
3973 }
3974 for (; i < target_argc; i++) {
3975 target_argv[i] = strdup(argv[optind + i]);
3976 }
3977 target_argv[target_argc] = NULL;
3978
Anthony Liguori7267c092011-08-20 22:09:37 -05003979 ts = g_malloc0 (sizeof(TaskState));
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03003980 init_task_state(ts);
3981 /* build Task State */
3982 ts->info = info;
3983 ts->bprm = &bprm;
3984 env->opaque = ts;
3985 task_settid(ts);
3986
Richard Henderson0b959cf2013-10-15 15:00:36 -07003987 execfd = qemu_getauxval(AT_EXECFD);
3988 if (execfd == 0) {
Laurent Vivier03cfd8f2013-08-30 01:46:44 +02003989 execfd = open(filename, O_RDONLY);
Richard Henderson0b959cf2013-10-15 15:00:36 -07003990 if (execfd < 0) {
3991 printf("Error while loading %s: %s\n", filename, strerror(errno));
3992 _exit(1);
3993 }
Laurent Vivier03cfd8f2013-08-30 01:46:44 +02003994 }
3995
3996 ret = loader_exec(execfd, filename, target_argv, target_environ, regs,
Arnaud Patardfd4d81d2009-06-19 10:39:36 +03003997 info, &bprm);
3998 if (ret != 0) {
Peter Maydell885c1d12012-08-24 06:55:53 +00003999 printf("Error while loading %s: %s\n", filename, strerror(-ret));
thsb12b6a12007-06-17 16:38:39 +00004000 _exit(1);
4001 }
4002
4003 for (wrk = target_environ; *wrk; wrk++) {
4004 free(*wrk);
bellard31e31b82003-02-18 22:55:36 +00004005 }
ths3b46e622007-09-17 08:09:54 +00004006
thsb12b6a12007-06-17 16:38:39 +00004007 free(target_environ);
4008
blueswir12e77eac2009-01-20 16:57:34 +00004009 if (qemu_log_enabled()) {
Paul Brook379f6692009-07-17 12:48:08 +01004010#if defined(CONFIG_USE_GUEST_BASE)
4011 qemu_log("guest_base 0x%lx\n", guest_base);
4012#endif
blueswir12e77eac2009-01-20 16:57:34 +00004013 log_page_dump();
ths3b46e622007-09-17 08:09:54 +00004014
blueswir12e77eac2009-01-20 16:57:34 +00004015 qemu_log("start_brk 0x" TARGET_ABI_FMT_lx "\n", info->start_brk);
4016 qemu_log("end_code 0x" TARGET_ABI_FMT_lx "\n", info->end_code);
4017 qemu_log("start_code 0x" TARGET_ABI_FMT_lx "\n",
4018 info->start_code);
4019 qemu_log("start_data 0x" TARGET_ABI_FMT_lx "\n",
4020 info->start_data);
4021 qemu_log("end_data 0x" TARGET_ABI_FMT_lx "\n", info->end_data);
4022 qemu_log("start_stack 0x" TARGET_ABI_FMT_lx "\n",
4023 info->start_stack);
4024 qemu_log("brk 0x" TARGET_ABI_FMT_lx "\n", info->brk);
4025 qemu_log("entry 0x" TARGET_ABI_FMT_lx "\n", info->entry);
4026 }
bellard31e31b82003-02-18 22:55:36 +00004027
pbrook53a59602006-03-25 19:31:22 +00004028 target_set_brk(info->brk);
bellard31e31b82003-02-18 22:55:36 +00004029 syscall_init();
bellard66fb9762003-03-23 01:06:05 +00004030 signal_init();
bellard31e31b82003-02-18 22:55:36 +00004031
Richard Henderson9002ec72010-05-06 08:50:41 -07004032#if defined(CONFIG_USE_GUEST_BASE)
4033 /* Now that we've loaded the binary, GUEST_BASE is fixed. Delay
4034 generating the prologue until now so that the prologue can take
4035 the real value of GUEST_BASE into account. */
4036 tcg_prologue_init(&tcg_ctx);
4037#endif
4038
bellardb346ff42003-06-15 20:05:50 +00004039#if defined(TARGET_I386)
bellard2e255c62003-08-21 23:25:21 +00004040 cpu_x86_set_cpl(env, 3);
4041
bellard3802ce22003-07-26 18:02:28 +00004042 env->cr[0] = CR0_PG_MASK | CR0_WP_MASK | CR0_PE_MASK;
bellard1bde4652005-01-12 22:34:47 +00004043 env->hflags |= HF_PE_MASK;
Eduardo Habkost0514ef22013-04-22 16:00:15 -03004044 if (env->features[FEAT_1_EDX] & CPUID_SSE) {
bellard1bde4652005-01-12 22:34:47 +00004045 env->cr[4] |= CR4_OSFXSR_MASK;
4046 env->hflags |= HF_OSFXSR_MASK;
4047 }
bellardd2fd1af2007-11-14 18:08:56 +00004048#ifndef TARGET_ABI32
bellard4dbc4222007-11-15 15:27:03 +00004049 /* enable 64 bit mode if possible */
Eduardo Habkost0514ef22013-04-22 16:00:15 -03004050 if (!(env->features[FEAT_8000_0001_EDX] & CPUID_EXT2_LM)) {
bellard4dbc4222007-11-15 15:27:03 +00004051 fprintf(stderr, "The selected x86 CPU does not support 64 bit mode\n");
4052 exit(1);
4053 }
bellardd2fd1af2007-11-14 18:08:56 +00004054 env->cr[4] |= CR4_PAE_MASK;
bellard4dbc4222007-11-15 15:27:03 +00004055 env->efer |= MSR_EFER_LMA | MSR_EFER_LME;
bellardd2fd1af2007-11-14 18:08:56 +00004056 env->hflags |= HF_LMA_MASK;
4057#endif
bellard1bde4652005-01-12 22:34:47 +00004058
bellard415e5612004-02-03 23:37:12 +00004059 /* flags setup : we activate the IRQs by default as in user mode */
4060 env->eflags |= IF_MASK;
ths3b46e622007-09-17 08:09:54 +00004061
bellard6dbad632003-03-16 18:05:05 +00004062 /* linux register setup */
bellardd2fd1af2007-11-14 18:08:56 +00004063#ifndef TARGET_ABI32
j_mayer84409dd2007-04-06 08:56:50 +00004064 env->regs[R_EAX] = regs->rax;
4065 env->regs[R_EBX] = regs->rbx;
4066 env->regs[R_ECX] = regs->rcx;
4067 env->regs[R_EDX] = regs->rdx;
4068 env->regs[R_ESI] = regs->rsi;
4069 env->regs[R_EDI] = regs->rdi;
4070 env->regs[R_EBP] = regs->rbp;
4071 env->regs[R_ESP] = regs->rsp;
4072 env->eip = regs->rip;
4073#else
bellard0ecfa992003-03-03 14:32:43 +00004074 env->regs[R_EAX] = regs->eax;
4075 env->regs[R_EBX] = regs->ebx;
4076 env->regs[R_ECX] = regs->ecx;
4077 env->regs[R_EDX] = regs->edx;
4078 env->regs[R_ESI] = regs->esi;
4079 env->regs[R_EDI] = regs->edi;
4080 env->regs[R_EBP] = regs->ebp;
4081 env->regs[R_ESP] = regs->esp;
bellarddab2ed92003-03-22 15:23:14 +00004082 env->eip = regs->eip;
j_mayer84409dd2007-04-06 08:56:50 +00004083#endif
bellard31e31b82003-02-18 22:55:36 +00004084
bellardf4beb512003-05-27 23:28:08 +00004085 /* linux interrupt setup */
balroge4415702008-11-10 02:55:33 +00004086#ifndef TARGET_ABI32
4087 env->idt.limit = 511;
4088#else
4089 env->idt.limit = 255;
4090#endif
4091 env->idt.base = target_mmap(0, sizeof(uint64_t) * (env->idt.limit + 1),
4092 PROT_READ|PROT_WRITE,
4093 MAP_ANONYMOUS|MAP_PRIVATE, -1, 0);
4094 idt_table = g2h(env->idt.base);
bellardf4beb512003-05-27 23:28:08 +00004095 set_idt(0, 0);
4096 set_idt(1, 0);
4097 set_idt(2, 0);
4098 set_idt(3, 3);
4099 set_idt(4, 3);
bellardec95da62008-05-12 12:23:31 +00004100 set_idt(5, 0);
bellardf4beb512003-05-27 23:28:08 +00004101 set_idt(6, 0);
4102 set_idt(7, 0);
4103 set_idt(8, 0);
4104 set_idt(9, 0);
4105 set_idt(10, 0);
4106 set_idt(11, 0);
4107 set_idt(12, 0);
4108 set_idt(13, 0);
4109 set_idt(14, 0);
4110 set_idt(15, 0);
4111 set_idt(16, 0);
4112 set_idt(17, 0);
4113 set_idt(18, 0);
4114 set_idt(19, 0);
4115 set_idt(0x80, 3);
4116
bellard6dbad632003-03-16 18:05:05 +00004117 /* linux segment setup */
bellard8d18e892007-11-14 15:18:40 +00004118 {
4119 uint64_t *gdt_table;
balroge4415702008-11-10 02:55:33 +00004120 env->gdt.base = target_mmap(0, sizeof(uint64_t) * TARGET_GDT_ENTRIES,
4121 PROT_READ|PROT_WRITE,
4122 MAP_ANONYMOUS|MAP_PRIVATE, -1, 0);
bellard8d18e892007-11-14 15:18:40 +00004123 env->gdt.limit = sizeof(uint64_t) * TARGET_GDT_ENTRIES - 1;
balroge4415702008-11-10 02:55:33 +00004124 gdt_table = g2h(env->gdt.base);
bellardd2fd1af2007-11-14 18:08:56 +00004125#ifdef TARGET_ABI32
bellard8d18e892007-11-14 15:18:40 +00004126 write_dt(&gdt_table[__USER_CS >> 3], 0, 0xfffff,
4127 DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | DESC_S_MASK |
4128 (3 << DESC_DPL_SHIFT) | (0xa << DESC_TYPE_SHIFT));
bellardd2fd1af2007-11-14 18:08:56 +00004129#else
4130 /* 64 bit code segment */
4131 write_dt(&gdt_table[__USER_CS >> 3], 0, 0xfffff,
4132 DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | DESC_S_MASK |
4133 DESC_L_MASK |
4134 (3 << DESC_DPL_SHIFT) | (0xa << DESC_TYPE_SHIFT));
4135#endif
bellard8d18e892007-11-14 15:18:40 +00004136 write_dt(&gdt_table[__USER_DS >> 3], 0, 0xfffff,
4137 DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | DESC_S_MASK |
4138 (3 << DESC_DPL_SHIFT) | (0x2 << DESC_TYPE_SHIFT));
4139 }
bellard6dbad632003-03-16 18:05:05 +00004140 cpu_x86_load_seg(env, R_CS, __USER_CS);
bellardd2fd1af2007-11-14 18:08:56 +00004141 cpu_x86_load_seg(env, R_SS, __USER_DS);
4142#ifdef TARGET_ABI32
bellard6dbad632003-03-16 18:05:05 +00004143 cpu_x86_load_seg(env, R_DS, __USER_DS);
4144 cpu_x86_load_seg(env, R_ES, __USER_DS);
bellard6dbad632003-03-16 18:05:05 +00004145 cpu_x86_load_seg(env, R_FS, __USER_DS);
4146 cpu_x86_load_seg(env, R_GS, __USER_DS);
thsd6eb40f2007-06-21 22:55:02 +00004147 /* This hack makes Wine work... */
4148 env->segs[R_FS].selector = 0;
bellardd2fd1af2007-11-14 18:08:56 +00004149#else
4150 cpu_x86_load_seg(env, R_DS, 0);
4151 cpu_x86_load_seg(env, R_ES, 0);
4152 cpu_x86_load_seg(env, R_FS, 0);
4153 cpu_x86_load_seg(env, R_GS, 0);
4154#endif
Alexander Graf99033ca2013-09-03 20:12:21 +01004155#elif defined(TARGET_AARCH64)
4156 {
4157 int i;
4158
4159 if (!(arm_feature(env, ARM_FEATURE_AARCH64))) {
4160 fprintf(stderr,
4161 "The selected ARM CPU does not support 64 bit mode\n");
4162 exit(1);
4163 }
4164
4165 for (i = 0; i < 31; i++) {
4166 env->xregs[i] = regs->regs[i];
4167 }
4168 env->pc = regs->pc;
4169 env->xregs[31] = regs->sp;
4170 }
bellardb346ff42003-06-15 20:05:50 +00004171#elif defined(TARGET_ARM)
4172 {
4173 int i;
bellardb5ff1b32005-11-26 10:38:39 +00004174 cpsr_write(env, regs->uregs[16], 0xffffffff);
bellardb346ff42003-06-15 20:05:50 +00004175 for(i = 0; i < 16; i++) {
4176 env->regs[i] = regs->uregs[i];
4177 }
Paul Brookd8fd2952012-03-30 18:02:50 +01004178 /* Enable BE8. */
4179 if (EF_ARM_EABI_VERSION(info->elf_flags) >= EF_ARM_EABI_VER4
4180 && (info->elf_flags & EF_ARM_BE8)) {
4181 env->bswap_code = 1;
4182 }
bellardb346ff42003-06-15 20:05:50 +00004183 }
Guan Xuetaod2fbca92011-04-12 16:27:03 +08004184#elif defined(TARGET_UNICORE32)
4185 {
4186 int i;
4187 cpu_asr_write(env, regs->uregs[32], 0xffffffff);
4188 for (i = 0; i < 32; i++) {
4189 env->regs[i] = regs->uregs[i];
4190 }
4191 }
bellard93ac68b2003-09-30 20:57:29 +00004192#elif defined(TARGET_SPARC)
bellard060366c2004-01-04 15:50:01 +00004193 {
4194 int i;
4195 env->pc = regs->pc;
4196 env->npc = regs->npc;
4197 env->y = regs->y;
4198 for(i = 0; i < 8; i++)
4199 env->gregs[i] = regs->u_regs[i];
4200 for(i = 0; i < 8; i++)
4201 env->regwptr[i] = regs->u_regs[i + 8];
4202 }
bellard67867302003-11-23 17:05:30 +00004203#elif defined(TARGET_PPC)
4204 {
4205 int i;
bellard3fc6c082005-07-02 20:59:34 +00004206
j_mayer0411a972007-10-25 21:35:50 +00004207#if defined(TARGET_PPC64)
4208#if defined(TARGET_ABI32)
4209 env->msr &= ~((target_ulong)1 << MSR_SF);
j_mayere85e7c62007-10-18 19:59:49 +00004210#else
j_mayer0411a972007-10-25 21:35:50 +00004211 env->msr |= (target_ulong)1 << MSR_SF;
4212#endif
j_mayer84409dd2007-04-06 08:56:50 +00004213#endif
bellard67867302003-11-23 17:05:30 +00004214 env->nip = regs->nip;
4215 for(i = 0; i < 32; i++) {
4216 env->gpr[i] = regs->gpr[i];
4217 }
4218 }
pbrooke6e59062006-10-22 00:18:54 +00004219#elif defined(TARGET_M68K)
4220 {
pbrooke6e59062006-10-22 00:18:54 +00004221 env->pc = regs->pc;
4222 env->dregs[0] = regs->d0;
4223 env->dregs[1] = regs->d1;
4224 env->dregs[2] = regs->d2;
4225 env->dregs[3] = regs->d3;
4226 env->dregs[4] = regs->d4;
4227 env->dregs[5] = regs->d5;
4228 env->dregs[6] = regs->d6;
4229 env->dregs[7] = regs->d7;
4230 env->aregs[0] = regs->a0;
4231 env->aregs[1] = regs->a1;
4232 env->aregs[2] = regs->a2;
4233 env->aregs[3] = regs->a3;
4234 env->aregs[4] = regs->a4;
4235 env->aregs[5] = regs->a5;
4236 env->aregs[6] = regs->a6;
4237 env->aregs[7] = regs->usp;
4238 env->sr = regs->sr;
4239 ts->sim_syscalls = 1;
4240 }
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +02004241#elif defined(TARGET_MICROBLAZE)
4242 {
4243 env->regs[0] = regs->r0;
4244 env->regs[1] = regs->r1;
4245 env->regs[2] = regs->r2;
4246 env->regs[3] = regs->r3;
4247 env->regs[4] = regs->r4;
4248 env->regs[5] = regs->r5;
4249 env->regs[6] = regs->r6;
4250 env->regs[7] = regs->r7;
4251 env->regs[8] = regs->r8;
4252 env->regs[9] = regs->r9;
4253 env->regs[10] = regs->r10;
4254 env->regs[11] = regs->r11;
4255 env->regs[12] = regs->r12;
4256 env->regs[13] = regs->r13;
4257 env->regs[14] = regs->r14;
4258 env->regs[15] = regs->r15;
4259 env->regs[16] = regs->r16;
4260 env->regs[17] = regs->r17;
4261 env->regs[18] = regs->r18;
4262 env->regs[19] = regs->r19;
4263 env->regs[20] = regs->r20;
4264 env->regs[21] = regs->r21;
4265 env->regs[22] = regs->r22;
4266 env->regs[23] = regs->r23;
4267 env->regs[24] = regs->r24;
4268 env->regs[25] = regs->r25;
4269 env->regs[26] = regs->r26;
4270 env->regs[27] = regs->r27;
4271 env->regs[28] = regs->r28;
4272 env->regs[29] = regs->r29;
4273 env->regs[30] = regs->r30;
4274 env->regs[31] = regs->r31;
4275 env->sregs[SR_PC] = regs->pc;
4276 }
bellard048f6b42005-11-26 18:47:20 +00004277#elif defined(TARGET_MIPS)
4278 {
4279 int i;
4280
4281 for(i = 0; i < 32; i++) {
thsb5dc7732008-06-27 10:02:35 +00004282 env->active_tc.gpr[i] = regs->regs[i];
bellard048f6b42005-11-26 18:47:20 +00004283 }
Nathan Froyd0fddbbf2010-06-08 13:30:02 -07004284 env->active_tc.PC = regs->cp0_epc & ~(target_ulong)1;
4285 if (regs->cp0_epc & 1) {
4286 env->hflags |= MIPS_HFLAG_M16;
4287 }
bellard048f6b42005-11-26 18:47:20 +00004288 }
Jia Liud9627832012-07-20 15:50:52 +08004289#elif defined(TARGET_OPENRISC)
4290 {
4291 int i;
4292
4293 for (i = 0; i < 32; i++) {
4294 env->gpr[i] = regs->gpr[i];
4295 }
4296
4297 env->sr = regs->sr;
4298 env->pc = regs->pc;
4299 }
bellardfdf9b3e2006-04-27 21:07:38 +00004300#elif defined(TARGET_SH4)
4301 {
4302 int i;
4303
4304 for(i = 0; i < 16; i++) {
4305 env->gregs[i] = regs->regs[i];
4306 }
4307 env->pc = regs->pc;
4308 }
j_mayer7a3148a2007-04-05 07:13:51 +00004309#elif defined(TARGET_ALPHA)
4310 {
4311 int i;
4312
4313 for(i = 0; i < 28; i++) {
blueswir1992f48a2007-10-14 16:27:31 +00004314 env->ir[i] = ((abi_ulong *)regs)[i];
j_mayer7a3148a2007-04-05 07:13:51 +00004315 }
Richard Hendersondad081e2010-01-04 11:19:14 -08004316 env->ir[IR_SP] = regs->usp;
j_mayer7a3148a2007-04-05 07:13:51 +00004317 env->pc = regs->pc;
j_mayer7a3148a2007-04-05 07:13:51 +00004318 }
ths48733d12007-10-08 13:36:46 +00004319#elif defined(TARGET_CRIS)
4320 {
4321 env->regs[0] = regs->r0;
4322 env->regs[1] = regs->r1;
4323 env->regs[2] = regs->r2;
4324 env->regs[3] = regs->r3;
4325 env->regs[4] = regs->r4;
4326 env->regs[5] = regs->r5;
4327 env->regs[6] = regs->r6;
4328 env->regs[7] = regs->r7;
4329 env->regs[8] = regs->r8;
4330 env->regs[9] = regs->r9;
4331 env->regs[10] = regs->r10;
4332 env->regs[11] = regs->r11;
4333 env->regs[12] = regs->r12;
4334 env->regs[13] = regs->r13;
4335 env->regs[14] = info->start_stack;
4336 env->regs[15] = regs->acr;
4337 env->pc = regs->erp;
4338 }
Ulrich Hechta4c075f2009-07-24 16:57:31 +02004339#elif defined(TARGET_S390X)
4340 {
4341 int i;
4342 for (i = 0; i < 16; i++) {
4343 env->regs[i] = regs->gprs[i];
4344 }
4345 env->psw.mask = regs->psw.mask;
4346 env->psw.addr = regs->psw.addr;
4347 }
bellardb346ff42003-06-15 20:05:50 +00004348#else
4349#error unsupported target CPU
4350#endif
bellard31e31b82003-02-18 22:55:36 +00004351
Guan Xuetaod2fbca92011-04-12 16:27:03 +08004352#if defined(TARGET_ARM) || defined(TARGET_M68K) || defined(TARGET_UNICORE32)
pbrooka87295e2007-05-26 15:09:38 +00004353 ts->stack_base = info->start_stack;
4354 ts->heap_base = info->brk;
4355 /* This will be filled in on the first SYS_HEAPINFO call. */
4356 ts->heap_limit = 0;
4357#endif
4358
bellard74c33be2005-10-30 21:01:05 +00004359 if (gdbstub_port) {
Peter Maydellff7a9812011-09-06 14:15:50 +01004360 if (gdbserver_start(gdbstub_port) < 0) {
4361 fprintf(stderr, "qemu: could not open gdbserver on port %d\n",
4362 gdbstub_port);
4363 exit(1);
4364 }
Andreas Färberdb6b81d2013-06-27 19:49:31 +02004365 gdb_handlesig(cpu, 0);
bellard1fddef42005-04-17 19:16:13 +00004366 }
bellard1b6b0292003-03-22 17:31:38 +00004367 cpu_loop(env);
4368 /* never exits */
bellard31e31b82003-02-18 22:55:36 +00004369 return 0;
4370}