Andreas Färber | 0f71a70 | 2012-04-15 23:29:19 +0200 | [diff] [blame] | 1 | /* |
| 2 | * QEMU MIPS CPU |
| 3 | * |
| 4 | * Copyright (c) 2012 SUSE LINUX Products GmbH |
| 5 | * |
| 6 | * This library is free software; you can redistribute it and/or |
| 7 | * modify it under the terms of the GNU Lesser General Public |
| 8 | * License as published by the Free Software Foundation; either |
| 9 | * version 2.1 of the License, or (at your option) any later version. |
| 10 | * |
| 11 | * This library is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
| 14 | * Lesser General Public License for more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU Lesser General Public |
| 17 | * License along with this library; if not, see |
| 18 | * <http://www.gnu.org/licenses/lgpl-2.1.html> |
| 19 | */ |
| 20 | |
| 21 | #include "cpu.h" |
James Hogan | 14c03ab | 2014-06-17 23:10:33 +0100 | [diff] [blame] | 22 | #include "kvm_mips.h" |
Andreas Färber | 0f71a70 | 2012-04-15 23:29:19 +0200 | [diff] [blame] | 23 | #include "qemu-common.h" |
James Hogan | 14c03ab | 2014-06-17 23:10:33 +0100 | [diff] [blame] | 24 | #include "sysemu/kvm.h" |
Andreas Färber | 0f71a70 | 2012-04-15 23:29:19 +0200 | [diff] [blame] | 25 | |
| 26 | |
Andreas Färber | f45748f | 2013-06-21 19:09:18 +0200 | [diff] [blame] | 27 | static void mips_cpu_set_pc(CPUState *cs, vaddr value) |
| 28 | { |
| 29 | MIPSCPU *cpu = MIPS_CPU(cs); |
| 30 | CPUMIPSState *env = &cpu->env; |
| 31 | |
| 32 | env->active_tc.PC = value & ~(target_ulong)1; |
| 33 | if (value & 1) { |
| 34 | env->hflags |= MIPS_HFLAG_M16; |
| 35 | } else { |
| 36 | env->hflags &= ~(MIPS_HFLAG_M16); |
| 37 | } |
| 38 | } |
| 39 | |
Andreas Färber | bdf7ae5 | 2013-06-28 19:31:32 +0200 | [diff] [blame] | 40 | static void mips_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb) |
| 41 | { |
| 42 | MIPSCPU *cpu = MIPS_CPU(cs); |
| 43 | CPUMIPSState *env = &cpu->env; |
| 44 | |
| 45 | env->active_tc.PC = tb->pc; |
| 46 | env->hflags &= ~MIPS_HFLAG_BMASK; |
| 47 | env->hflags |= tb->flags & MIPS_HFLAG_BMASK; |
| 48 | } |
| 49 | |
Andreas Färber | 8c2e1b0 | 2013-08-25 18:53:55 +0200 | [diff] [blame] | 50 | static bool mips_cpu_has_work(CPUState *cs) |
| 51 | { |
| 52 | MIPSCPU *cpu = MIPS_CPU(cs); |
| 53 | CPUMIPSState *env = &cpu->env; |
| 54 | bool has_work = false; |
| 55 | |
| 56 | /* It is implementation dependent if non-enabled interrupts |
| 57 | wake-up the CPU, however most of the implementations only |
| 58 | check for interrupts that can be taken. */ |
| 59 | if ((cs->interrupt_request & CPU_INTERRUPT_HARD) && |
| 60 | cpu_mips_hw_interrupts_pending(env)) { |
| 61 | has_work = true; |
| 62 | } |
| 63 | |
| 64 | /* MIPS-MT has the ability to halt the CPU. */ |
| 65 | if (env->CP0_Config3 & (1 << CP0C3_MT)) { |
| 66 | /* The QEMU model will issue an _WAKE request whenever the CPUs |
| 67 | should be woken up. */ |
| 68 | if (cs->interrupt_request & CPU_INTERRUPT_WAKE) { |
| 69 | has_work = true; |
| 70 | } |
| 71 | |
| 72 | if (!mips_vpe_active(env)) { |
| 73 | has_work = false; |
| 74 | } |
| 75 | } |
| 76 | return has_work; |
| 77 | } |
| 78 | |
Andreas Färber | 0f71a70 | 2012-04-15 23:29:19 +0200 | [diff] [blame] | 79 | /* CPUClass::reset() */ |
| 80 | static void mips_cpu_reset(CPUState *s) |
| 81 | { |
| 82 | MIPSCPU *cpu = MIPS_CPU(s); |
| 83 | MIPSCPUClass *mcc = MIPS_CPU_GET_CLASS(cpu); |
| 84 | CPUMIPSState *env = &cpu->env; |
| 85 | |
| 86 | mcc->parent_reset(s); |
| 87 | |
Andreas Färber | f0c3c50 | 2013-08-26 21:22:53 +0200 | [diff] [blame] | 88 | memset(env, 0, offsetof(CPUMIPSState, mvp)); |
Andreas Färber | 00c8cb0 | 2013-09-04 02:19:44 +0200 | [diff] [blame] | 89 | tlb_flush(s, 1); |
Andreas Färber | 55e5c28 | 2012-12-17 06:18:02 +0100 | [diff] [blame] | 90 | |
Andreas Färber | 0f71a70 | 2012-04-15 23:29:19 +0200 | [diff] [blame] | 91 | cpu_state_reset(env); |
James Hogan | 14c03ab | 2014-06-17 23:10:33 +0100 | [diff] [blame] | 92 | |
| 93 | #ifndef CONFIG_USER_ONLY |
| 94 | if (kvm_enabled()) { |
| 95 | kvm_mips_reset_vcpu(cpu); |
| 96 | } |
| 97 | #endif |
Andreas Färber | 0f71a70 | 2012-04-15 23:29:19 +0200 | [diff] [blame] | 98 | } |
| 99 | |
Andreas Färber | c1caf1d | 2013-01-16 03:48:37 +0100 | [diff] [blame] | 100 | static void mips_cpu_realizefn(DeviceState *dev, Error **errp) |
| 101 | { |
Andreas Färber | 14a10fc | 2013-07-27 02:53:25 +0200 | [diff] [blame] | 102 | CPUState *cs = CPU(dev); |
Andreas Färber | c1caf1d | 2013-01-16 03:48:37 +0100 | [diff] [blame] | 103 | MIPSCPUClass *mcc = MIPS_CPU_GET_CLASS(dev); |
| 104 | |
Andreas Färber | 14a10fc | 2013-07-27 02:53:25 +0200 | [diff] [blame] | 105 | cpu_reset(cs); |
| 106 | qemu_init_vcpu(cs); |
Andreas Färber | c1caf1d | 2013-01-16 03:48:37 +0100 | [diff] [blame] | 107 | |
| 108 | mcc->parent_realize(dev, errp); |
| 109 | } |
| 110 | |
Andreas Färber | 5b0c40f | 2012-04-16 02:37:56 +0200 | [diff] [blame] | 111 | static void mips_cpu_initfn(Object *obj) |
| 112 | { |
Andreas Färber | c05efcb | 2013-01-17 12:13:41 +0100 | [diff] [blame] | 113 | CPUState *cs = CPU(obj); |
Andreas Färber | 5b0c40f | 2012-04-16 02:37:56 +0200 | [diff] [blame] | 114 | MIPSCPU *cpu = MIPS_CPU(obj); |
| 115 | CPUMIPSState *env = &cpu->env; |
| 116 | |
Andreas Färber | c05efcb | 2013-01-17 12:13:41 +0100 | [diff] [blame] | 117 | cs->env_ptr = env; |
Andreas Färber | 5b0c40f | 2012-04-16 02:37:56 +0200 | [diff] [blame] | 118 | cpu_exec_init(env); |
Andreas Färber | 78ce64f | 2013-01-20 01:22:25 +0100 | [diff] [blame] | 119 | |
| 120 | if (tcg_enabled()) { |
| 121 | mips_tcg_init(); |
| 122 | } |
Andreas Färber | 5b0c40f | 2012-04-16 02:37:56 +0200 | [diff] [blame] | 123 | } |
| 124 | |
Andreas Färber | 0f71a70 | 2012-04-15 23:29:19 +0200 | [diff] [blame] | 125 | static void mips_cpu_class_init(ObjectClass *c, void *data) |
| 126 | { |
| 127 | MIPSCPUClass *mcc = MIPS_CPU_CLASS(c); |
| 128 | CPUClass *cc = CPU_CLASS(c); |
Andreas Färber | c1caf1d | 2013-01-16 03:48:37 +0100 | [diff] [blame] | 129 | DeviceClass *dc = DEVICE_CLASS(c); |
| 130 | |
| 131 | mcc->parent_realize = dc->realize; |
| 132 | dc->realize = mips_cpu_realizefn; |
Andreas Färber | 0f71a70 | 2012-04-15 23:29:19 +0200 | [diff] [blame] | 133 | |
| 134 | mcc->parent_reset = cc->reset; |
| 135 | cc->reset = mips_cpu_reset; |
Andreas Färber | 97a8ea5 | 2013-02-02 10:57:51 +0100 | [diff] [blame] | 136 | |
Andreas Färber | 8c2e1b0 | 2013-08-25 18:53:55 +0200 | [diff] [blame] | 137 | cc->has_work = mips_cpu_has_work; |
Andreas Färber | 97a8ea5 | 2013-02-02 10:57:51 +0100 | [diff] [blame] | 138 | cc->do_interrupt = mips_cpu_do_interrupt; |
Richard Henderson | fa4faba | 2014-09-13 09:45:29 -0700 | [diff] [blame] | 139 | cc->cpu_exec_interrupt = mips_cpu_exec_interrupt; |
Andreas Färber | 878096e | 2013-05-27 01:33:50 +0200 | [diff] [blame] | 140 | cc->dump_state = mips_cpu_dump_state; |
Andreas Färber | f45748f | 2013-06-21 19:09:18 +0200 | [diff] [blame] | 141 | cc->set_pc = mips_cpu_set_pc; |
Andreas Färber | bdf7ae5 | 2013-06-28 19:31:32 +0200 | [diff] [blame] | 142 | cc->synchronize_from_tb = mips_cpu_synchronize_from_tb; |
Andreas Färber | 5b50e79 | 2013-06-29 04:18:45 +0200 | [diff] [blame] | 143 | cc->gdb_read_register = mips_cpu_gdb_read_register; |
| 144 | cc->gdb_write_register = mips_cpu_gdb_write_register; |
Andreas Färber | 7510454 | 2013-08-26 03:01:33 +0200 | [diff] [blame] | 145 | #ifdef CONFIG_USER_ONLY |
| 146 | cc->handle_mmu_fault = mips_cpu_handle_mmu_fault; |
| 147 | #else |
Andreas Färber | 00b941e | 2013-06-29 18:55:54 +0200 | [diff] [blame] | 148 | cc->do_unassigned_access = mips_cpu_unassigned_access; |
Paolo Bonzini | 93e2232 | 2014-03-28 18:14:58 +0100 | [diff] [blame] | 149 | cc->do_unaligned_access = mips_cpu_do_unaligned_access; |
Andreas Färber | 00b941e | 2013-06-29 18:55:54 +0200 | [diff] [blame] | 150 | cc->get_phys_page_debug = mips_cpu_get_phys_page_debug; |
Leon Alrae | 04cd796 | 2015-02-20 13:07:44 +0000 | [diff] [blame] | 151 | cc->vmsd = &vmstate_mips_cpu; |
Andreas Färber | 00b941e | 2013-06-29 18:55:54 +0200 | [diff] [blame] | 152 | #endif |
Andreas Färber | a0e372f | 2013-06-28 23:18:47 +0200 | [diff] [blame] | 153 | |
| 154 | cc->gdb_num_core_regs = 73; |
Peter Maydell | 2472b6c | 2014-09-12 19:04:17 +0100 | [diff] [blame] | 155 | cc->gdb_stop_before_watchpoint = true; |
Andreas Färber | 0f71a70 | 2012-04-15 23:29:19 +0200 | [diff] [blame] | 156 | } |
| 157 | |
| 158 | static const TypeInfo mips_cpu_type_info = { |
| 159 | .name = TYPE_MIPS_CPU, |
| 160 | .parent = TYPE_CPU, |
| 161 | .instance_size = sizeof(MIPSCPU), |
Andreas Färber | 5b0c40f | 2012-04-16 02:37:56 +0200 | [diff] [blame] | 162 | .instance_init = mips_cpu_initfn, |
Andreas Färber | 0f71a70 | 2012-04-15 23:29:19 +0200 | [diff] [blame] | 163 | .abstract = false, |
| 164 | .class_size = sizeof(MIPSCPUClass), |
| 165 | .class_init = mips_cpu_class_init, |
| 166 | }; |
| 167 | |
| 168 | static void mips_cpu_register_types(void) |
| 169 | { |
| 170 | type_register_static(&mips_cpu_type_info); |
| 171 | } |
| 172 | |
| 173 | type_init(mips_cpu_register_types) |