blob: 958c999f0a1acaf38b387b0ccad0a8f86a07ea07 [file] [log] [blame]
Andreas Färber0f71a702012-04-15 23:29:19 +02001/*
2 * QEMU MIPS CPU
3 *
4 * Copyright (c) 2012 SUSE LINUX Products GmbH
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2.1 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see
18 * <http://www.gnu.org/licenses/lgpl-2.1.html>
19 */
20
21#include "cpu.h"
James Hogan14c03ab2014-06-17 23:10:33 +010022#include "kvm_mips.h"
Andreas Färber0f71a702012-04-15 23:29:19 +020023#include "qemu-common.h"
James Hogan14c03ab2014-06-17 23:10:33 +010024#include "sysemu/kvm.h"
Andreas Färber0f71a702012-04-15 23:29:19 +020025
26
Andreas Färberf45748f2013-06-21 19:09:18 +020027static void mips_cpu_set_pc(CPUState *cs, vaddr value)
28{
29 MIPSCPU *cpu = MIPS_CPU(cs);
30 CPUMIPSState *env = &cpu->env;
31
32 env->active_tc.PC = value & ~(target_ulong)1;
33 if (value & 1) {
34 env->hflags |= MIPS_HFLAG_M16;
35 } else {
36 env->hflags &= ~(MIPS_HFLAG_M16);
37 }
38}
39
Andreas Färberbdf7ae52013-06-28 19:31:32 +020040static void mips_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
41{
42 MIPSCPU *cpu = MIPS_CPU(cs);
43 CPUMIPSState *env = &cpu->env;
44
45 env->active_tc.PC = tb->pc;
46 env->hflags &= ~MIPS_HFLAG_BMASK;
47 env->hflags |= tb->flags & MIPS_HFLAG_BMASK;
48}
49
Andreas Färber8c2e1b02013-08-25 18:53:55 +020050static bool mips_cpu_has_work(CPUState *cs)
51{
52 MIPSCPU *cpu = MIPS_CPU(cs);
53 CPUMIPSState *env = &cpu->env;
54 bool has_work = false;
55
56 /* It is implementation dependent if non-enabled interrupts
57 wake-up the CPU, however most of the implementations only
58 check for interrupts that can be taken. */
59 if ((cs->interrupt_request & CPU_INTERRUPT_HARD) &&
60 cpu_mips_hw_interrupts_pending(env)) {
61 has_work = true;
62 }
63
64 /* MIPS-MT has the ability to halt the CPU. */
65 if (env->CP0_Config3 & (1 << CP0C3_MT)) {
66 /* The QEMU model will issue an _WAKE request whenever the CPUs
67 should be woken up. */
68 if (cs->interrupt_request & CPU_INTERRUPT_WAKE) {
69 has_work = true;
70 }
71
72 if (!mips_vpe_active(env)) {
73 has_work = false;
74 }
75 }
76 return has_work;
77}
78
Andreas Färber0f71a702012-04-15 23:29:19 +020079/* CPUClass::reset() */
80static void mips_cpu_reset(CPUState *s)
81{
82 MIPSCPU *cpu = MIPS_CPU(s);
83 MIPSCPUClass *mcc = MIPS_CPU_GET_CLASS(cpu);
84 CPUMIPSState *env = &cpu->env;
85
86 mcc->parent_reset(s);
87
Andreas Färberf0c3c502013-08-26 21:22:53 +020088 memset(env, 0, offsetof(CPUMIPSState, mvp));
Andreas Färber00c8cb02013-09-04 02:19:44 +020089 tlb_flush(s, 1);
Andreas Färber55e5c282012-12-17 06:18:02 +010090
Andreas Färber0f71a702012-04-15 23:29:19 +020091 cpu_state_reset(env);
James Hogan14c03ab2014-06-17 23:10:33 +010092
93#ifndef CONFIG_USER_ONLY
94 if (kvm_enabled()) {
95 kvm_mips_reset_vcpu(cpu);
96 }
97#endif
Andreas Färber0f71a702012-04-15 23:29:19 +020098}
99
Andreas Färberc1caf1d2013-01-16 03:48:37 +0100100static void mips_cpu_realizefn(DeviceState *dev, Error **errp)
101{
Andreas Färber14a10fc2013-07-27 02:53:25 +0200102 CPUState *cs = CPU(dev);
Andreas Färberc1caf1d2013-01-16 03:48:37 +0100103 MIPSCPUClass *mcc = MIPS_CPU_GET_CLASS(dev);
104
Andreas Färber14a10fc2013-07-27 02:53:25 +0200105 cpu_reset(cs);
106 qemu_init_vcpu(cs);
Andreas Färberc1caf1d2013-01-16 03:48:37 +0100107
108 mcc->parent_realize(dev, errp);
109}
110
Andreas Färber5b0c40f2012-04-16 02:37:56 +0200111static void mips_cpu_initfn(Object *obj)
112{
Andreas Färberc05efcb2013-01-17 12:13:41 +0100113 CPUState *cs = CPU(obj);
Andreas Färber5b0c40f2012-04-16 02:37:56 +0200114 MIPSCPU *cpu = MIPS_CPU(obj);
115 CPUMIPSState *env = &cpu->env;
116
Andreas Färberc05efcb2013-01-17 12:13:41 +0100117 cs->env_ptr = env;
Andreas Färber5b0c40f2012-04-16 02:37:56 +0200118 cpu_exec_init(env);
Andreas Färber78ce64f2013-01-20 01:22:25 +0100119
120 if (tcg_enabled()) {
121 mips_tcg_init();
122 }
Andreas Färber5b0c40f2012-04-16 02:37:56 +0200123}
124
Andreas Färber0f71a702012-04-15 23:29:19 +0200125static void mips_cpu_class_init(ObjectClass *c, void *data)
126{
127 MIPSCPUClass *mcc = MIPS_CPU_CLASS(c);
128 CPUClass *cc = CPU_CLASS(c);
Andreas Färberc1caf1d2013-01-16 03:48:37 +0100129 DeviceClass *dc = DEVICE_CLASS(c);
130
131 mcc->parent_realize = dc->realize;
132 dc->realize = mips_cpu_realizefn;
Andreas Färber0f71a702012-04-15 23:29:19 +0200133
134 mcc->parent_reset = cc->reset;
135 cc->reset = mips_cpu_reset;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100136
Andreas Färber8c2e1b02013-08-25 18:53:55 +0200137 cc->has_work = mips_cpu_has_work;
Andreas Färber97a8ea52013-02-02 10:57:51 +0100138 cc->do_interrupt = mips_cpu_do_interrupt;
Richard Hendersonfa4faba2014-09-13 09:45:29 -0700139 cc->cpu_exec_interrupt = mips_cpu_exec_interrupt;
Andreas Färber878096e2013-05-27 01:33:50 +0200140 cc->dump_state = mips_cpu_dump_state;
Andreas Färberf45748f2013-06-21 19:09:18 +0200141 cc->set_pc = mips_cpu_set_pc;
Andreas Färberbdf7ae52013-06-28 19:31:32 +0200142 cc->synchronize_from_tb = mips_cpu_synchronize_from_tb;
Andreas Färber5b50e792013-06-29 04:18:45 +0200143 cc->gdb_read_register = mips_cpu_gdb_read_register;
144 cc->gdb_write_register = mips_cpu_gdb_write_register;
Andreas Färber75104542013-08-26 03:01:33 +0200145#ifdef CONFIG_USER_ONLY
146 cc->handle_mmu_fault = mips_cpu_handle_mmu_fault;
147#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200148 cc->do_unassigned_access = mips_cpu_unassigned_access;
Paolo Bonzini93e22322014-03-28 18:14:58 +0100149 cc->do_unaligned_access = mips_cpu_do_unaligned_access;
Andreas Färber00b941e2013-06-29 18:55:54 +0200150 cc->get_phys_page_debug = mips_cpu_get_phys_page_debug;
Leon Alrae04cd7962015-02-20 13:07:44 +0000151 cc->vmsd = &vmstate_mips_cpu;
Andreas Färber00b941e2013-06-29 18:55:54 +0200152#endif
Andreas Färbera0e372f2013-06-28 23:18:47 +0200153
154 cc->gdb_num_core_regs = 73;
Peter Maydell2472b6c2014-09-12 19:04:17 +0100155 cc->gdb_stop_before_watchpoint = true;
Andreas Färber0f71a702012-04-15 23:29:19 +0200156}
157
158static const TypeInfo mips_cpu_type_info = {
159 .name = TYPE_MIPS_CPU,
160 .parent = TYPE_CPU,
161 .instance_size = sizeof(MIPSCPU),
Andreas Färber5b0c40f2012-04-16 02:37:56 +0200162 .instance_init = mips_cpu_initfn,
Andreas Färber0f71a702012-04-15 23:29:19 +0200163 .abstract = false,
164 .class_size = sizeof(MIPSCPUClass),
165 .class_init = mips_cpu_class_init,
166};
167
168static void mips_cpu_register_types(void)
169{
170 type_register_static(&mips_cpu_type_info);
171}
172
173type_init(mips_cpu_register_types)