blob: 811cee9b26d7e4daefae671233b98de3b7c1bfbf [file] [log] [blame]
bellarddbda8082004-06-15 21:38:40 +00001/*
2 * OpenPIC emulation
ths5fafdf22007-09-16 21:08:06 +00003 *
bellarddbda8082004-06-15 21:38:40 +00004 * Copyright (c) 2004 Jocelyn Mayer
Alexander Graf704c7e52011-07-21 01:33:29 +02005 * 2011 Alexander Graf
ths5fafdf22007-09-16 21:08:06 +00006 *
bellarddbda8082004-06-15 21:38:40 +00007 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
25/*
26 *
27 * Based on OpenPic implementations:
blueswir167b55782009-02-06 21:30:02 +000028 * - Intel GW80314 I/O companion chip developer's manual
bellarddbda8082004-06-15 21:38:40 +000029 * - Motorola MPC8245 & MPC8540 user manuals.
30 * - Motorola MCP750 (aka Raven) programmer manual.
31 * - Motorola Harrier programmer manuel
32 *
33 * Serial interrupts, as implemented in Raven chipset are not supported yet.
ths5fafdf22007-09-16 21:08:06 +000034 *
bellarddbda8082004-06-15 21:38:40 +000035 */
Peter Maydell90191d02016-01-26 18:17:19 +000036#include "qemu/osdep.h"
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010037#include "hw/hw.h"
38#include "hw/ppc/mac.h"
39#include "hw/pci/pci.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010040#include "hw/ppc/openpic.h"
Andreas Färber2b927572013-06-16 17:04:21 +020041#include "hw/ppc/ppc_e500.h"
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010042#include "hw/sysbus.h"
43#include "hw/pci/msi.h"
Markus Armbrusterda34e652016-03-14 09:01:28 +010044#include "qapi/error.h"
Scott Woode69a17f2012-12-21 16:15:48 +000045#include "qemu/bitops.h"
Michael Roth73d963c2014-04-28 16:08:17 +030046#include "qapi/qmp/qerror.h"
Paolo Bonzini03dd0242015-12-15 13:16:16 +010047#include "qemu/log.h"
Aaron Larsonddd51402017-06-05 10:22:53 -070048#include "qemu/timer.h"
Michael Davidsaverdf592272017-11-26 15:58:59 -060049#include "qemu/error-report.h"
bellarddbda8082004-06-15 21:38:40 +000050
bellard611493d2004-06-21 16:50:43 +000051//#define DEBUG_OPENPIC
bellarddbda8082004-06-15 21:38:40 +000052
53#ifdef DEBUG_OPENPIC
Scott Wood4c4f0e42012-12-21 16:15:38 +000054static const int debug_openpic = 1;
bellarddbda8082004-06-15 21:38:40 +000055#else
Scott Wood4c4f0e42012-12-21 16:15:38 +000056static const int debug_openpic = 0;
bellarddbda8082004-06-15 21:38:40 +000057#endif
bellarddbda8082004-06-15 21:38:40 +000058
Aaron Larsonddd51402017-06-05 10:22:53 -070059static int get_current_cpu(void);
Scott Wood4c4f0e42012-12-21 16:15:38 +000060#define DPRINTF(fmt, ...) do { \
61 if (debug_openpic) { \
Michael Davidsaverdf592272017-11-26 15:58:59 -060062 info_report("Core%d: " fmt, get_current_cpu(), ## __VA_ARGS__); \
Scott Wood4c4f0e42012-12-21 16:15:38 +000063 } \
64 } while (0)
65
Alexander Grafd0b72632012-12-08 05:17:14 +010066/* OpenPIC capability flags */
Scott Woodbe7c2362012-12-21 16:15:42 +000067#define OPENPIC_FLAG_IDR_CRIT (1 << 0)
Scott Woode0dfe5b2013-01-21 15:53:53 +000068#define OPENPIC_FLAG_ILR (2 << 0)
bellarddbda8082004-06-15 21:38:40 +000069
Alexander Grafd0b72632012-12-08 05:17:14 +010070/* OpenPIC address map */
Alexander Graf780d16b2012-12-07 17:15:15 +010071#define OPENPIC_GLB_REG_START 0x0
72#define OPENPIC_GLB_REG_SIZE 0x10F0
73#define OPENPIC_TMR_REG_START 0x10F0
74#define OPENPIC_TMR_REG_SIZE 0x220
Alexander Graf732aa6e2012-12-08 14:18:00 +010075#define OPENPIC_MSI_REG_START 0x1600
76#define OPENPIC_MSI_REG_SIZE 0x200
Scott Woode0dfe5b2013-01-21 15:53:53 +000077#define OPENPIC_SUMMARY_REG_START 0x3800
78#define OPENPIC_SUMMARY_REG_SIZE 0x800
Alexander Graf780d16b2012-12-07 17:15:15 +010079#define OPENPIC_SRC_REG_START 0x10000
Scott Wood8935a442013-04-15 13:19:32 +000080#define OPENPIC_SRC_REG_SIZE (OPENPIC_MAX_SRC * 0x20)
Alexander Graf780d16b2012-12-07 17:15:15 +010081#define OPENPIC_CPU_REG_START 0x20000
82#define OPENPIC_CPU_REG_SIZE 0x100 + ((MAX_CPU - 1) * 0x1000)
83
Scott Woode0dfe5b2013-01-21 15:53:53 +000084static FslMpicInfo fsl_mpic_20 = {
85 .max_ext = 12,
86};
aurel32b7169912009-03-02 16:42:04 +000087
Scott Woode0dfe5b2013-01-21 15:53:53 +000088static FslMpicInfo fsl_mpic_42 = {
89 .max_ext = 12,
90};
Bharat Bhushan3e772232012-08-14 04:30:55 +000091
Scott Woodbe7c2362012-12-21 16:15:42 +000092#define FRR_NIRQ_SHIFT 16
93#define FRR_NCPU_SHIFT 8
94#define FRR_VID_SHIFT 0
Alexander Graf825463b2012-12-08 00:58:54 +010095
96#define VID_REVISION_1_2 2
Alexander Grafd0b72632012-12-08 05:17:14 +010097#define VID_REVISION_1_3 3
Alexander Graf825463b2012-12-08 00:58:54 +010098
Scott Woodbe7c2362012-12-21 16:15:42 +000099#define VIR_GENERIC 0x00000000 /* Generic Vendor ID */
Benjamin Herrenschmidt58b62832017-09-17 18:15:46 +0100100#define VIR_MPIC2A 0x00004614 /* IBM MPIC-2A */
Alexander Graf825463b2012-12-08 00:58:54 +0100101
Scott Woodbe7c2362012-12-21 16:15:42 +0000102#define GCR_RESET 0x80000000
Alexander Graf68c2dd72013-01-04 11:21:04 +0100103#define GCR_MODE_PASS 0x00000000
104#define GCR_MODE_MIXED 0x20000000
105#define GCR_MODE_PROXY 0x60000000
Scott Wood71c6cac2012-12-13 16:11:59 +0000106
Scott Woodbe7c2362012-12-21 16:15:42 +0000107#define TBCR_CI 0x80000000 /* count inhibit */
108#define TCCR_TOG 0x80000000 /* toggles when decrement to zero */
aurel32b7169912009-03-02 16:42:04 +0000109
Alexander Graf1945dbc2012-12-08 01:49:52 +0100110#define IDR_EP_SHIFT 31
Peter Maydelldef60292014-03-17 16:00:36 +0000111#define IDR_EP_MASK (1U << IDR_EP_SHIFT)
Alexander Graf1945dbc2012-12-08 01:49:52 +0100112#define IDR_CI0_SHIFT 30
113#define IDR_CI1_SHIFT 29
114#define IDR_P1_SHIFT 1
115#define IDR_P0_SHIFT 0
bellarddbda8082004-06-15 21:38:40 +0000116
Scott Woode0dfe5b2013-01-21 15:53:53 +0000117#define ILR_INTTGT_MASK 0x000000ff
118#define ILR_INTTGT_INT 0x00
119#define ILR_INTTGT_CINT 0x01 /* critical */
120#define ILR_INTTGT_MCP 0x02 /* machine check */
121
122/* The currently supported INTTGT values happen to be the same as QEMU's
123 * openpic output codes, but don't depend on this. The output codes
124 * could change (unlikely, but...) or support could be added for
125 * more INTTGT values.
126 */
127static const int inttgt_output[][2] = {
128 { ILR_INTTGT_INT, OPENPIC_OUTPUT_INT },
129 { ILR_INTTGT_CINT, OPENPIC_OUTPUT_CINT },
130 { ILR_INTTGT_MCP, OPENPIC_OUTPUT_MCK },
131};
132
133static int inttgt_to_output(int inttgt)
134{
135 int i;
136
137 for (i = 0; i < ARRAY_SIZE(inttgt_output); i++) {
138 if (inttgt_output[i][0] == inttgt) {
139 return inttgt_output[i][1];
140 }
141 }
142
Michael Davidsaverdf592272017-11-26 15:58:59 -0600143 error_report("%s: unsupported inttgt %d", __func__, inttgt);
Scott Woode0dfe5b2013-01-21 15:53:53 +0000144 return OPENPIC_OUTPUT_INT;
145}
146
147static int output_to_inttgt(int output)
148{
149 int i;
150
151 for (i = 0; i < ARRAY_SIZE(inttgt_output); i++) {
152 if (inttgt_output[i][1] == output) {
153 return inttgt_output[i][0];
154 }
155 }
156
157 abort();
158}
159
Alexander Graf732aa6e2012-12-08 14:18:00 +0100160#define MSIIR_OFFSET 0x140
161#define MSIIR_SRS_SHIFT 29
162#define MSIIR_SRS_MASK (0x7 << MSIIR_SRS_SHIFT)
163#define MSIIR_IBS_SHIFT 24
164#define MSIIR_IBS_MASK (0x1f << MSIIR_IBS_SHIFT)
165
Alexander Graf704c7e52011-07-21 01:33:29 +0200166static int get_current_cpu(void)
167{
Andreas Färber4917cf42013-05-27 05:17:50 +0200168 if (!current_cpu) {
Scott Woodc3203fa2012-12-13 16:12:02 +0000169 return -1;
170 }
171
Andreas Färber4917cf42013-05-27 05:17:50 +0200172 return current_cpu->cpu_index;
Alexander Graf704c7e52011-07-21 01:33:29 +0200173}
174
Avi Kivitya8170e52012-10-23 12:30:10 +0200175static uint32_t openpic_cpu_read_internal(void *opaque, hwaddr addr,
Alexander Graf704c7e52011-07-21 01:33:29 +0200176 int idx);
Avi Kivitya8170e52012-10-23 12:30:10 +0200177static void openpic_cpu_write_internal(void *opaque, hwaddr addr,
Alexander Graf704c7e52011-07-21 01:33:29 +0200178 uint32_t val, int idx);
Paul Janzen8ebe65f2014-05-21 21:46:52 -0700179static void openpic_reset(DeviceState *d);
Alexander Graf704c7e52011-07-21 01:33:29 +0200180
Aaron Larsonddd51402017-06-05 10:22:53 -0700181/* Convert between openpic clock ticks and nanosecs. In the hardware the clock
182 frequency is driven by board inputs to the PIC which the PIC would then
183 divide by 4 or 8. For now hard code to 25MZ.
184*/
185#define OPENPIC_TIMER_FREQ_MHZ 25
186#define OPENPIC_TIMER_NS_PER_TICK (1000 / OPENPIC_TIMER_FREQ_MHZ)
187static inline uint64_t ns_to_ticks(uint64_t ns)
188{
189 return ns / OPENPIC_TIMER_NS_PER_TICK;
190}
191static inline uint64_t ticks_to_ns(uint64_t ticks)
192{
193 return ticks * OPENPIC_TIMER_NS_PER_TICK;
194}
195
Alexander Grafaf7e9e72012-12-20 17:30:58 +0100196static inline void IRQ_setbit(IRQQueue *q, int n_IRQ)
bellarddbda8082004-06-15 21:38:40 +0000197{
Scott Woode69a17f2012-12-21 16:15:48 +0000198 set_bit(n_IRQ, q->queue);
bellarddbda8082004-06-15 21:38:40 +0000199}
200
Alexander Grafaf7e9e72012-12-20 17:30:58 +0100201static inline void IRQ_resetbit(IRQQueue *q, int n_IRQ)
bellarddbda8082004-06-15 21:38:40 +0000202{
Scott Woode69a17f2012-12-21 16:15:48 +0000203 clear_bit(n_IRQ, q->queue);
bellarddbda8082004-06-15 21:38:40 +0000204}
205
Alexander Grafaf7e9e72012-12-20 17:30:58 +0100206static void IRQ_check(OpenPICState *opp, IRQQueue *q)
bellarddbda8082004-06-15 21:38:40 +0000207{
Scott Wood4417c732013-01-03 13:25:38 +0000208 int irq = -1;
209 int next = -1;
210 int priority = -1;
bellarddbda8082004-06-15 21:38:40 +0000211
Scott Wood4417c732013-01-03 13:25:38 +0000212 for (;;) {
213 irq = find_next_bit(q->queue, opp->max_irq, irq + 1);
214 if (irq == opp->max_irq) {
215 break;
216 }
Alexander Graf76aec1f2012-12-13 12:48:14 +0100217
Michael Davidsaverdf592272017-11-26 15:58:59 -0600218 DPRINTF("IRQ_check: irq %d set ivpr_pr=%d pr=%d",
Scott Wood4417c732013-01-03 13:25:38 +0000219 irq, IVPR_PRIORITY(opp->src[irq].ivpr), priority);
Alexander Graf76aec1f2012-12-13 12:48:14 +0100220
Scott Wood4417c732013-01-03 13:25:38 +0000221 if (IVPR_PRIORITY(opp->src[irq].ivpr) > priority) {
222 next = irq;
223 priority = IVPR_PRIORITY(opp->src[irq].ivpr);
Aurelien Jarno060fbfe2009-12-19 15:59:29 +0100224 }
bellarddbda8082004-06-15 21:38:40 +0000225 }
Alexander Graf76aec1f2012-12-13 12:48:14 +0100226
bellarddbda8082004-06-15 21:38:40 +0000227 q->next = next;
228 q->priority = priority;
229}
230
Alexander Grafaf7e9e72012-12-20 17:30:58 +0100231static int IRQ_get_next(OpenPICState *opp, IRQQueue *q)
bellarddbda8082004-06-15 21:38:40 +0000232{
Scott Wood3c943782012-12-21 16:15:46 +0000233 /* XXX: optimize */
234 IRQ_check(opp, q);
bellarddbda8082004-06-15 21:38:40 +0000235
236 return q->next;
237}
238
Scott Wood9f1d4b12013-01-03 13:25:40 +0000239static void IRQ_local_pipe(OpenPICState *opp, int n_CPU, int n_IRQ,
240 bool active, bool was_active)
bellarddbda8082004-06-15 21:38:40 +0000241{
Alexander Grafaf7e9e72012-12-20 17:30:58 +0100242 IRQDest *dst;
243 IRQSource *src;
bellarddbda8082004-06-15 21:38:40 +0000244 int priority;
245
246 dst = &opp->dst[n_CPU];
247 src = &opp->src[n_IRQ];
Scott Wood5e22c272012-12-21 16:15:43 +0000248
Michael Davidsaverdf592272017-11-26 15:58:59 -0600249 DPRINTF("%s: IRQ %d active %d was %d",
Scott Wood9f1d4b12013-01-03 13:25:40 +0000250 __func__, n_IRQ, active, was_active);
251
Scott Wood5e22c272012-12-21 16:15:43 +0000252 if (src->output != OPENPIC_OUTPUT_INT) {
Michael Davidsaverdf592272017-11-26 15:58:59 -0600253 DPRINTF("%s: output %d irq %d active %d was %d count %d",
Scott Wood9f1d4b12013-01-03 13:25:40 +0000254 __func__, src->output, n_IRQ, active, was_active,
255 dst->outputs_active[src->output]);
256
Scott Wood5e22c272012-12-21 16:15:43 +0000257 /* On Freescale MPIC, critical interrupts ignore priority,
258 * IACK, EOI, etc. Before MPIC v4.1 they also ignore
259 * masking.
260 */
Scott Wood9f1d4b12013-01-03 13:25:40 +0000261 if (active) {
262 if (!was_active && dst->outputs_active[src->output]++ == 0) {
Michael Davidsaverdf592272017-11-26 15:58:59 -0600263 DPRINTF("%s: Raise OpenPIC output %d cpu %d irq %d",
Scott Wood9f1d4b12013-01-03 13:25:40 +0000264 __func__, src->output, n_CPU, n_IRQ);
265 qemu_irq_raise(dst->irqs[src->output]);
266 }
267 } else {
268 if (was_active && --dst->outputs_active[src->output] == 0) {
Michael Davidsaverdf592272017-11-26 15:58:59 -0600269 DPRINTF("%s: Lower OpenPIC output %d cpu %d irq %d",
Scott Wood9f1d4b12013-01-03 13:25:40 +0000270 __func__, src->output, n_CPU, n_IRQ);
271 qemu_irq_lower(dst->irqs[src->output]);
272 }
273 }
274
Aurelien Jarno060fbfe2009-12-19 15:59:29 +0100275 return;
bellarddbda8082004-06-15 21:38:40 +0000276 }
Scott Wood5e22c272012-12-21 16:15:43 +0000277
Scott Woodbe7c2362012-12-21 16:15:42 +0000278 priority = IVPR_PRIORITY(src->ivpr);
Scott Wood9f1d4b12013-01-03 13:25:40 +0000279
280 /* Even if the interrupt doesn't have enough priority,
281 * it is still raised, in case ctpr is lowered later.
282 */
283 if (active) {
284 IRQ_setbit(&dst->raised, n_IRQ);
285 } else {
286 IRQ_resetbit(&dst->raised, n_IRQ);
bellarddbda8082004-06-15 21:38:40 +0000287 }
Scott Wood9f1d4b12013-01-03 13:25:40 +0000288
Scott Wood3c943782012-12-21 16:15:46 +0000289 IRQ_check(opp, &dst->raised);
Scott Wood9f1d4b12013-01-03 13:25:40 +0000290
291 if (active && priority <= dst->ctpr) {
Michael Davidsaverdf592272017-11-26 15:58:59 -0600292 DPRINTF("%s: IRQ %d priority %d too low for ctpr %d on CPU %d",
Scott Wood9f1d4b12013-01-03 13:25:40 +0000293 __func__, n_IRQ, priority, dst->ctpr, n_CPU);
294 active = 0;
bellarddbda8082004-06-15 21:38:40 +0000295 }
Scott Wood9f1d4b12013-01-03 13:25:40 +0000296
297 if (active) {
298 if (IRQ_get_next(opp, &dst->servicing) >= 0 &&
299 priority <= dst->servicing.priority) {
Michael Davidsaverdf592272017-11-26 15:58:59 -0600300 DPRINTF("%s: IRQ %d is hidden by servicing IRQ %d on CPU %d",
Scott Wood9f1d4b12013-01-03 13:25:40 +0000301 __func__, n_IRQ, dst->servicing.next, n_CPU);
302 } else {
Michael Davidsaverdf592272017-11-26 15:58:59 -0600303 DPRINTF("%s: Raise OpenPIC INT output cpu %d irq %d/%d",
Scott Wood9f1d4b12013-01-03 13:25:40 +0000304 __func__, n_CPU, n_IRQ, dst->raised.next);
305 qemu_irq_raise(opp->dst[n_CPU].irqs[OPENPIC_OUTPUT_INT]);
306 }
307 } else {
308 IRQ_get_next(opp, &dst->servicing);
309 if (dst->raised.priority > dst->ctpr &&
310 dst->raised.priority > dst->servicing.priority) {
Michael Davidsaverdf592272017-11-26 15:58:59 -0600311 DPRINTF("%s: IRQ %d inactive, IRQ %d prio %d above %d/%d, CPU %d",
Scott Wood9f1d4b12013-01-03 13:25:40 +0000312 __func__, n_IRQ, dst->raised.next, dst->raised.priority,
313 dst->ctpr, dst->servicing.priority, n_CPU);
314 /* IRQ line stays asserted */
315 } else {
Michael Davidsaverdf592272017-11-26 15:58:59 -0600316 DPRINTF("%s: IRQ %d inactive, current prio %d/%d, CPU %d",
Scott Wood9f1d4b12013-01-03 13:25:40 +0000317 __func__, n_IRQ, dst->ctpr, dst->servicing.priority, n_CPU);
318 qemu_irq_lower(opp->dst[n_CPU].irqs[OPENPIC_OUTPUT_INT]);
319 }
j_mayere9df0142007-04-09 22:45:36 +0000320 }
bellarddbda8082004-06-15 21:38:40 +0000321}
322
bellard611493d2004-06-21 16:50:43 +0000323/* update pic state because registers for n_IRQ have changed value */
Alexander Graf6d544ee2012-12-08 01:59:20 +0100324static void openpic_update_irq(OpenPICState *opp, int n_IRQ)
bellarddbda8082004-06-15 21:38:40 +0000325{
Alexander Grafaf7e9e72012-12-20 17:30:58 +0100326 IRQSource *src;
Scott Wood9f1d4b12013-01-03 13:25:40 +0000327 bool active, was_active;
bellarddbda8082004-06-15 21:38:40 +0000328 int i;
329
330 src = &opp->src[n_IRQ];
Scott Wood9f1d4b12013-01-03 13:25:40 +0000331 active = src->pending;
bellard611493d2004-06-21 16:50:43 +0000332
Scott Wood72c1da22012-12-21 16:15:45 +0000333 if ((src->ivpr & IVPR_MASK_MASK) && !src->nomask) {
Aurelien Jarno060fbfe2009-12-19 15:59:29 +0100334 /* Interrupt source is disabled */
Michael Davidsaverdf592272017-11-26 15:58:59 -0600335 DPRINTF("%s: IRQ %d is disabled", __func__, n_IRQ);
Scott Wood9f1d4b12013-01-03 13:25:40 +0000336 active = false;
337 }
338
339 was_active = !!(src->ivpr & IVPR_ACTIVITY_MASK);
340
341 /*
342 * We don't have a similar check for already-active because
343 * ctpr may have changed and we need to withdraw the interrupt.
344 */
345 if (!active && !was_active) {
Michael Davidsaverdf592272017-11-26 15:58:59 -0600346 DPRINTF("%s: IRQ %d is already inactive", __func__, n_IRQ);
Aurelien Jarno060fbfe2009-12-19 15:59:29 +0100347 return;
bellarddbda8082004-06-15 21:38:40 +0000348 }
Scott Wood9f1d4b12013-01-03 13:25:40 +0000349
350 if (active) {
351 src->ivpr |= IVPR_ACTIVITY_MASK;
352 } else {
353 src->ivpr &= ~IVPR_ACTIVITY_MASK;
bellarddbda8082004-06-15 21:38:40 +0000354 }
Scott Wood9f1d4b12013-01-03 13:25:40 +0000355
Scott Woodf40c3602013-01-21 15:53:51 +0000356 if (src->destmask == 0) {
Aurelien Jarno060fbfe2009-12-19 15:59:29 +0100357 /* No target */
Michael Davidsaverdf592272017-11-26 15:58:59 -0600358 DPRINTF("%s: IRQ %d has no target", __func__, n_IRQ);
Aurelien Jarno060fbfe2009-12-19 15:59:29 +0100359 return;
bellarddbda8082004-06-15 21:38:40 +0000360 }
bellard611493d2004-06-21 16:50:43 +0000361
Scott Woodf40c3602013-01-21 15:53:51 +0000362 if (src->destmask == (1 << src->last_cpu)) {
j_mayere9df0142007-04-09 22:45:36 +0000363 /* Only one CPU is allowed to receive this IRQ */
Scott Wood9f1d4b12013-01-03 13:25:40 +0000364 IRQ_local_pipe(opp, src->last_cpu, n_IRQ, active, was_active);
Scott Woodbe7c2362012-12-21 16:15:42 +0000365 } else if (!(src->ivpr & IVPR_MODE_MASK)) {
bellard611493d2004-06-21 16:50:43 +0000366 /* Directed delivery mode */
367 for (i = 0; i < opp->nb_cpus; i++) {
Scott Wood5e22c272012-12-21 16:15:43 +0000368 if (src->destmask & (1 << i)) {
Scott Wood9f1d4b12013-01-03 13:25:40 +0000369 IRQ_local_pipe(opp, i, n_IRQ, active, was_active);
Alexander Graf1945dbc2012-12-08 01:49:52 +0100370 }
bellard611493d2004-06-21 16:50:43 +0000371 }
bellarddbda8082004-06-15 21:38:40 +0000372 } else {
bellard611493d2004-06-21 16:50:43 +0000373 /* Distributed delivery mode */
j_mayere9df0142007-04-09 22:45:36 +0000374 for (i = src->last_cpu + 1; i != src->last_cpu; i++) {
Alexander Grafaf7e9e72012-12-20 17:30:58 +0100375 if (i == opp->nb_cpus) {
bellard611493d2004-06-21 16:50:43 +0000376 i = 0;
Alexander Grafaf7e9e72012-12-20 17:30:58 +0100377 }
Scott Wood5e22c272012-12-21 16:15:43 +0000378 if (src->destmask & (1 << i)) {
Scott Wood9f1d4b12013-01-03 13:25:40 +0000379 IRQ_local_pipe(opp, i, n_IRQ, active, was_active);
bellard611493d2004-06-21 16:50:43 +0000380 src->last_cpu = i;
381 break;
382 }
383 }
bellarddbda8082004-06-15 21:38:40 +0000384 }
385}
386
pbrookd537cf62007-04-07 18:14:41 +0000387static void openpic_set_irq(void *opaque, int n_IRQ, int level)
bellard611493d2004-06-21 16:50:43 +0000388{
Alexander Graf6d544ee2012-12-08 01:59:20 +0100389 OpenPICState *opp = opaque;
Alexander Grafaf7e9e72012-12-20 17:30:58 +0100390 IRQSource *src;
bellard611493d2004-06-21 16:50:43 +0000391
Scott Wood8935a442013-04-15 13:19:32 +0000392 if (n_IRQ >= OPENPIC_MAX_IRQ) {
Michael Davidsaverdf592272017-11-26 15:58:59 -0600393 error_report("%s: IRQ %d out of range", __func__, n_IRQ);
Scott Wood65b9d0d2012-12-21 16:15:50 +0000394 abort();
395 }
bellard611493d2004-06-21 16:50:43 +0000396
397 src = &opp->src[n_IRQ];
Michael Davidsaverdf592272017-11-26 15:58:59 -0600398 DPRINTF("openpic: set irq %d = %d ivpr=0x%08x",
Scott Woodbe7c2362012-12-21 16:15:42 +0000399 n_IRQ, level, src->ivpr);
Scott Wood6c5e84c2013-01-03 13:25:37 +0000400 if (src->level) {
bellard611493d2004-06-21 16:50:43 +0000401 /* level-sensitive irq */
402 src->pending = level;
Scott Wood9f1d4b12013-01-03 13:25:40 +0000403 openpic_update_irq(opp, n_IRQ);
bellard611493d2004-06-21 16:50:43 +0000404 } else {
405 /* edge-sensitive irq */
Alexander Grafaf7e9e72012-12-20 17:30:58 +0100406 if (level) {
bellard611493d2004-06-21 16:50:43 +0000407 src->pending = 1;
Scott Wood9f1d4b12013-01-03 13:25:40 +0000408 openpic_update_irq(opp, n_IRQ);
409 }
410
411 if (src->output != OPENPIC_OUTPUT_INT) {
412 /* Edge-triggered interrupts shouldn't be used
413 * with non-INT delivery, but just in case,
414 * try to make it do something sane rather than
415 * cause an interrupt storm. This is close to
416 * what you'd probably see happen in real hardware.
417 */
418 src->pending = 0;
419 openpic_update_irq(opp, n_IRQ);
Alexander Grafaf7e9e72012-12-20 17:30:58 +0100420 }
bellard611493d2004-06-21 16:50:43 +0000421 }
bellard611493d2004-06-21 16:50:43 +0000422}
423
Scott Woodbe7c2362012-12-21 16:15:42 +0000424static inline uint32_t read_IRQreg_idr(OpenPICState *opp, int n_IRQ)
bellarddbda8082004-06-15 21:38:40 +0000425{
Scott Woodbe7c2362012-12-21 16:15:42 +0000426 return opp->src[n_IRQ].idr;
bellarddbda8082004-06-15 21:38:40 +0000427}
428
Scott Woode0dfe5b2013-01-21 15:53:53 +0000429static inline uint32_t read_IRQreg_ilr(OpenPICState *opp, int n_IRQ)
430{
431 if (opp->flags & OPENPIC_FLAG_ILR) {
432 return output_to_inttgt(opp->src[n_IRQ].output);
433 }
434
435 return 0xffffffff;
436}
437
Scott Woodbe7c2362012-12-21 16:15:42 +0000438static inline uint32_t read_IRQreg_ivpr(OpenPICState *opp, int n_IRQ)
Alexander Graf8d3a8c12011-09-07 13:41:54 +0200439{
Scott Woodbe7c2362012-12-21 16:15:42 +0000440 return opp->src[n_IRQ].ivpr;
bellarddbda8082004-06-15 21:38:40 +0000441}
442
Scott Woodbe7c2362012-12-21 16:15:42 +0000443static inline void write_IRQreg_idr(OpenPICState *opp, int n_IRQ, uint32_t val)
bellarddbda8082004-06-15 21:38:40 +0000444{
Scott Wood5e22c272012-12-21 16:15:43 +0000445 IRQSource *src = &opp->src[n_IRQ];
446 uint32_t normal_mask = (1UL << opp->nb_cpus) - 1;
447 uint32_t crit_mask = 0;
448 uint32_t mask = normal_mask;
449 int crit_shift = IDR_EP_SHIFT - opp->nb_cpus;
450 int i;
bellarddbda8082004-06-15 21:38:40 +0000451
Scott Wood5e22c272012-12-21 16:15:43 +0000452 if (opp->flags & OPENPIC_FLAG_IDR_CRIT) {
453 crit_mask = mask << crit_shift;
454 mask |= crit_mask | IDR_EP;
455 }
456
457 src->idr = val & mask;
Michael Davidsaverdf592272017-11-26 15:58:59 -0600458 DPRINTF("Set IDR %d to 0x%08x", n_IRQ, src->idr);
Scott Wood5e22c272012-12-21 16:15:43 +0000459
460 if (opp->flags & OPENPIC_FLAG_IDR_CRIT) {
461 if (src->idr & crit_mask) {
462 if (src->idr & normal_mask) {
463 DPRINTF("%s: IRQ configured for multiple output types, using "
Michael Davidsaverdf592272017-11-26 15:58:59 -0600464 "critical", __func__);
Scott Wood5e22c272012-12-21 16:15:43 +0000465 }
466
467 src->output = OPENPIC_OUTPUT_CINT;
Scott Wood72c1da22012-12-21 16:15:45 +0000468 src->nomask = true;
Scott Wood5e22c272012-12-21 16:15:43 +0000469 src->destmask = 0;
470
471 for (i = 0; i < opp->nb_cpus; i++) {
472 int n_ci = IDR_CI0_SHIFT - i;
473
474 if (src->idr & (1UL << n_ci)) {
475 src->destmask |= 1UL << i;
476 }
477 }
478 } else {
479 src->output = OPENPIC_OUTPUT_INT;
Scott Wood72c1da22012-12-21 16:15:45 +0000480 src->nomask = false;
Scott Wood5e22c272012-12-21 16:15:43 +0000481 src->destmask = src->idr & normal_mask;
482 }
483 } else {
484 src->destmask = src->idr;
485 }
Alexander Graf11de8b72011-09-07 13:47:22 +0200486}
487
Scott Woode0dfe5b2013-01-21 15:53:53 +0000488static inline void write_IRQreg_ilr(OpenPICState *opp, int n_IRQ, uint32_t val)
489{
490 if (opp->flags & OPENPIC_FLAG_ILR) {
491 IRQSource *src = &opp->src[n_IRQ];
492
493 src->output = inttgt_to_output(val & ILR_INTTGT_MASK);
Michael Davidsaverdf592272017-11-26 15:58:59 -0600494 DPRINTF("Set ILR %d to 0x%08x, output %d", n_IRQ, src->idr,
Scott Woode0dfe5b2013-01-21 15:53:53 +0000495 src->output);
496
497 /* TODO: on MPIC v4.0 only, set nomask for non-INT */
498 }
499}
500
Scott Woodbe7c2362012-12-21 16:15:42 +0000501static inline void write_IRQreg_ivpr(OpenPICState *opp, int n_IRQ, uint32_t val)
Alexander Graf11de8b72011-09-07 13:47:22 +0200502{
Scott Wood6c5e84c2013-01-03 13:25:37 +0000503 uint32_t mask;
504
505 /* NOTE when implementing newer FSL MPIC models: starting with v4.0,
506 * the polarity bit is read-only on internal interrupts.
507 */
508 mask = IVPR_MASK_MASK | IVPR_PRIORITY_MASK | IVPR_SENSE_MASK |
509 IVPR_POLARITY_MASK | opp->vector_mask;
510
Alexander Graf11de8b72011-09-07 13:47:22 +0200511 /* ACTIVITY bit is read-only */
Scott Wood6c5e84c2013-01-03 13:25:37 +0000512 opp->src[n_IRQ].ivpr =
513 (opp->src[n_IRQ].ivpr & IVPR_ACTIVITY_MASK) | (val & mask);
514
515 /* For FSL internal interrupts, The sense bit is reserved and zero,
516 * and the interrupt is always level-triggered. Timers and IPIs
517 * have no sense or polarity bits, and are edge-triggered.
518 */
519 switch (opp->src[n_IRQ].type) {
520 case IRQ_TYPE_NORMAL:
521 opp->src[n_IRQ].level = !!(opp->src[n_IRQ].ivpr & IVPR_SENSE_MASK);
522 break;
523
524 case IRQ_TYPE_FSLINT:
525 opp->src[n_IRQ].ivpr &= ~IVPR_SENSE_MASK;
526 break;
527
528 case IRQ_TYPE_FSLSPECIAL:
529 opp->src[n_IRQ].ivpr &= ~(IVPR_POLARITY_MASK | IVPR_SENSE_MASK);
530 break;
531 }
532
Alexander Graf11de8b72011-09-07 13:47:22 +0200533 openpic_update_irq(opp, n_IRQ);
Michael Davidsaverdf592272017-11-26 15:58:59 -0600534 DPRINTF("Set IVPR %d to 0x%08x -> 0x%08x", n_IRQ, val,
Scott Woodbe7c2362012-12-21 16:15:42 +0000535 opp->src[n_IRQ].ivpr);
bellarddbda8082004-06-15 21:38:40 +0000536}
537
Alexander Graf7f115732013-01-07 20:13:52 +0100538static void openpic_gcr_write(OpenPICState *opp, uint64_t val)
539{
Alexander Grafe49798b2013-01-17 11:32:21 +0100540 bool mpic_proxy = false;
Alexander Graf1ac3d712013-01-07 20:15:28 +0100541
Alexander Graf7f115732013-01-07 20:13:52 +0100542 if (val & GCR_RESET) {
Andreas Färbere1766342013-06-18 03:58:07 +0200543 openpic_reset(DEVICE(opp));
Alexander Graf1ac3d712013-01-07 20:15:28 +0100544 return;
545 }
Alexander Graf7f115732013-01-07 20:13:52 +0100546
Alexander Graf1ac3d712013-01-07 20:15:28 +0100547 opp->gcr &= ~opp->mpic_mode_mask;
548 opp->gcr |= val & opp->mpic_mode_mask;
Alexander Graf7f115732013-01-07 20:13:52 +0100549
Alexander Graf1ac3d712013-01-07 20:15:28 +0100550 /* Set external proxy mode */
551 if ((val & opp->mpic_mode_mask) == GCR_MODE_PROXY) {
Alexander Grafe49798b2013-01-17 11:32:21 +0100552 mpic_proxy = true;
Alexander Graf1ac3d712013-01-07 20:15:28 +0100553 }
Alexander Grafe49798b2013-01-17 11:32:21 +0100554
555 ppce500_set_mpic_proxy(mpic_proxy);
Alexander Graf7f115732013-01-07 20:13:52 +0100556}
557
Alexander Grafb9b2aaa2012-12-07 16:31:55 +0100558static void openpic_gbl_write(void *opaque, hwaddr addr, uint64_t val,
559 unsigned len)
bellarddbda8082004-06-15 21:38:40 +0000560{
Alexander Graf6d544ee2012-12-08 01:59:20 +0100561 OpenPICState *opp = opaque;
Alexander Grafaf7e9e72012-12-20 17:30:58 +0100562 IRQDest *dst;
j_mayere9df0142007-04-09 22:45:36 +0000563 int idx;
bellarddbda8082004-06-15 21:38:40 +0000564
Michael Davidsaverdf592272017-11-26 15:58:59 -0600565 DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64,
Scott Wood4c4f0e42012-12-21 16:15:38 +0000566 __func__, addr, val);
Alexander Grafaf7e9e72012-12-20 17:30:58 +0100567 if (addr & 0xF) {
bellarddbda8082004-06-15 21:38:40 +0000568 return;
Alexander Grafaf7e9e72012-12-20 17:30:58 +0100569 }
bellarddbda8082004-06-15 21:38:40 +0000570 switch (addr) {
Bharat Bhushan3e772232012-08-14 04:30:55 +0000571 case 0x00: /* Block Revision Register1 (BRR1) is Readonly */
572 break;
Alexander Graf704c7e52011-07-21 01:33:29 +0200573 case 0x40:
574 case 0x50:
575 case 0x60:
576 case 0x70:
577 case 0x80:
578 case 0x90:
579 case 0xA0:
580 case 0xB0:
581 openpic_cpu_write_internal(opp, addr, val, get_current_cpu());
bellarddbda8082004-06-15 21:38:40 +0000582 break;
Scott Woodbe7c2362012-12-21 16:15:42 +0000583 case 0x1000: /* FRR */
Alexander Graf704c7e52011-07-21 01:33:29 +0200584 break;
Scott Woodbe7c2362012-12-21 16:15:42 +0000585 case 0x1020: /* GCR */
Alexander Graf7f115732013-01-07 20:13:52 +0100586 openpic_gcr_write(opp, val);
Aurelien Jarno060fbfe2009-12-19 15:59:29 +0100587 break;
Scott Woodbe7c2362012-12-21 16:15:42 +0000588 case 0x1080: /* VIR */
Aurelien Jarno060fbfe2009-12-19 15:59:29 +0100589 break;
Scott Woodbe7c2362012-12-21 16:15:42 +0000590 case 0x1090: /* PIR */
j_mayere9df0142007-04-09 22:45:36 +0000591 for (idx = 0; idx < opp->nb_cpus; idx++) {
Scott Woodbe7c2362012-12-21 16:15:42 +0000592 if ((val & (1 << idx)) && !(opp->pir & (1 << idx))) {
Michael Davidsaverdf592272017-11-26 15:58:59 -0600593 DPRINTF("Raise OpenPIC RESET output for CPU %d", idx);
j_mayere9df0142007-04-09 22:45:36 +0000594 dst = &opp->dst[idx];
595 qemu_irq_raise(dst->irqs[OPENPIC_OUTPUT_RESET]);
Scott Woodbe7c2362012-12-21 16:15:42 +0000596 } else if (!(val & (1 << idx)) && (opp->pir & (1 << idx))) {
Michael Davidsaverdf592272017-11-26 15:58:59 -0600597 DPRINTF("Lower OpenPIC RESET output for CPU %d", idx);
j_mayere9df0142007-04-09 22:45:36 +0000598 dst = &opp->dst[idx];
599 qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_RESET]);
600 }
bellarddbda8082004-06-15 21:38:40 +0000601 }
Scott Woodbe7c2362012-12-21 16:15:42 +0000602 opp->pir = val;
Aurelien Jarno060fbfe2009-12-19 15:59:29 +0100603 break;
Scott Woodbe7c2362012-12-21 16:15:42 +0000604 case 0x10A0: /* IPI_IVPR */
Alexander Graf704c7e52011-07-21 01:33:29 +0200605 case 0x10B0:
606 case 0x10C0:
607 case 0x10D0:
bellarddbda8082004-06-15 21:38:40 +0000608 {
609 int idx;
Alexander Graf704c7e52011-07-21 01:33:29 +0200610 idx = (addr - 0x10A0) >> 4;
Scott Woodbe7c2362012-12-21 16:15:42 +0000611 write_IRQreg_ivpr(opp, opp->irq_ipi0 + idx, val);
bellarddbda8082004-06-15 21:38:40 +0000612 }
613 break;
Alexander Graf704c7e52011-07-21 01:33:29 +0200614 case 0x10E0: /* SPVE */
Scott Wood0fe04622012-12-13 16:12:01 +0000615 opp->spve = val & opp->vector_mask;
bellarddbda8082004-06-15 21:38:40 +0000616 break;
bellarddbda8082004-06-15 21:38:40 +0000617 default:
618 break;
619 }
620}
621
Alexander Grafb9b2aaa2012-12-07 16:31:55 +0100622static uint64_t openpic_gbl_read(void *opaque, hwaddr addr, unsigned len)
bellarddbda8082004-06-15 21:38:40 +0000623{
Alexander Graf6d544ee2012-12-08 01:59:20 +0100624 OpenPICState *opp = opaque;
bellarddbda8082004-06-15 21:38:40 +0000625 uint32_t retval;
626
Michael Davidsaverdf592272017-11-26 15:58:59 -0600627 DPRINTF("%s: addr %#" HWADDR_PRIx, __func__, addr);
bellarddbda8082004-06-15 21:38:40 +0000628 retval = 0xFFFFFFFF;
Alexander Grafaf7e9e72012-12-20 17:30:58 +0100629 if (addr & 0xF) {
bellarddbda8082004-06-15 21:38:40 +0000630 return retval;
Alexander Grafaf7e9e72012-12-20 17:30:58 +0100631 }
bellarddbda8082004-06-15 21:38:40 +0000632 switch (addr) {
Scott Woodbe7c2362012-12-21 16:15:42 +0000633 case 0x1000: /* FRR */
634 retval = opp->frr;
bellarddbda8082004-06-15 21:38:40 +0000635 break;
Scott Woodbe7c2362012-12-21 16:15:42 +0000636 case 0x1020: /* GCR */
637 retval = opp->gcr;
Aurelien Jarno060fbfe2009-12-19 15:59:29 +0100638 break;
Scott Woodbe7c2362012-12-21 16:15:42 +0000639 case 0x1080: /* VIR */
640 retval = opp->vir;
Aurelien Jarno060fbfe2009-12-19 15:59:29 +0100641 break;
Scott Woodbe7c2362012-12-21 16:15:42 +0000642 case 0x1090: /* PIR */
bellarddbda8082004-06-15 21:38:40 +0000643 retval = 0x00000000;
Aurelien Jarno060fbfe2009-12-19 15:59:29 +0100644 break;
Bharat Bhushan3e772232012-08-14 04:30:55 +0000645 case 0x00: /* Block Revision Register1 (BRR1) */
Scott Wood0d404682012-12-13 16:12:03 +0000646 retval = opp->brr1;
647 break;
Alexander Graf704c7e52011-07-21 01:33:29 +0200648 case 0x40:
649 case 0x50:
650 case 0x60:
651 case 0x70:
652 case 0x80:
653 case 0x90:
654 case 0xA0:
bellarddbda8082004-06-15 21:38:40 +0000655 case 0xB0:
Alexander Graf704c7e52011-07-21 01:33:29 +0200656 retval = openpic_cpu_read_internal(opp, addr, get_current_cpu());
657 break;
Scott Woodbe7c2362012-12-21 16:15:42 +0000658 case 0x10A0: /* IPI_IVPR */
Alexander Graf704c7e52011-07-21 01:33:29 +0200659 case 0x10B0:
660 case 0x10C0:
661 case 0x10D0:
bellarddbda8082004-06-15 21:38:40 +0000662 {
663 int idx;
Alexander Graf704c7e52011-07-21 01:33:29 +0200664 idx = (addr - 0x10A0) >> 4;
Scott Woodbe7c2362012-12-21 16:15:42 +0000665 retval = read_IRQreg_ivpr(opp, opp->irq_ipi0 + idx);
bellarddbda8082004-06-15 21:38:40 +0000666 }
Aurelien Jarno060fbfe2009-12-19 15:59:29 +0100667 break;
Alexander Graf704c7e52011-07-21 01:33:29 +0200668 case 0x10E0: /* SPVE */
bellarddbda8082004-06-15 21:38:40 +0000669 retval = opp->spve;
670 break;
bellarddbda8082004-06-15 21:38:40 +0000671 default:
672 break;
673 }
Michael Davidsaverdf592272017-11-26 15:58:59 -0600674 DPRINTF("%s: => 0x%08x", __func__, retval);
bellarddbda8082004-06-15 21:38:40 +0000675
676 return retval;
677}
678
Aaron Larsonddd51402017-06-05 10:22:53 -0700679static void openpic_tmr_set_tmr(OpenPICTimer *tmr, uint32_t val, bool enabled);
680
681static void qemu_timer_cb(void *opaque)
682{
683 OpenPICTimer *tmr = opaque;
684 OpenPICState *opp = tmr->opp;
685 uint32_t n_IRQ = tmr->n_IRQ;
686 uint32_t val = tmr->tbcr & ~TBCR_CI;
687 uint32_t tog = ((tmr->tccr & TCCR_TOG) ^ TCCR_TOG); /* invert toggle. */
688
Michael Davidsaverdf592272017-11-26 15:58:59 -0600689 DPRINTF("%s n_IRQ=%d", __func__, n_IRQ);
Aaron Larsonddd51402017-06-05 10:22:53 -0700690 /* Reload current count from base count and setup timer. */
691 tmr->tccr = val | tog;
692 openpic_tmr_set_tmr(tmr, val, /*enabled=*/true);
693 /* Raise the interrupt. */
694 opp->src[n_IRQ].destmask = read_IRQreg_idr(opp, n_IRQ);
695 openpic_set_irq(opp, n_IRQ, 1);
696 openpic_set_irq(opp, n_IRQ, 0);
697}
698
699/* If enabled is true, arranges for an interrupt to be raised val clocks into
700 the future, if enabled is false cancels the timer. */
701static void openpic_tmr_set_tmr(OpenPICTimer *tmr, uint32_t val, bool enabled)
702{
703 uint64_t ns = ticks_to_ns(val & ~TCCR_TOG);
704 /* A count of zero causes a timer to be set to expire immediately. This
705 effectively stops the simulation since the timer is constantly expiring
706 which prevents guest code execution, so we don't honor that
707 configuration. On real hardware, this situation would generate an
708 interrupt on every clock cycle if the interrupt was unmasked. */
709 if ((ns == 0) || !enabled) {
710 tmr->qemu_timer_active = false;
711 tmr->tccr = tmr->tccr & TCCR_TOG;
712 timer_del(tmr->qemu_timer); /* set timer to never expire. */
713 } else {
714 tmr->qemu_timer_active = true;
715 uint64_t now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
716 tmr->origin_time = now;
717 timer_mod(tmr->qemu_timer, now + ns); /* set timer expiration. */
718 }
719}
720
721/* Returns the currrent tccr value, i.e., timer value (in clocks) with
722 appropriate TOG. */
723static uint64_t openpic_tmr_get_timer(OpenPICTimer *tmr)
724{
725 uint64_t retval;
726 if (!tmr->qemu_timer_active) {
727 retval = tmr->tccr;
728 } else {
729 uint64_t now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
730 uint64_t used = now - tmr->origin_time; /* nsecs */
731 uint32_t used_ticks = (uint32_t)ns_to_ticks(used);
732 uint32_t count = (tmr->tccr & ~TCCR_TOG) - used_ticks;
733 retval = (uint32_t)((tmr->tccr & TCCR_TOG) | (count & ~TCCR_TOG));
734 }
735 return retval;
736}
737
Alexander Graf6d544ee2012-12-08 01:59:20 +0100738static void openpic_tmr_write(void *opaque, hwaddr addr, uint64_t val,
Aaron Larsona09f7442017-06-02 04:32:59 -0700739 unsigned len)
bellarddbda8082004-06-15 21:38:40 +0000740{
Alexander Graf6d544ee2012-12-08 01:59:20 +0100741 OpenPICState *opp = opaque;
bellarddbda8082004-06-15 21:38:40 +0000742 int idx;
743
Michael Davidsaverdf592272017-11-26 15:58:59 -0600744 DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64,
Aaron Larsona09f7442017-06-02 04:32:59 -0700745 __func__, (addr + 0x10f0), val);
Alexander Grafaf7e9e72012-12-20 17:30:58 +0100746 if (addr & 0xF) {
bellarddbda8082004-06-15 21:38:40 +0000747 return;
Alexander Grafaf7e9e72012-12-20 17:30:58 +0100748 }
Alexander Grafc38c0b82012-12-08 00:43:42 +0100749
Aaron Larsona09f7442017-06-02 04:32:59 -0700750 if (addr == 0) {
Scott Woodbe7c2362012-12-21 16:15:42 +0000751 /* TFRR */
752 opp->tfrr = val;
Alexander Grafc38c0b82012-12-08 00:43:42 +0100753 return;
754 }
Aaron Larsona09f7442017-06-02 04:32:59 -0700755 addr -= 0x10; /* correct for TFRR */
Scott Wood03274d42013-01-21 15:53:52 +0000756 idx = (addr >> 6) & 0x3;
Scott Wood03274d42013-01-21 15:53:52 +0000757
Alexander Grafc38c0b82012-12-08 00:43:42 +0100758 switch (addr & 0x30) {
Scott Woodbe7c2362012-12-21 16:15:42 +0000759 case 0x00: /* TCCR */
bellarddbda8082004-06-15 21:38:40 +0000760 break;
Scott Woodbe7c2362012-12-21 16:15:42 +0000761 case 0x10: /* TBCR */
Aaron Larsonddd51402017-06-05 10:22:53 -0700762 /* Did the enable status change? */
763 if ((opp->timers[idx].tbcr & TBCR_CI) != (val & TBCR_CI)) {
764 /* Did "Count Inhibit" transition from 1 to 0? */
765 if ((val & TBCR_CI) == 0) {
766 opp->timers[idx].tccr = val & ~TCCR_TOG;
767 }
768 openpic_tmr_set_tmr(&opp->timers[idx],
769 (val & ~TBCR_CI),
770 /*enabled=*/((val & TBCR_CI) == 0));
Scott Wood71c6cac2012-12-13 16:11:59 +0000771 }
Scott Woodbe7c2362012-12-21 16:15:42 +0000772 opp->timers[idx].tbcr = val;
Aurelien Jarno060fbfe2009-12-19 15:59:29 +0100773 break;
Scott Woodbe7c2362012-12-21 16:15:42 +0000774 case 0x20: /* TVPR */
775 write_IRQreg_ivpr(opp, opp->irq_tim0 + idx, val);
Aurelien Jarno060fbfe2009-12-19 15:59:29 +0100776 break;
Scott Woodbe7c2362012-12-21 16:15:42 +0000777 case 0x30: /* TDR */
778 write_IRQreg_idr(opp, opp->irq_tim0 + idx, val);
Aurelien Jarno060fbfe2009-12-19 15:59:29 +0100779 break;
bellarddbda8082004-06-15 21:38:40 +0000780 }
781}
782
Alexander Graf6d544ee2012-12-08 01:59:20 +0100783static uint64_t openpic_tmr_read(void *opaque, hwaddr addr, unsigned len)
bellarddbda8082004-06-15 21:38:40 +0000784{
Alexander Graf6d544ee2012-12-08 01:59:20 +0100785 OpenPICState *opp = opaque;
Alexander Grafc38c0b82012-12-08 00:43:42 +0100786 uint32_t retval = -1;
bellarddbda8082004-06-15 21:38:40 +0000787 int idx;
788
Michael Davidsaverdf592272017-11-26 15:58:59 -0600789 DPRINTF("%s: addr %#" HWADDR_PRIx, __func__, addr + 0x10f0);
Alexander Grafc38c0b82012-12-08 00:43:42 +0100790 if (addr & 0xF) {
791 goto out;
792 }
Aaron Larsona09f7442017-06-02 04:32:59 -0700793 if (addr == 0) {
Scott Woodbe7c2362012-12-21 16:15:42 +0000794 /* TFRR */
795 retval = opp->tfrr;
Alexander Grafc38c0b82012-12-08 00:43:42 +0100796 goto out;
797 }
Aaron Larsona09f7442017-06-02 04:32:59 -0700798 addr -= 0x10; /* correct for TFRR */
799 idx = (addr >> 6) & 0x3;
Alexander Grafc38c0b82012-12-08 00:43:42 +0100800 switch (addr & 0x30) {
Scott Woodbe7c2362012-12-21 16:15:42 +0000801 case 0x00: /* TCCR */
Aaron Larsonddd51402017-06-05 10:22:53 -0700802 retval = openpic_tmr_get_timer(&opp->timers[idx]);
bellarddbda8082004-06-15 21:38:40 +0000803 break;
Scott Woodbe7c2362012-12-21 16:15:42 +0000804 case 0x10: /* TBCR */
805 retval = opp->timers[idx].tbcr;
Aurelien Jarno060fbfe2009-12-19 15:59:29 +0100806 break;
Aaron Larsona09f7442017-06-02 04:32:59 -0700807 case 0x20: /* TVPR */
Scott Woodbe7c2362012-12-21 16:15:42 +0000808 retval = read_IRQreg_ivpr(opp, opp->irq_tim0 + idx);
Aurelien Jarno060fbfe2009-12-19 15:59:29 +0100809 break;
Aaron Larsona09f7442017-06-02 04:32:59 -0700810 case 0x30: /* TDR */
Scott Woodbe7c2362012-12-21 16:15:42 +0000811 retval = read_IRQreg_idr(opp, opp->irq_tim0 + idx);
Aurelien Jarno060fbfe2009-12-19 15:59:29 +0100812 break;
bellarddbda8082004-06-15 21:38:40 +0000813 }
Alexander Grafc38c0b82012-12-08 00:43:42 +0100814
815out:
Michael Davidsaverdf592272017-11-26 15:58:59 -0600816 DPRINTF("%s: => 0x%08x", __func__, retval);
bellarddbda8082004-06-15 21:38:40 +0000817
818 return retval;
819}
820
Alexander Grafb9b2aaa2012-12-07 16:31:55 +0100821static void openpic_src_write(void *opaque, hwaddr addr, uint64_t val,
822 unsigned len)
bellarddbda8082004-06-15 21:38:40 +0000823{
Alexander Graf6d544ee2012-12-08 01:59:20 +0100824 OpenPICState *opp = opaque;
bellarddbda8082004-06-15 21:38:40 +0000825 int idx;
826
Michael Davidsaverdf592272017-11-26 15:58:59 -0600827 DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64,
Scott Wood4c4f0e42012-12-21 16:15:38 +0000828 __func__, addr, val);
Scott Woode0dfe5b2013-01-21 15:53:53 +0000829
830 addr = addr & 0xffff;
bellarddbda8082004-06-15 21:38:40 +0000831 idx = addr >> 5;
Scott Woode0dfe5b2013-01-21 15:53:53 +0000832
833 switch (addr & 0x1f) {
834 case 0x00:
Scott Woodbe7c2362012-12-21 16:15:42 +0000835 write_IRQreg_ivpr(opp, idx, val);
Scott Woode0dfe5b2013-01-21 15:53:53 +0000836 break;
837 case 0x10:
838 write_IRQreg_idr(opp, idx, val);
839 break;
840 case 0x18:
841 write_IRQreg_ilr(opp, idx, val);
842 break;
bellarddbda8082004-06-15 21:38:40 +0000843 }
844}
845
Alexander Grafb9b2aaa2012-12-07 16:31:55 +0100846static uint64_t openpic_src_read(void *opaque, uint64_t addr, unsigned len)
bellarddbda8082004-06-15 21:38:40 +0000847{
Alexander Graf6d544ee2012-12-08 01:59:20 +0100848 OpenPICState *opp = opaque;
bellarddbda8082004-06-15 21:38:40 +0000849 uint32_t retval;
850 int idx;
851
Michael Davidsaverdf592272017-11-26 15:58:59 -0600852 DPRINTF("%s: addr %#" HWADDR_PRIx, __func__, addr);
bellarddbda8082004-06-15 21:38:40 +0000853 retval = 0xFFFFFFFF;
bellarddbda8082004-06-15 21:38:40 +0000854
Scott Woode0dfe5b2013-01-21 15:53:53 +0000855 addr = addr & 0xffff;
856 idx = addr >> 5;
857
858 switch (addr & 0x1f) {
859 case 0x00:
860 retval = read_IRQreg_ivpr(opp, idx);
861 break;
862 case 0x10:
863 retval = read_IRQreg_idr(opp, idx);
864 break;
865 case 0x18:
866 retval = read_IRQreg_ilr(opp, idx);
867 break;
868 }
869
Michael Davidsaverdf592272017-11-26 15:58:59 -0600870 DPRINTF("%s: => 0x%08x", __func__, retval);
bellarddbda8082004-06-15 21:38:40 +0000871 return retval;
872}
873
Alexander Graf732aa6e2012-12-08 14:18:00 +0100874static void openpic_msi_write(void *opaque, hwaddr addr, uint64_t val,
875 unsigned size)
876{
877 OpenPICState *opp = opaque;
878 int idx = opp->irq_msi;
879 int srs, ibs;
880
Michael Davidsaverdf592272017-11-26 15:58:59 -0600881 DPRINTF("%s: addr %#" HWADDR_PRIx " <= 0x%08" PRIx64,
Scott Wood4c4f0e42012-12-21 16:15:38 +0000882 __func__, addr, val);
Alexander Graf732aa6e2012-12-08 14:18:00 +0100883 if (addr & 0xF) {
884 return;
885 }
886
887 switch (addr) {
888 case MSIIR_OFFSET:
889 srs = val >> MSIIR_SRS_SHIFT;
890 idx += srs;
891 ibs = (val & MSIIR_IBS_MASK) >> MSIIR_IBS_SHIFT;
892 opp->msi[srs].msir |= 1 << ibs;
893 openpic_set_irq(opp, idx, 1);
894 break;
895 default:
896 /* most registers are read-only, thus ignored */
897 break;
898 }
899}
900
901static uint64_t openpic_msi_read(void *opaque, hwaddr addr, unsigned size)
902{
903 OpenPICState *opp = opaque;
904 uint64_t r = 0;
905 int i, srs;
906
Michael Davidsaverdf592272017-11-26 15:58:59 -0600907 DPRINTF("%s: addr %#" HWADDR_PRIx, __func__, addr);
Alexander Graf732aa6e2012-12-08 14:18:00 +0100908 if (addr & 0xF) {
909 return -1;
910 }
911
912 srs = addr >> 4;
913
914 switch (addr) {
915 case 0x00:
916 case 0x10:
917 case 0x20:
918 case 0x30:
919 case 0x40:
920 case 0x50:
921 case 0x60:
922 case 0x70: /* MSIRs */
923 r = opp->msi[srs].msir;
924 /* Clear on read */
925 opp->msi[srs].msir = 0;
Scott Woode99fd8a2012-12-21 16:15:39 +0000926 openpic_set_irq(opp, opp->irq_msi + srs, 0);
Alexander Graf732aa6e2012-12-08 14:18:00 +0100927 break;
928 case 0x120: /* MSISR */
929 for (i = 0; i < MAX_MSI; i++) {
930 r |= (opp->msi[i].msir ? 1 : 0) << i;
931 }
932 break;
933 }
934
935 return r;
936}
937
Scott Woode0dfe5b2013-01-21 15:53:53 +0000938static uint64_t openpic_summary_read(void *opaque, hwaddr addr, unsigned size)
939{
940 uint64_t r = 0;
941
Michael Davidsaverdf592272017-11-26 15:58:59 -0600942 DPRINTF("%s: addr %#" HWADDR_PRIx, __func__, addr);
Scott Woode0dfe5b2013-01-21 15:53:53 +0000943
944 /* TODO: EISR/EIMR */
945
946 return r;
947}
948
949static void openpic_summary_write(void *opaque, hwaddr addr, uint64_t val,
950 unsigned size)
951{
Michael Davidsaverdf592272017-11-26 15:58:59 -0600952 DPRINTF("%s: addr %#" HWADDR_PRIx " <= 0x%08" PRIx64,
Scott Woode0dfe5b2013-01-21 15:53:53 +0000953 __func__, addr, val);
954
955 /* TODO: EISR/EIMR */
956}
957
Avi Kivitya8170e52012-10-23 12:30:10 +0200958static void openpic_cpu_write_internal(void *opaque, hwaddr addr,
Alexander Graf704c7e52011-07-21 01:33:29 +0200959 uint32_t val, int idx)
bellarddbda8082004-06-15 21:38:40 +0000960{
Alexander Graf6d544ee2012-12-08 01:59:20 +0100961 OpenPICState *opp = opaque;
Alexander Grafaf7e9e72012-12-20 17:30:58 +0100962 IRQSource *src;
963 IRQDest *dst;
Alexander Graf704c7e52011-07-21 01:33:29 +0200964 int s_IRQ, n_IRQ;
bellarddbda8082004-06-15 21:38:40 +0000965
Michael Davidsaverdf592272017-11-26 15:58:59 -0600966 DPRINTF("%s: cpu %d addr %#" HWADDR_PRIx " <= 0x%08x", __func__, idx,
Alexander Graf704c7e52011-07-21 01:33:29 +0200967 addr, val);
Scott Woodc3203fa2012-12-13 16:12:02 +0000968
Fabien Chouteau04d2acb2015-02-25 10:50:28 +0100969 if (idx < 0 || idx >= opp->nb_cpus) {
bellarddbda8082004-06-15 21:38:40 +0000970 return;
Scott Woodc3203fa2012-12-13 16:12:02 +0000971 }
972
Alexander Grafaf7e9e72012-12-20 17:30:58 +0100973 if (addr & 0xF) {
bellarddbda8082004-06-15 21:38:40 +0000974 return;
Alexander Grafaf7e9e72012-12-20 17:30:58 +0100975 }
bellarddbda8082004-06-15 21:38:40 +0000976 dst = &opp->dst[idx];
977 addr &= 0xFF0;
978 switch (addr) {
Alexander Graf704c7e52011-07-21 01:33:29 +0200979 case 0x40: /* IPIDR */
bellarddbda8082004-06-15 21:38:40 +0000980 case 0x50:
981 case 0x60:
982 case 0x70:
983 idx = (addr - 0x40) >> 4;
Alexander Grafa6751552011-07-21 01:36:44 +0200984 /* we use IDE as mask which CPUs to deliver the IPI to still. */
Scott Woodf40c3602013-01-21 15:53:51 +0000985 opp->src[opp->irq_ipi0 + idx].destmask |= val;
aurel32b7169912009-03-02 16:42:04 +0000986 openpic_set_irq(opp, opp->irq_ipi0 + idx, 1);
987 openpic_set_irq(opp, opp->irq_ipi0 + idx, 0);
bellarddbda8082004-06-15 21:38:40 +0000988 break;
Scott Woodbe7c2362012-12-21 16:15:42 +0000989 case 0x80: /* CTPR */
990 dst->ctpr = val & 0x0000000F;
Scott Wood9f1d4b12013-01-03 13:25:40 +0000991
Michael Davidsaverdf592272017-11-26 15:58:59 -0600992 DPRINTF("%s: set CPU %d ctpr to %d, raised %d servicing %d",
Scott Wood9f1d4b12013-01-03 13:25:40 +0000993 __func__, idx, dst->ctpr, dst->raised.priority,
994 dst->servicing.priority);
995
996 if (dst->raised.priority <= dst->ctpr) {
Michael Davidsaverdf592272017-11-26 15:58:59 -0600997 DPRINTF("%s: Lower OpenPIC INT output cpu %d due to ctpr",
Scott Wood9f1d4b12013-01-03 13:25:40 +0000998 __func__, idx);
999 qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_INT]);
1000 } else if (dst->raised.priority > dst->servicing.priority) {
Michael Davidsaverdf592272017-11-26 15:58:59 -06001001 DPRINTF("%s: Raise OpenPIC INT output cpu %d irq %d",
Scott Wood9f1d4b12013-01-03 13:25:40 +00001002 __func__, idx, dst->raised.next);
1003 qemu_irq_raise(dst->irqs[OPENPIC_OUTPUT_INT]);
1004 }
1005
Aurelien Jarno060fbfe2009-12-19 15:59:29 +01001006 break;
bellarddbda8082004-06-15 21:38:40 +00001007 case 0x90: /* WHOAMI */
Aurelien Jarno060fbfe2009-12-19 15:59:29 +01001008 /* Read-only register */
1009 break;
Scott Woodbe7c2362012-12-21 16:15:42 +00001010 case 0xA0: /* IACK */
Aurelien Jarno060fbfe2009-12-19 15:59:29 +01001011 /* Read-only register */
1012 break;
Scott Woodbe7c2362012-12-21 16:15:42 +00001013 case 0xB0: /* EOI */
Michael Davidsaverdf592272017-11-26 15:58:59 -06001014 DPRINTF("EOI");
Aurelien Jarno060fbfe2009-12-19 15:59:29 +01001015 s_IRQ = IRQ_get_next(opp, &dst->servicing);
Scott Wood65b9d0d2012-12-21 16:15:50 +00001016
1017 if (s_IRQ < 0) {
Michael Davidsaverdf592272017-11-26 15:58:59 -06001018 DPRINTF("%s: EOI with no interrupt in service", __func__);
Scott Wood65b9d0d2012-12-21 16:15:50 +00001019 break;
1020 }
1021
Aurelien Jarno060fbfe2009-12-19 15:59:29 +01001022 IRQ_resetbit(&dst->servicing, s_IRQ);
Aurelien Jarno060fbfe2009-12-19 15:59:29 +01001023 /* Set up next servicing IRQ */
1024 s_IRQ = IRQ_get_next(opp, &dst->servicing);
j_mayere9df0142007-04-09 22:45:36 +00001025 /* Check queued interrupts. */
1026 n_IRQ = IRQ_get_next(opp, &dst->raised);
1027 src = &opp->src[n_IRQ];
1028 if (n_IRQ != -1 &&
1029 (s_IRQ == -1 ||
Scott Woodbe7c2362012-12-21 16:15:42 +00001030 IVPR_PRIORITY(src->ivpr) > dst->servicing.priority)) {
Michael Davidsaverdf592272017-11-26 15:58:59 -06001031 DPRINTF("Raise OpenPIC INT output cpu %d irq %d",
j_mayere9df0142007-04-09 22:45:36 +00001032 idx, n_IRQ);
Scott Wood5e22c272012-12-21 16:15:43 +00001033 qemu_irq_raise(opp->dst[idx].irqs[OPENPIC_OUTPUT_INT]);
j_mayere9df0142007-04-09 22:45:36 +00001034 }
Aurelien Jarno060fbfe2009-12-19 15:59:29 +01001035 break;
bellarddbda8082004-06-15 21:38:40 +00001036 default:
1037 break;
1038 }
1039}
1040
Alexander Grafb9b2aaa2012-12-07 16:31:55 +01001041static void openpic_cpu_write(void *opaque, hwaddr addr, uint64_t val,
1042 unsigned len)
Alexander Graf704c7e52011-07-21 01:33:29 +02001043{
1044 openpic_cpu_write_internal(opaque, addr, val, (addr & 0x1f000) >> 12);
1045}
1046
Scott Wooda898a8f2013-01-03 13:25:39 +00001047
1048static uint32_t openpic_iack(OpenPICState *opp, IRQDest *dst, int cpu)
1049{
1050 IRQSource *src;
1051 int retval, irq;
1052
Michael Davidsaverdf592272017-11-26 15:58:59 -06001053 DPRINTF("Lower OpenPIC INT output");
Scott Wooda898a8f2013-01-03 13:25:39 +00001054 qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_INT]);
1055
1056 irq = IRQ_get_next(opp, &dst->raised);
Michael Davidsaverdf592272017-11-26 15:58:59 -06001057 DPRINTF("IACK: irq=%d", irq);
Scott Wooda898a8f2013-01-03 13:25:39 +00001058
1059 if (irq == -1) {
1060 /* No more interrupt pending */
1061 return opp->spve;
1062 }
1063
1064 src = &opp->src[irq];
1065 if (!(src->ivpr & IVPR_ACTIVITY_MASK) ||
1066 !(IVPR_PRIORITY(src->ivpr) > dst->ctpr)) {
Michael Davidsaverdf592272017-11-26 15:58:59 -06001067 error_report("%s: bad raised IRQ %d ctpr %d ivpr 0x%08x",
Scott Wood9f1d4b12013-01-03 13:25:40 +00001068 __func__, irq, dst->ctpr, src->ivpr);
1069 openpic_update_irq(opp, irq);
Scott Wooda898a8f2013-01-03 13:25:39 +00001070 retval = opp->spve;
1071 } else {
1072 /* IRQ enter servicing state */
1073 IRQ_setbit(&dst->servicing, irq);
1074 retval = IVPR_VECTOR(opp, src->ivpr);
1075 }
Scott Wood9f1d4b12013-01-03 13:25:40 +00001076
Scott Wooda898a8f2013-01-03 13:25:39 +00001077 if (!src->level) {
1078 /* edge-sensitive IRQ */
1079 src->ivpr &= ~IVPR_ACTIVITY_MASK;
1080 src->pending = 0;
Scott Wood9f1d4b12013-01-03 13:25:40 +00001081 IRQ_resetbit(&dst->raised, irq);
Scott Wooda898a8f2013-01-03 13:25:39 +00001082 }
1083
Aaron Larsonddd51402017-06-05 10:22:53 -07001084 /* Timers and IPIs support multicast. */
1085 if (((irq >= opp->irq_ipi0) && (irq < (opp->irq_ipi0 + OPENPIC_MAX_IPI))) ||
1086 ((irq >= opp->irq_tim0) && (irq < (opp->irq_tim0 + OPENPIC_MAX_TMR)))) {
Michael Davidsaverdf592272017-11-26 15:58:59 -06001087 DPRINTF("irq is IPI or TMR");
Scott Woodf40c3602013-01-21 15:53:51 +00001088 src->destmask &= ~(1 << cpu);
1089 if (src->destmask && !src->level) {
Scott Wooda898a8f2013-01-03 13:25:39 +00001090 /* trigger on CPUs that didn't know about it yet */
1091 openpic_set_irq(opp, irq, 1);
1092 openpic_set_irq(opp, irq, 0);
1093 /* if all CPUs knew about it, set active bit again */
1094 src->ivpr |= IVPR_ACTIVITY_MASK;
1095 }
1096 }
1097
1098 return retval;
1099}
1100
Avi Kivitya8170e52012-10-23 12:30:10 +02001101static uint32_t openpic_cpu_read_internal(void *opaque, hwaddr addr,
Alexander Graf704c7e52011-07-21 01:33:29 +02001102 int idx)
bellarddbda8082004-06-15 21:38:40 +00001103{
Alexander Graf6d544ee2012-12-08 01:59:20 +01001104 OpenPICState *opp = opaque;
Alexander Grafaf7e9e72012-12-20 17:30:58 +01001105 IRQDest *dst;
bellarddbda8082004-06-15 21:38:40 +00001106 uint32_t retval;
ths3b46e622007-09-17 08:09:54 +00001107
Michael Davidsaverdf592272017-11-26 15:58:59 -06001108 DPRINTF("%s: cpu %d addr %#" HWADDR_PRIx, __func__, idx, addr);
bellarddbda8082004-06-15 21:38:40 +00001109 retval = 0xFFFFFFFF;
Scott Woodc3203fa2012-12-13 16:12:02 +00001110
Fabien Chouteau04d2acb2015-02-25 10:50:28 +01001111 if (idx < 0 || idx >= opp->nb_cpus) {
bellarddbda8082004-06-15 21:38:40 +00001112 return retval;
Scott Woodc3203fa2012-12-13 16:12:02 +00001113 }
1114
Alexander Grafaf7e9e72012-12-20 17:30:58 +01001115 if (addr & 0xF) {
bellarddbda8082004-06-15 21:38:40 +00001116 return retval;
Alexander Grafaf7e9e72012-12-20 17:30:58 +01001117 }
bellarddbda8082004-06-15 21:38:40 +00001118 dst = &opp->dst[idx];
1119 addr &= 0xFF0;
1120 switch (addr) {
Scott Woodbe7c2362012-12-21 16:15:42 +00001121 case 0x80: /* CTPR */
1122 retval = dst->ctpr;
Aurelien Jarno060fbfe2009-12-19 15:59:29 +01001123 break;
bellarddbda8082004-06-15 21:38:40 +00001124 case 0x90: /* WHOAMI */
Aurelien Jarno060fbfe2009-12-19 15:59:29 +01001125 retval = idx;
1126 break;
Scott Woodbe7c2362012-12-21 16:15:42 +00001127 case 0xA0: /* IACK */
Scott Wooda898a8f2013-01-03 13:25:39 +00001128 retval = openpic_iack(opp, dst, idx);
Aurelien Jarno060fbfe2009-12-19 15:59:29 +01001129 break;
Scott Woodbe7c2362012-12-21 16:15:42 +00001130 case 0xB0: /* EOI */
Aurelien Jarno060fbfe2009-12-19 15:59:29 +01001131 retval = 0;
1132 break;
bellarddbda8082004-06-15 21:38:40 +00001133 default:
1134 break;
1135 }
Michael Davidsaverdf592272017-11-26 15:58:59 -06001136 DPRINTF("%s: => 0x%08x", __func__, retval);
bellarddbda8082004-06-15 21:38:40 +00001137
1138 return retval;
1139}
1140
Alexander Grafb9b2aaa2012-12-07 16:31:55 +01001141static uint64_t openpic_cpu_read(void *opaque, hwaddr addr, unsigned len)
Alexander Graf704c7e52011-07-21 01:33:29 +02001142{
1143 return openpic_cpu_read_internal(opaque, addr, (addr & 0x1f000) >> 12);
1144}
1145
Alexander Graf35732cb2012-12-08 01:04:48 +01001146static const MemoryRegionOps openpic_glb_ops_le = {
Alexander Graf780d16b2012-12-07 17:15:15 +01001147 .write = openpic_gbl_write,
1148 .read = openpic_gbl_read,
1149 .endianness = DEVICE_LITTLE_ENDIAN,
1150 .impl = {
1151 .min_access_size = 4,
1152 .max_access_size = 4,
1153 },
1154};
bellarddbda8082004-06-15 21:38:40 +00001155
Alexander Graf35732cb2012-12-08 01:04:48 +01001156static const MemoryRegionOps openpic_glb_ops_be = {
1157 .write = openpic_gbl_write,
1158 .read = openpic_gbl_read,
1159 .endianness = DEVICE_BIG_ENDIAN,
1160 .impl = {
1161 .min_access_size = 4,
1162 .max_access_size = 4,
1163 },
1164};
1165
1166static const MemoryRegionOps openpic_tmr_ops_le = {
Alexander Graf6d544ee2012-12-08 01:59:20 +01001167 .write = openpic_tmr_write,
1168 .read = openpic_tmr_read,
Alexander Graf780d16b2012-12-07 17:15:15 +01001169 .endianness = DEVICE_LITTLE_ENDIAN,
1170 .impl = {
1171 .min_access_size = 4,
1172 .max_access_size = 4,
1173 },
1174};
bellarddbda8082004-06-15 21:38:40 +00001175
Alexander Graf35732cb2012-12-08 01:04:48 +01001176static const MemoryRegionOps openpic_tmr_ops_be = {
Alexander Graf6d544ee2012-12-08 01:59:20 +01001177 .write = openpic_tmr_write,
1178 .read = openpic_tmr_read,
Alexander Graf35732cb2012-12-08 01:04:48 +01001179 .endianness = DEVICE_BIG_ENDIAN,
1180 .impl = {
1181 .min_access_size = 4,
1182 .max_access_size = 4,
1183 },
1184};
1185
1186static const MemoryRegionOps openpic_cpu_ops_le = {
Alexander Graf780d16b2012-12-07 17:15:15 +01001187 .write = openpic_cpu_write,
1188 .read = openpic_cpu_read,
1189 .endianness = DEVICE_LITTLE_ENDIAN,
1190 .impl = {
1191 .min_access_size = 4,
1192 .max_access_size = 4,
1193 },
1194};
bellarddbda8082004-06-15 21:38:40 +00001195
Alexander Graf35732cb2012-12-08 01:04:48 +01001196static const MemoryRegionOps openpic_cpu_ops_be = {
1197 .write = openpic_cpu_write,
1198 .read = openpic_cpu_read,
1199 .endianness = DEVICE_BIG_ENDIAN,
1200 .impl = {
1201 .min_access_size = 4,
1202 .max_access_size = 4,
1203 },
1204};
1205
1206static const MemoryRegionOps openpic_src_ops_le = {
Alexander Graf780d16b2012-12-07 17:15:15 +01001207 .write = openpic_src_write,
1208 .read = openpic_src_read,
Avi Kivity23c5e4c2011-08-08 16:09:17 +03001209 .endianness = DEVICE_LITTLE_ENDIAN,
Alexander Grafb9b2aaa2012-12-07 16:31:55 +01001210 .impl = {
1211 .min_access_size = 4,
1212 .max_access_size = 4,
1213 },
Avi Kivity23c5e4c2011-08-08 16:09:17 +03001214};
1215
Alexander Graf35732cb2012-12-08 01:04:48 +01001216static const MemoryRegionOps openpic_src_ops_be = {
1217 .write = openpic_src_write,
1218 .read = openpic_src_read,
1219 .endianness = DEVICE_BIG_ENDIAN,
1220 .impl = {
1221 .min_access_size = 4,
1222 .max_access_size = 4,
1223 },
1224};
1225
Scott Woode0dfe5b2013-01-21 15:53:53 +00001226static const MemoryRegionOps openpic_msi_ops_be = {
Alexander Graf732aa6e2012-12-08 14:18:00 +01001227 .read = openpic_msi_read,
1228 .write = openpic_msi_write,
Scott Woode0dfe5b2013-01-21 15:53:53 +00001229 .endianness = DEVICE_BIG_ENDIAN,
Alexander Graf732aa6e2012-12-08 14:18:00 +01001230 .impl = {
1231 .min_access_size = 4,
1232 .max_access_size = 4,
1233 },
1234};
1235
Scott Woode0dfe5b2013-01-21 15:53:53 +00001236static const MemoryRegionOps openpic_summary_ops_be = {
1237 .read = openpic_summary_read,
1238 .write = openpic_summary_write,
Alexander Graf732aa6e2012-12-08 14:18:00 +01001239 .endianness = DEVICE_BIG_ENDIAN,
1240 .impl = {
1241 .min_access_size = 4,
1242 .max_access_size = 4,
1243 },
1244};
1245
Paul Janzen8ebe65f2014-05-21 21:46:52 -07001246static void openpic_reset(DeviceState *d)
1247{
1248 OpenPICState *opp = OPENPIC(d);
1249 int i;
1250
1251 opp->gcr = GCR_RESET;
1252 /* Initialise controller registers */
1253 opp->frr = ((opp->nb_irqs - 1) << FRR_NIRQ_SHIFT) |
1254 ((opp->nb_cpus - 1) << FRR_NCPU_SHIFT) |
1255 (opp->vid << FRR_VID_SHIFT);
1256
1257 opp->pir = 0;
1258 opp->spve = -1 & opp->vector_mask;
1259 opp->tfrr = opp->tfrr_reset;
1260 /* Initialise IRQ sources */
1261 for (i = 0; i < opp->max_irq; i++) {
1262 opp->src[i].ivpr = opp->ivpr_reset;
Paul Janzen8ebe65f2014-05-21 21:46:52 -07001263 switch (opp->src[i].type) {
1264 case IRQ_TYPE_NORMAL:
1265 opp->src[i].level = !!(opp->ivpr_reset & IVPR_SENSE_MASK);
1266 break;
1267
1268 case IRQ_TYPE_FSLINT:
1269 opp->src[i].ivpr |= IVPR_POLARITY_MASK;
1270 break;
1271
1272 case IRQ_TYPE_FSLSPECIAL:
1273 break;
1274 }
Paul Janzenffd5e9f2014-05-21 23:09:45 -07001275
1276 write_IRQreg_idr(opp, i, opp->idr_reset);
Paul Janzen8ebe65f2014-05-21 21:46:52 -07001277 }
1278 /* Initialise IRQ destinations */
Mark Cave-Ayland2ada66f2015-02-09 22:40:51 +00001279 for (i = 0; i < opp->nb_cpus; i++) {
Paul Janzen8ebe65f2014-05-21 21:46:52 -07001280 opp->dst[i].ctpr = 15;
Paul Janzen8ebe65f2014-05-21 21:46:52 -07001281 opp->dst[i].raised.next = -1;
Mark Cave-Ayland2ada66f2015-02-09 22:40:51 +00001282 opp->dst[i].raised.priority = 0;
1283 bitmap_clear(opp->dst[i].raised.queue, 0, IRQQUEUE_SIZE_BITS);
Paul Janzen8ebe65f2014-05-21 21:46:52 -07001284 opp->dst[i].servicing.next = -1;
Mark Cave-Ayland2ada66f2015-02-09 22:40:51 +00001285 opp->dst[i].servicing.priority = 0;
1286 bitmap_clear(opp->dst[i].servicing.queue, 0, IRQQUEUE_SIZE_BITS);
Paul Janzen8ebe65f2014-05-21 21:46:52 -07001287 }
1288 /* Initialise timers */
1289 for (i = 0; i < OPENPIC_MAX_TMR; i++) {
1290 opp->timers[i].tccr = 0;
1291 opp->timers[i].tbcr = TBCR_CI;
Aaron Larsonddd51402017-06-05 10:22:53 -07001292 if (opp->timers[i].qemu_timer_active) {
1293 timer_del(opp->timers[i].qemu_timer); /* Inhibit timer */
1294 opp->timers[i].qemu_timer_active = false;
1295 }
Paul Janzen8ebe65f2014-05-21 21:46:52 -07001296 }
1297 /* Go out of RESET state */
1298 opp->gcr = 0;
1299}
1300
Alexander Grafaf7e9e72012-12-20 17:30:58 +01001301typedef struct MemReg {
Alexander Grafd0b72632012-12-08 05:17:14 +01001302 const char *name;
1303 MemoryRegionOps const *ops;
1304 hwaddr start_addr;
1305 ram_addr_t size;
Alexander Grafaf7e9e72012-12-20 17:30:58 +01001306} MemReg;
Alexander Grafd0b72632012-12-08 05:17:14 +01001307
Scott Woode0dfe5b2013-01-21 15:53:53 +00001308static void fsl_common_init(OpenPICState *opp)
1309{
1310 int i;
Scott Wood8935a442013-04-15 13:19:32 +00001311 int virq = OPENPIC_MAX_SRC;
Scott Woode0dfe5b2013-01-21 15:53:53 +00001312
1313 opp->vid = VID_REVISION_1_2;
1314 opp->vir = VIR_GENERIC;
1315 opp->vector_mask = 0xFFFF;
1316 opp->tfrr_reset = 0;
1317 opp->ivpr_reset = IVPR_MASK_MASK;
1318 opp->idr_reset = 1 << 0;
Scott Wood8935a442013-04-15 13:19:32 +00001319 opp->max_irq = OPENPIC_MAX_IRQ;
Scott Woode0dfe5b2013-01-21 15:53:53 +00001320
1321 opp->irq_ipi0 = virq;
Scott Wood8935a442013-04-15 13:19:32 +00001322 virq += OPENPIC_MAX_IPI;
Scott Woode0dfe5b2013-01-21 15:53:53 +00001323 opp->irq_tim0 = virq;
Scott Wood8935a442013-04-15 13:19:32 +00001324 virq += OPENPIC_MAX_TMR;
Scott Woode0dfe5b2013-01-21 15:53:53 +00001325
Scott Wood8935a442013-04-15 13:19:32 +00001326 assert(virq <= OPENPIC_MAX_IRQ);
Scott Woode0dfe5b2013-01-21 15:53:53 +00001327
1328 opp->irq_msi = 224;
1329
Michael S. Tsirkin226419d2016-03-04 11:24:28 +02001330 msi_nonbroken = true;
Scott Woode0dfe5b2013-01-21 15:53:53 +00001331 for (i = 0; i < opp->fsl->max_ext; i++) {
1332 opp->src[i].level = false;
1333 }
1334
1335 /* Internal interrupts, including message and MSI */
Scott Wood8935a442013-04-15 13:19:32 +00001336 for (i = 16; i < OPENPIC_MAX_SRC; i++) {
Scott Woode0dfe5b2013-01-21 15:53:53 +00001337 opp->src[i].type = IRQ_TYPE_FSLINT;
1338 opp->src[i].level = true;
1339 }
1340
1341 /* timers and IPIs */
Scott Wood8935a442013-04-15 13:19:32 +00001342 for (i = OPENPIC_MAX_SRC; i < virq; i++) {
Scott Woode0dfe5b2013-01-21 15:53:53 +00001343 opp->src[i].type = IRQ_TYPE_FSLSPECIAL;
1344 opp->src[i].level = false;
1345 }
Aaron Larsonddd51402017-06-05 10:22:53 -07001346
1347 for (i = 0; i < OPENPIC_MAX_TMR; i++) {
1348 opp->timers[i].n_IRQ = opp->irq_tim0 + i;
1349 opp->timers[i].qemu_timer_active = false;
1350 opp->timers[i].qemu_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL,
1351 &qemu_timer_cb,
1352 &opp->timers[i]);
1353 opp->timers[i].opp = opp;
1354 }
Scott Woode0dfe5b2013-01-21 15:53:53 +00001355}
1356
1357static void map_list(OpenPICState *opp, const MemReg *list, int *count)
1358{
1359 while (list->name) {
1360 assert(*count < ARRAY_SIZE(opp->sub_io_mem));
1361
Paolo Bonzini1437c942013-06-06 21:25:08 -04001362 memory_region_init_io(&opp->sub_io_mem[*count], OBJECT(opp), list->ops,
1363 opp, list->name, list->size);
Scott Woode0dfe5b2013-01-21 15:53:53 +00001364
1365 memory_region_add_subregion(&opp->mem, list->start_addr,
1366 &opp->sub_io_mem[*count]);
1367
1368 (*count)++;
1369 list++;
1370 }
1371}
1372
Mark Cave-Aylande5f6e732015-02-09 22:40:52 +00001373static const VMStateDescription vmstate_openpic_irq_queue = {
1374 .name = "openpic_irq_queue",
1375 .version_id = 0,
1376 .minimum_version_id = 0,
1377 .fields = (VMStateField[]) {
1378 VMSTATE_BITMAP(queue, IRQQueue, 0, queue_size),
1379 VMSTATE_INT32(next, IRQQueue),
1380 VMSTATE_INT32(priority, IRQQueue),
1381 VMSTATE_END_OF_LIST()
1382 }
1383};
1384
1385static const VMStateDescription vmstate_openpic_irqdest = {
1386 .name = "openpic_irqdest",
1387 .version_id = 0,
1388 .minimum_version_id = 0,
1389 .fields = (VMStateField[]) {
1390 VMSTATE_INT32(ctpr, IRQDest),
1391 VMSTATE_STRUCT(raised, IRQDest, 0, vmstate_openpic_irq_queue,
1392 IRQQueue),
1393 VMSTATE_STRUCT(servicing, IRQDest, 0, vmstate_openpic_irq_queue,
1394 IRQQueue),
1395 VMSTATE_UINT32_ARRAY(outputs_active, IRQDest, OPENPIC_OUTPUT_NB),
1396 VMSTATE_END_OF_LIST()
1397 }
1398};
1399
1400static const VMStateDescription vmstate_openpic_irqsource = {
1401 .name = "openpic_irqsource",
1402 .version_id = 0,
1403 .minimum_version_id = 0,
1404 .fields = (VMStateField[]) {
1405 VMSTATE_UINT32(ivpr, IRQSource),
1406 VMSTATE_UINT32(idr, IRQSource),
1407 VMSTATE_UINT32(destmask, IRQSource),
1408 VMSTATE_INT32(last_cpu, IRQSource),
1409 VMSTATE_INT32(pending, IRQSource),
1410 VMSTATE_END_OF_LIST()
1411 }
1412};
1413
1414static const VMStateDescription vmstate_openpic_timer = {
1415 .name = "openpic_timer",
1416 .version_id = 0,
1417 .minimum_version_id = 0,
1418 .fields = (VMStateField[]) {
1419 VMSTATE_UINT32(tccr, OpenPICTimer),
1420 VMSTATE_UINT32(tbcr, OpenPICTimer),
1421 VMSTATE_END_OF_LIST()
1422 }
1423};
1424
1425static const VMStateDescription vmstate_openpic_msi = {
1426 .name = "openpic_msi",
1427 .version_id = 0,
1428 .minimum_version_id = 0,
1429 .fields = (VMStateField[]) {
1430 VMSTATE_UINT32(msir, OpenPICMSI),
1431 VMSTATE_END_OF_LIST()
1432 }
1433};
1434
1435static int openpic_post_load(void *opaque, int version_id)
1436{
1437 OpenPICState *opp = (OpenPICState *)opaque;
1438 int i;
1439
1440 /* Update internal ivpr and idr variables */
1441 for (i = 0; i < opp->max_irq; i++) {
1442 write_IRQreg_idr(opp, i, opp->src[i].idr);
1443 write_IRQreg_ivpr(opp, i, opp->src[i].ivpr);
1444 }
1445
1446 return 0;
1447}
1448
1449static const VMStateDescription vmstate_openpic = {
1450 .name = "openpic",
1451 .version_id = 3,
1452 .minimum_version_id = 3,
1453 .post_load = openpic_post_load,
1454 .fields = (VMStateField[]) {
1455 VMSTATE_UINT32(gcr, OpenPICState),
1456 VMSTATE_UINT32(vir, OpenPICState),
1457 VMSTATE_UINT32(pir, OpenPICState),
1458 VMSTATE_UINT32(spve, OpenPICState),
1459 VMSTATE_UINT32(tfrr, OpenPICState),
1460 VMSTATE_UINT32(max_irq, OpenPICState),
1461 VMSTATE_STRUCT_VARRAY_UINT32(src, OpenPICState, max_irq, 0,
1462 vmstate_openpic_irqsource, IRQSource),
Halil Pasicd2164ad2017-06-23 16:48:23 +02001463 VMSTATE_UINT32_EQUAL(nb_cpus, OpenPICState, NULL),
Mark Cave-Aylande5f6e732015-02-09 22:40:52 +00001464 VMSTATE_STRUCT_VARRAY_UINT32(dst, OpenPICState, nb_cpus, 0,
1465 vmstate_openpic_irqdest, IRQDest),
1466 VMSTATE_STRUCT_ARRAY(timers, OpenPICState, OPENPIC_MAX_TMR, 0,
1467 vmstate_openpic_timer, OpenPICTimer),
1468 VMSTATE_STRUCT_ARRAY(msi, OpenPICState, MAX_MSI, 0,
1469 vmstate_openpic_msi, OpenPICMSI),
1470 VMSTATE_UINT32(irq_ipi0, OpenPICState),
1471 VMSTATE_UINT32(irq_tim0, OpenPICState),
1472 VMSTATE_UINT32(irq_msi, OpenPICState),
1473 VMSTATE_END_OF_LIST()
1474 }
1475};
1476
Andreas Färbercbe72012013-06-18 03:58:08 +02001477static void openpic_init(Object *obj)
bellarddbda8082004-06-15 21:38:40 +00001478{
Andreas Färbercbe72012013-06-18 03:58:08 +02001479 OpenPICState *opp = OPENPIC(obj);
1480
Paolo Bonzini1437c942013-06-06 21:25:08 -04001481 memory_region_init(&opp->mem, obj, "openpic", 0x40000);
Andreas Färbercbe72012013-06-18 03:58:08 +02001482}
1483
1484static void openpic_realize(DeviceState *dev, Error **errp)
1485{
1486 SysBusDevice *d = SYS_BUS_DEVICE(dev);
Andreas Färbere1766342013-06-18 03:58:07 +02001487 OpenPICState *opp = OPENPIC(dev);
Alexander Grafd0b72632012-12-08 05:17:14 +01001488 int i, j;
Scott Woode0dfe5b2013-01-21 15:53:53 +00001489 int list_count = 0;
1490 static const MemReg list_le[] = {
1491 {"glb", &openpic_glb_ops_le,
Alexander Graf732aa6e2012-12-08 14:18:00 +01001492 OPENPIC_GLB_REG_START, OPENPIC_GLB_REG_SIZE},
Scott Woode0dfe5b2013-01-21 15:53:53 +00001493 {"tmr", &openpic_tmr_ops_le,
Alexander Graf732aa6e2012-12-08 14:18:00 +01001494 OPENPIC_TMR_REG_START, OPENPIC_TMR_REG_SIZE},
Scott Woode0dfe5b2013-01-21 15:53:53 +00001495 {"src", &openpic_src_ops_le,
Alexander Graf732aa6e2012-12-08 14:18:00 +01001496 OPENPIC_SRC_REG_START, OPENPIC_SRC_REG_SIZE},
Scott Woode0dfe5b2013-01-21 15:53:53 +00001497 {"cpu", &openpic_cpu_ops_le,
Alexander Graf732aa6e2012-12-08 14:18:00 +01001498 OPENPIC_CPU_REG_START, OPENPIC_CPU_REG_SIZE},
Scott Woode0dfe5b2013-01-21 15:53:53 +00001499 {NULL}
Alexander Graf780d16b2012-12-07 17:15:15 +01001500 };
Scott Woode0dfe5b2013-01-21 15:53:53 +00001501 static const MemReg list_be[] = {
1502 {"glb", &openpic_glb_ops_be,
Alexander Graf732aa6e2012-12-08 14:18:00 +01001503 OPENPIC_GLB_REG_START, OPENPIC_GLB_REG_SIZE},
Scott Woode0dfe5b2013-01-21 15:53:53 +00001504 {"tmr", &openpic_tmr_ops_be,
Alexander Graf732aa6e2012-12-08 14:18:00 +01001505 OPENPIC_TMR_REG_START, OPENPIC_TMR_REG_SIZE},
Scott Woode0dfe5b2013-01-21 15:53:53 +00001506 {"src", &openpic_src_ops_be,
Alexander Graf732aa6e2012-12-08 14:18:00 +01001507 OPENPIC_SRC_REG_START, OPENPIC_SRC_REG_SIZE},
Scott Woode0dfe5b2013-01-21 15:53:53 +00001508 {"cpu", &openpic_cpu_ops_be,
Alexander Graf732aa6e2012-12-08 14:18:00 +01001509 OPENPIC_CPU_REG_START, OPENPIC_CPU_REG_SIZE},
Scott Woode0dfe5b2013-01-21 15:53:53 +00001510 {NULL}
Alexander Grafd0b72632012-12-08 05:17:14 +01001511 };
Scott Woode0dfe5b2013-01-21 15:53:53 +00001512 static const MemReg list_fsl[] = {
1513 {"msi", &openpic_msi_ops_be,
1514 OPENPIC_MSI_REG_START, OPENPIC_MSI_REG_SIZE},
1515 {"summary", &openpic_summary_ops_be,
1516 OPENPIC_SUMMARY_REG_START, OPENPIC_SUMMARY_REG_SIZE},
1517 {NULL}
1518 };
1519
Michael Roth73d963c2014-04-28 16:08:17 +03001520 if (opp->nb_cpus > MAX_CPU) {
Markus Armbrusterc6bd8c72015-03-17 11:54:50 +01001521 error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE,
1522 TYPE_OPENPIC, "nb_cpus", (uint64_t)opp->nb_cpus,
1523 (uint64_t)0, (uint64_t)MAX_CPU);
Michael Roth73d963c2014-04-28 16:08:17 +03001524 return;
1525 }
1526
Alexander Grafd0b72632012-12-08 05:17:14 +01001527 switch (opp->model) {
1528 case OPENPIC_MODEL_FSL_MPIC_20:
1529 default:
Scott Woode0dfe5b2013-01-21 15:53:53 +00001530 opp->fsl = &fsl_mpic_20;
1531 opp->brr1 = 0x00400200;
Scott Woodbe7c2362012-12-21 16:15:42 +00001532 opp->flags |= OPENPIC_FLAG_IDR_CRIT;
Alexander Grafd0b72632012-12-08 05:17:14 +01001533 opp->nb_irqs = 80;
Scott Woode0dfe5b2013-01-21 15:53:53 +00001534 opp->mpic_mode_mask = GCR_MODE_MIXED;
1535
1536 fsl_common_init(opp);
1537 map_list(opp, list_be, &list_count);
1538 map_list(opp, list_fsl, &list_count);
1539
1540 break;
1541
1542 case OPENPIC_MODEL_FSL_MPIC_42:
1543 opp->fsl = &fsl_mpic_42;
1544 opp->brr1 = 0x00400402;
1545 opp->flags |= OPENPIC_FLAG_ILR;
1546 opp->nb_irqs = 196;
Alexander Graf68c2dd72013-01-04 11:21:04 +01001547 opp->mpic_mode_mask = GCR_MODE_PROXY;
1548
Scott Woode0dfe5b2013-01-21 15:53:53 +00001549 fsl_common_init(opp);
1550 map_list(opp, list_be, &list_count);
1551 map_list(opp, list_fsl, &list_count);
Scott Wood6c5e84c2013-01-03 13:25:37 +00001552
Alexander Grafd0b72632012-12-08 05:17:14 +01001553 break;
Scott Wood6c5e84c2013-01-03 13:25:37 +00001554
Alexander Grafd0b72632012-12-08 05:17:14 +01001555 case OPENPIC_MODEL_RAVEN:
1556 opp->nb_irqs = RAVEN_MAX_EXT;
1557 opp->vid = VID_REVISION_1_3;
Scott Woodbe7c2362012-12-21 16:15:42 +00001558 opp->vir = VIR_GENERIC;
Scott Wood0fe04622012-12-13 16:12:01 +00001559 opp->vector_mask = 0xFF;
Scott Woodbe7c2362012-12-21 16:15:42 +00001560 opp->tfrr_reset = 4160000;
1561 opp->ivpr_reset = IVPR_MASK_MASK | IVPR_MODE_MASK;
1562 opp->idr_reset = 0;
Alexander Grafd0b72632012-12-08 05:17:14 +01001563 opp->max_irq = RAVEN_MAX_IRQ;
1564 opp->irq_ipi0 = RAVEN_IPI_IRQ;
1565 opp->irq_tim0 = RAVEN_TMR_IRQ;
Alexander Grafdbbbfd62012-12-08 13:51:50 +01001566 opp->brr1 = -1;
Alexander Graf86e56a82013-01-07 20:17:24 +01001567 opp->mpic_mode_mask = GCR_MODE_MIXED;
Alexander Grafd0b72632012-12-08 05:17:14 +01001568
Alexander Grafd0b72632012-12-08 05:17:14 +01001569 if (opp->nb_cpus != 1) {
Andreas Färbercbe72012013-06-18 03:58:08 +02001570 error_setg(errp, "Only UP supported today");
1571 return;
Alexander Grafd0b72632012-12-08 05:17:14 +01001572 }
Scott Woode0dfe5b2013-01-21 15:53:53 +00001573
1574 map_list(opp, list_le, &list_count);
Alexander Grafd0b72632012-12-08 05:17:14 +01001575 break;
Benjamin Herrenschmidt58b62832017-09-17 18:15:46 +01001576
1577 case OPENPIC_MODEL_KEYLARGO:
1578 opp->nb_irqs = KEYLARGO_MAX_EXT;
1579 opp->vid = VID_REVISION_1_2;
1580 opp->vir = VIR_GENERIC;
1581 opp->vector_mask = 0xFF;
1582 opp->tfrr_reset = 4160000;
1583 opp->ivpr_reset = IVPR_MASK_MASK | IVPR_MODE_MASK;
1584 opp->idr_reset = 0;
1585 opp->max_irq = KEYLARGO_MAX_IRQ;
1586 opp->irq_ipi0 = KEYLARGO_IPI_IRQ;
1587 opp->irq_tim0 = KEYLARGO_TMR_IRQ;
1588 opp->brr1 = -1;
1589 opp->mpic_mode_mask = GCR_MODE_MIXED;
1590
1591 if (opp->nb_cpus != 1) {
1592 error_setg(errp, "Only UP supported today");
1593 return;
1594 }
1595
1596 map_list(opp, list_le, &list_count);
1597 break;
Alexander Grafd0b72632012-12-08 05:17:14 +01001598 }
Alexander Graf780d16b2012-12-07 17:15:15 +01001599
Alexander Grafd0b72632012-12-08 05:17:14 +01001600 for (i = 0; i < opp->nb_cpus; i++) {
Peter Crosthwaiteaa2ac1d2014-08-15 01:15:10 -07001601 opp->dst[i].irqs = g_new0(qemu_irq, OPENPIC_OUTPUT_NB);
Alexander Grafd0b72632012-12-08 05:17:14 +01001602 for (j = 0; j < OPENPIC_OUTPUT_NB; j++) {
Andreas Färbercbe72012013-06-18 03:58:08 +02001603 sysbus_init_irq(d, &opp->dst[i].irqs[j]);
Alexander Grafd0b72632012-12-08 05:17:14 +01001604 }
Mark Cave-Ayland2ada66f2015-02-09 22:40:51 +00001605
Mark Cave-Aylande5f6e732015-02-09 22:40:52 +00001606 opp->dst[i].raised.queue_size = IRQQUEUE_SIZE_BITS;
Mark Cave-Ayland2ada66f2015-02-09 22:40:51 +00001607 opp->dst[i].raised.queue = bitmap_new(IRQQUEUE_SIZE_BITS);
Mark Cave-Aylande5f6e732015-02-09 22:40:52 +00001608 opp->dst[i].servicing.queue_size = IRQQUEUE_SIZE_BITS;
Mark Cave-Ayland2ada66f2015-02-09 22:40:51 +00001609 opp->dst[i].servicing.queue = bitmap_new(IRQQUEUE_SIZE_BITS);
aurel32b7169912009-03-02 16:42:04 +00001610 }
1611
Andreas Färbercbe72012013-06-18 03:58:08 +02001612 sysbus_init_mmio(d, &opp->mem);
1613 qdev_init_gpio_in(dev, openpic_set_irq, opp->max_irq);
bellarddbda8082004-06-15 21:38:40 +00001614}
Alexander Grafd0b72632012-12-08 05:17:14 +01001615
1616static Property openpic_properties[] = {
1617 DEFINE_PROP_UINT32("model", OpenPICState, model, OPENPIC_MODEL_FSL_MPIC_20),
1618 DEFINE_PROP_UINT32("nb_cpus", OpenPICState, nb_cpus, 1),
1619 DEFINE_PROP_END_OF_LIST(),
1620};
1621
Andreas Färbercbe72012013-06-18 03:58:08 +02001622static void openpic_class_init(ObjectClass *oc, void *data)
Alexander Grafd0b72632012-12-08 05:17:14 +01001623{
Andreas Färbercbe72012013-06-18 03:58:08 +02001624 DeviceClass *dc = DEVICE_CLASS(oc);
Alexander Grafd0b72632012-12-08 05:17:14 +01001625
Andreas Färbercbe72012013-06-18 03:58:08 +02001626 dc->realize = openpic_realize;
Alexander Grafd0b72632012-12-08 05:17:14 +01001627 dc->props = openpic_properties;
1628 dc->reset = openpic_reset;
Mark Cave-Aylande5f6e732015-02-09 22:40:52 +00001629 dc->vmsd = &vmstate_openpic;
Laurent Vivier29f8dd62015-09-26 18:22:12 +02001630 set_bit(DEVICE_CATEGORY_MISC, dc->categories);
Alexander Grafd0b72632012-12-08 05:17:14 +01001631}
1632
Andreas Färber8c43a6f2013-01-10 16:19:07 +01001633static const TypeInfo openpic_info = {
Andreas Färbere1766342013-06-18 03:58:07 +02001634 .name = TYPE_OPENPIC,
Alexander Grafd0b72632012-12-08 05:17:14 +01001635 .parent = TYPE_SYS_BUS_DEVICE,
1636 .instance_size = sizeof(OpenPICState),
Andreas Färbercbe72012013-06-18 03:58:08 +02001637 .instance_init = openpic_init,
Alexander Grafd0b72632012-12-08 05:17:14 +01001638 .class_init = openpic_class_init,
1639};
1640
1641static void openpic_register_types(void)
1642{
1643 type_register_static(&openpic_info);
1644}
1645
1646type_init(openpic_register_types)