bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 1 | /* |
| 2 | * OpenPIC emulation |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 3 | * |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 4 | * Copyright (c) 2004 Jocelyn Mayer |
Alexander Graf | 704c7e5 | 2011-07-21 01:33:29 +0200 | [diff] [blame] | 5 | * 2011 Alexander Graf |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 6 | * |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 7 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
| 8 | * of this software and associated documentation files (the "Software"), to deal |
| 9 | * in the Software without restriction, including without limitation the rights |
| 10 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell |
| 11 | * copies of the Software, and to permit persons to whom the Software is |
| 12 | * furnished to do so, subject to the following conditions: |
| 13 | * |
| 14 | * The above copyright notice and this permission notice shall be included in |
| 15 | * all copies or substantial portions of the Software. |
| 16 | * |
| 17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 18 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 19 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 20 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 21 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, |
| 22 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN |
| 23 | * THE SOFTWARE. |
| 24 | */ |
| 25 | /* |
| 26 | * |
| 27 | * Based on OpenPic implementations: |
blueswir1 | 67b5578 | 2009-02-06 21:30:02 +0000 | [diff] [blame] | 28 | * - Intel GW80314 I/O companion chip developer's manual |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 29 | * - Motorola MPC8245 & MPC8540 user manuals. |
| 30 | * - Motorola MCP750 (aka Raven) programmer manual. |
| 31 | * - Motorola Harrier programmer manuel |
| 32 | * |
| 33 | * Serial interrupts, as implemented in Raven chipset are not supported yet. |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 34 | * |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 35 | */ |
Peter Maydell | 90191d0 | 2016-01-26 18:17:19 +0000 | [diff] [blame] | 36 | #include "qemu/osdep.h" |
Paolo Bonzini | 83c9f4c | 2013-02-04 15:40:22 +0100 | [diff] [blame] | 37 | #include "hw/hw.h" |
| 38 | #include "hw/ppc/mac.h" |
| 39 | #include "hw/pci/pci.h" |
Paolo Bonzini | 0d09e41 | 2013-02-05 17:06:20 +0100 | [diff] [blame] | 40 | #include "hw/ppc/openpic.h" |
Andreas Färber | 2b92757 | 2013-06-16 17:04:21 +0200 | [diff] [blame] | 41 | #include "hw/ppc/ppc_e500.h" |
Paolo Bonzini | 83c9f4c | 2013-02-04 15:40:22 +0100 | [diff] [blame] | 42 | #include "hw/sysbus.h" |
| 43 | #include "hw/pci/msi.h" |
Markus Armbruster | da34e65 | 2016-03-14 09:01:28 +0100 | [diff] [blame] | 44 | #include "qapi/error.h" |
Scott Wood | e69a17f | 2012-12-21 16:15:48 +0000 | [diff] [blame] | 45 | #include "qemu/bitops.h" |
Michael Roth | 73d963c | 2014-04-28 16:08:17 +0300 | [diff] [blame] | 46 | #include "qapi/qmp/qerror.h" |
Paolo Bonzini | 03dd024 | 2015-12-15 13:16:16 +0100 | [diff] [blame] | 47 | #include "qemu/log.h" |
Aaron Larson | ddd5140 | 2017-06-05 10:22:53 -0700 | [diff] [blame] | 48 | #include "qemu/timer.h" |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 49 | #include "qemu/error-report.h" |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 50 | |
bellard | 611493d | 2004-06-21 16:50:43 +0000 | [diff] [blame] | 51 | //#define DEBUG_OPENPIC |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 52 | |
| 53 | #ifdef DEBUG_OPENPIC |
Scott Wood | 4c4f0e4 | 2012-12-21 16:15:38 +0000 | [diff] [blame] | 54 | static const int debug_openpic = 1; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 55 | #else |
Scott Wood | 4c4f0e4 | 2012-12-21 16:15:38 +0000 | [diff] [blame] | 56 | static const int debug_openpic = 0; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 57 | #endif |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 58 | |
Aaron Larson | ddd5140 | 2017-06-05 10:22:53 -0700 | [diff] [blame] | 59 | static int get_current_cpu(void); |
Scott Wood | 4c4f0e4 | 2012-12-21 16:15:38 +0000 | [diff] [blame] | 60 | #define DPRINTF(fmt, ...) do { \ |
| 61 | if (debug_openpic) { \ |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 62 | info_report("Core%d: " fmt, get_current_cpu(), ## __VA_ARGS__); \ |
Scott Wood | 4c4f0e4 | 2012-12-21 16:15:38 +0000 | [diff] [blame] | 63 | } \ |
| 64 | } while (0) |
| 65 | |
Alexander Graf | d0b7263 | 2012-12-08 05:17:14 +0100 | [diff] [blame] | 66 | /* OpenPIC capability flags */ |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 67 | #define OPENPIC_FLAG_IDR_CRIT (1 << 0) |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 68 | #define OPENPIC_FLAG_ILR (2 << 0) |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 69 | |
Alexander Graf | d0b7263 | 2012-12-08 05:17:14 +0100 | [diff] [blame] | 70 | /* OpenPIC address map */ |
Alexander Graf | 780d16b | 2012-12-07 17:15:15 +0100 | [diff] [blame] | 71 | #define OPENPIC_GLB_REG_START 0x0 |
| 72 | #define OPENPIC_GLB_REG_SIZE 0x10F0 |
| 73 | #define OPENPIC_TMR_REG_START 0x10F0 |
| 74 | #define OPENPIC_TMR_REG_SIZE 0x220 |
Alexander Graf | 732aa6e | 2012-12-08 14:18:00 +0100 | [diff] [blame] | 75 | #define OPENPIC_MSI_REG_START 0x1600 |
| 76 | #define OPENPIC_MSI_REG_SIZE 0x200 |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 77 | #define OPENPIC_SUMMARY_REG_START 0x3800 |
| 78 | #define OPENPIC_SUMMARY_REG_SIZE 0x800 |
Alexander Graf | 780d16b | 2012-12-07 17:15:15 +0100 | [diff] [blame] | 79 | #define OPENPIC_SRC_REG_START 0x10000 |
Scott Wood | 8935a44 | 2013-04-15 13:19:32 +0000 | [diff] [blame] | 80 | #define OPENPIC_SRC_REG_SIZE (OPENPIC_MAX_SRC * 0x20) |
Alexander Graf | 780d16b | 2012-12-07 17:15:15 +0100 | [diff] [blame] | 81 | #define OPENPIC_CPU_REG_START 0x20000 |
| 82 | #define OPENPIC_CPU_REG_SIZE 0x100 + ((MAX_CPU - 1) * 0x1000) |
| 83 | |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 84 | static FslMpicInfo fsl_mpic_20 = { |
| 85 | .max_ext = 12, |
| 86 | }; |
aurel32 | b716991 | 2009-03-02 16:42:04 +0000 | [diff] [blame] | 87 | |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 88 | static FslMpicInfo fsl_mpic_42 = { |
| 89 | .max_ext = 12, |
| 90 | }; |
Bharat Bhushan | 3e77223 | 2012-08-14 04:30:55 +0000 | [diff] [blame] | 91 | |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 92 | #define FRR_NIRQ_SHIFT 16 |
| 93 | #define FRR_NCPU_SHIFT 8 |
| 94 | #define FRR_VID_SHIFT 0 |
Alexander Graf | 825463b | 2012-12-08 00:58:54 +0100 | [diff] [blame] | 95 | |
| 96 | #define VID_REVISION_1_2 2 |
Alexander Graf | d0b7263 | 2012-12-08 05:17:14 +0100 | [diff] [blame] | 97 | #define VID_REVISION_1_3 3 |
Alexander Graf | 825463b | 2012-12-08 00:58:54 +0100 | [diff] [blame] | 98 | |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 99 | #define VIR_GENERIC 0x00000000 /* Generic Vendor ID */ |
Benjamin Herrenschmidt | 58b6283 | 2017-09-17 18:15:46 +0100 | [diff] [blame] | 100 | #define VIR_MPIC2A 0x00004614 /* IBM MPIC-2A */ |
Alexander Graf | 825463b | 2012-12-08 00:58:54 +0100 | [diff] [blame] | 101 | |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 102 | #define GCR_RESET 0x80000000 |
Alexander Graf | 68c2dd7 | 2013-01-04 11:21:04 +0100 | [diff] [blame] | 103 | #define GCR_MODE_PASS 0x00000000 |
| 104 | #define GCR_MODE_MIXED 0x20000000 |
| 105 | #define GCR_MODE_PROXY 0x60000000 |
Scott Wood | 71c6cac | 2012-12-13 16:11:59 +0000 | [diff] [blame] | 106 | |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 107 | #define TBCR_CI 0x80000000 /* count inhibit */ |
| 108 | #define TCCR_TOG 0x80000000 /* toggles when decrement to zero */ |
aurel32 | b716991 | 2009-03-02 16:42:04 +0000 | [diff] [blame] | 109 | |
Alexander Graf | 1945dbc | 2012-12-08 01:49:52 +0100 | [diff] [blame] | 110 | #define IDR_EP_SHIFT 31 |
Peter Maydell | def6029 | 2014-03-17 16:00:36 +0000 | [diff] [blame] | 111 | #define IDR_EP_MASK (1U << IDR_EP_SHIFT) |
Alexander Graf | 1945dbc | 2012-12-08 01:49:52 +0100 | [diff] [blame] | 112 | #define IDR_CI0_SHIFT 30 |
| 113 | #define IDR_CI1_SHIFT 29 |
| 114 | #define IDR_P1_SHIFT 1 |
| 115 | #define IDR_P0_SHIFT 0 |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 116 | |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 117 | #define ILR_INTTGT_MASK 0x000000ff |
| 118 | #define ILR_INTTGT_INT 0x00 |
| 119 | #define ILR_INTTGT_CINT 0x01 /* critical */ |
| 120 | #define ILR_INTTGT_MCP 0x02 /* machine check */ |
| 121 | |
| 122 | /* The currently supported INTTGT values happen to be the same as QEMU's |
| 123 | * openpic output codes, but don't depend on this. The output codes |
| 124 | * could change (unlikely, but...) or support could be added for |
| 125 | * more INTTGT values. |
| 126 | */ |
| 127 | static const int inttgt_output[][2] = { |
| 128 | { ILR_INTTGT_INT, OPENPIC_OUTPUT_INT }, |
| 129 | { ILR_INTTGT_CINT, OPENPIC_OUTPUT_CINT }, |
| 130 | { ILR_INTTGT_MCP, OPENPIC_OUTPUT_MCK }, |
| 131 | }; |
| 132 | |
| 133 | static int inttgt_to_output(int inttgt) |
| 134 | { |
| 135 | int i; |
| 136 | |
| 137 | for (i = 0; i < ARRAY_SIZE(inttgt_output); i++) { |
| 138 | if (inttgt_output[i][0] == inttgt) { |
| 139 | return inttgt_output[i][1]; |
| 140 | } |
| 141 | } |
| 142 | |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 143 | error_report("%s: unsupported inttgt %d", __func__, inttgt); |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 144 | return OPENPIC_OUTPUT_INT; |
| 145 | } |
| 146 | |
| 147 | static int output_to_inttgt(int output) |
| 148 | { |
| 149 | int i; |
| 150 | |
| 151 | for (i = 0; i < ARRAY_SIZE(inttgt_output); i++) { |
| 152 | if (inttgt_output[i][1] == output) { |
| 153 | return inttgt_output[i][0]; |
| 154 | } |
| 155 | } |
| 156 | |
| 157 | abort(); |
| 158 | } |
| 159 | |
Alexander Graf | 732aa6e | 2012-12-08 14:18:00 +0100 | [diff] [blame] | 160 | #define MSIIR_OFFSET 0x140 |
| 161 | #define MSIIR_SRS_SHIFT 29 |
| 162 | #define MSIIR_SRS_MASK (0x7 << MSIIR_SRS_SHIFT) |
| 163 | #define MSIIR_IBS_SHIFT 24 |
| 164 | #define MSIIR_IBS_MASK (0x1f << MSIIR_IBS_SHIFT) |
| 165 | |
Alexander Graf | 704c7e5 | 2011-07-21 01:33:29 +0200 | [diff] [blame] | 166 | static int get_current_cpu(void) |
| 167 | { |
Andreas Färber | 4917cf4 | 2013-05-27 05:17:50 +0200 | [diff] [blame] | 168 | if (!current_cpu) { |
Scott Wood | c3203fa | 2012-12-13 16:12:02 +0000 | [diff] [blame] | 169 | return -1; |
| 170 | } |
| 171 | |
Andreas Färber | 4917cf4 | 2013-05-27 05:17:50 +0200 | [diff] [blame] | 172 | return current_cpu->cpu_index; |
Alexander Graf | 704c7e5 | 2011-07-21 01:33:29 +0200 | [diff] [blame] | 173 | } |
| 174 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 175 | static uint32_t openpic_cpu_read_internal(void *opaque, hwaddr addr, |
Alexander Graf | 704c7e5 | 2011-07-21 01:33:29 +0200 | [diff] [blame] | 176 | int idx); |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 177 | static void openpic_cpu_write_internal(void *opaque, hwaddr addr, |
Alexander Graf | 704c7e5 | 2011-07-21 01:33:29 +0200 | [diff] [blame] | 178 | uint32_t val, int idx); |
Paul Janzen | 8ebe65f | 2014-05-21 21:46:52 -0700 | [diff] [blame] | 179 | static void openpic_reset(DeviceState *d); |
Alexander Graf | 704c7e5 | 2011-07-21 01:33:29 +0200 | [diff] [blame] | 180 | |
Aaron Larson | ddd5140 | 2017-06-05 10:22:53 -0700 | [diff] [blame] | 181 | /* Convert between openpic clock ticks and nanosecs. In the hardware the clock |
| 182 | frequency is driven by board inputs to the PIC which the PIC would then |
| 183 | divide by 4 or 8. For now hard code to 25MZ. |
| 184 | */ |
| 185 | #define OPENPIC_TIMER_FREQ_MHZ 25 |
| 186 | #define OPENPIC_TIMER_NS_PER_TICK (1000 / OPENPIC_TIMER_FREQ_MHZ) |
| 187 | static inline uint64_t ns_to_ticks(uint64_t ns) |
| 188 | { |
| 189 | return ns / OPENPIC_TIMER_NS_PER_TICK; |
| 190 | } |
| 191 | static inline uint64_t ticks_to_ns(uint64_t ticks) |
| 192 | { |
| 193 | return ticks * OPENPIC_TIMER_NS_PER_TICK; |
| 194 | } |
| 195 | |
Alexander Graf | af7e9e7 | 2012-12-20 17:30:58 +0100 | [diff] [blame] | 196 | static inline void IRQ_setbit(IRQQueue *q, int n_IRQ) |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 197 | { |
Scott Wood | e69a17f | 2012-12-21 16:15:48 +0000 | [diff] [blame] | 198 | set_bit(n_IRQ, q->queue); |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 199 | } |
| 200 | |
Alexander Graf | af7e9e7 | 2012-12-20 17:30:58 +0100 | [diff] [blame] | 201 | static inline void IRQ_resetbit(IRQQueue *q, int n_IRQ) |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 202 | { |
Scott Wood | e69a17f | 2012-12-21 16:15:48 +0000 | [diff] [blame] | 203 | clear_bit(n_IRQ, q->queue); |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 204 | } |
| 205 | |
Alexander Graf | af7e9e7 | 2012-12-20 17:30:58 +0100 | [diff] [blame] | 206 | static void IRQ_check(OpenPICState *opp, IRQQueue *q) |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 207 | { |
Scott Wood | 4417c73 | 2013-01-03 13:25:38 +0000 | [diff] [blame] | 208 | int irq = -1; |
| 209 | int next = -1; |
| 210 | int priority = -1; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 211 | |
Scott Wood | 4417c73 | 2013-01-03 13:25:38 +0000 | [diff] [blame] | 212 | for (;;) { |
| 213 | irq = find_next_bit(q->queue, opp->max_irq, irq + 1); |
| 214 | if (irq == opp->max_irq) { |
| 215 | break; |
| 216 | } |
Alexander Graf | 76aec1f | 2012-12-13 12:48:14 +0100 | [diff] [blame] | 217 | |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 218 | DPRINTF("IRQ_check: irq %d set ivpr_pr=%d pr=%d", |
Scott Wood | 4417c73 | 2013-01-03 13:25:38 +0000 | [diff] [blame] | 219 | irq, IVPR_PRIORITY(opp->src[irq].ivpr), priority); |
Alexander Graf | 76aec1f | 2012-12-13 12:48:14 +0100 | [diff] [blame] | 220 | |
Scott Wood | 4417c73 | 2013-01-03 13:25:38 +0000 | [diff] [blame] | 221 | if (IVPR_PRIORITY(opp->src[irq].ivpr) > priority) { |
| 222 | next = irq; |
| 223 | priority = IVPR_PRIORITY(opp->src[irq].ivpr); |
Aurelien Jarno | 060fbfe | 2009-12-19 15:59:29 +0100 | [diff] [blame] | 224 | } |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 225 | } |
Alexander Graf | 76aec1f | 2012-12-13 12:48:14 +0100 | [diff] [blame] | 226 | |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 227 | q->next = next; |
| 228 | q->priority = priority; |
| 229 | } |
| 230 | |
Alexander Graf | af7e9e7 | 2012-12-20 17:30:58 +0100 | [diff] [blame] | 231 | static int IRQ_get_next(OpenPICState *opp, IRQQueue *q) |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 232 | { |
Scott Wood | 3c94378 | 2012-12-21 16:15:46 +0000 | [diff] [blame] | 233 | /* XXX: optimize */ |
| 234 | IRQ_check(opp, q); |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 235 | |
| 236 | return q->next; |
| 237 | } |
| 238 | |
Scott Wood | 9f1d4b1 | 2013-01-03 13:25:40 +0000 | [diff] [blame] | 239 | static void IRQ_local_pipe(OpenPICState *opp, int n_CPU, int n_IRQ, |
| 240 | bool active, bool was_active) |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 241 | { |
Alexander Graf | af7e9e7 | 2012-12-20 17:30:58 +0100 | [diff] [blame] | 242 | IRQDest *dst; |
| 243 | IRQSource *src; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 244 | int priority; |
| 245 | |
| 246 | dst = &opp->dst[n_CPU]; |
| 247 | src = &opp->src[n_IRQ]; |
Scott Wood | 5e22c27 | 2012-12-21 16:15:43 +0000 | [diff] [blame] | 248 | |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 249 | DPRINTF("%s: IRQ %d active %d was %d", |
Scott Wood | 9f1d4b1 | 2013-01-03 13:25:40 +0000 | [diff] [blame] | 250 | __func__, n_IRQ, active, was_active); |
| 251 | |
Scott Wood | 5e22c27 | 2012-12-21 16:15:43 +0000 | [diff] [blame] | 252 | if (src->output != OPENPIC_OUTPUT_INT) { |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 253 | DPRINTF("%s: output %d irq %d active %d was %d count %d", |
Scott Wood | 9f1d4b1 | 2013-01-03 13:25:40 +0000 | [diff] [blame] | 254 | __func__, src->output, n_IRQ, active, was_active, |
| 255 | dst->outputs_active[src->output]); |
| 256 | |
Scott Wood | 5e22c27 | 2012-12-21 16:15:43 +0000 | [diff] [blame] | 257 | /* On Freescale MPIC, critical interrupts ignore priority, |
| 258 | * IACK, EOI, etc. Before MPIC v4.1 they also ignore |
| 259 | * masking. |
| 260 | */ |
Scott Wood | 9f1d4b1 | 2013-01-03 13:25:40 +0000 | [diff] [blame] | 261 | if (active) { |
| 262 | if (!was_active && dst->outputs_active[src->output]++ == 0) { |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 263 | DPRINTF("%s: Raise OpenPIC output %d cpu %d irq %d", |
Scott Wood | 9f1d4b1 | 2013-01-03 13:25:40 +0000 | [diff] [blame] | 264 | __func__, src->output, n_CPU, n_IRQ); |
| 265 | qemu_irq_raise(dst->irqs[src->output]); |
| 266 | } |
| 267 | } else { |
| 268 | if (was_active && --dst->outputs_active[src->output] == 0) { |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 269 | DPRINTF("%s: Lower OpenPIC output %d cpu %d irq %d", |
Scott Wood | 9f1d4b1 | 2013-01-03 13:25:40 +0000 | [diff] [blame] | 270 | __func__, src->output, n_CPU, n_IRQ); |
| 271 | qemu_irq_lower(dst->irqs[src->output]); |
| 272 | } |
| 273 | } |
| 274 | |
Aurelien Jarno | 060fbfe | 2009-12-19 15:59:29 +0100 | [diff] [blame] | 275 | return; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 276 | } |
Scott Wood | 5e22c27 | 2012-12-21 16:15:43 +0000 | [diff] [blame] | 277 | |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 278 | priority = IVPR_PRIORITY(src->ivpr); |
Scott Wood | 9f1d4b1 | 2013-01-03 13:25:40 +0000 | [diff] [blame] | 279 | |
| 280 | /* Even if the interrupt doesn't have enough priority, |
| 281 | * it is still raised, in case ctpr is lowered later. |
| 282 | */ |
| 283 | if (active) { |
| 284 | IRQ_setbit(&dst->raised, n_IRQ); |
| 285 | } else { |
| 286 | IRQ_resetbit(&dst->raised, n_IRQ); |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 287 | } |
Scott Wood | 9f1d4b1 | 2013-01-03 13:25:40 +0000 | [diff] [blame] | 288 | |
Scott Wood | 3c94378 | 2012-12-21 16:15:46 +0000 | [diff] [blame] | 289 | IRQ_check(opp, &dst->raised); |
Scott Wood | 9f1d4b1 | 2013-01-03 13:25:40 +0000 | [diff] [blame] | 290 | |
| 291 | if (active && priority <= dst->ctpr) { |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 292 | DPRINTF("%s: IRQ %d priority %d too low for ctpr %d on CPU %d", |
Scott Wood | 9f1d4b1 | 2013-01-03 13:25:40 +0000 | [diff] [blame] | 293 | __func__, n_IRQ, priority, dst->ctpr, n_CPU); |
| 294 | active = 0; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 295 | } |
Scott Wood | 9f1d4b1 | 2013-01-03 13:25:40 +0000 | [diff] [blame] | 296 | |
| 297 | if (active) { |
| 298 | if (IRQ_get_next(opp, &dst->servicing) >= 0 && |
| 299 | priority <= dst->servicing.priority) { |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 300 | DPRINTF("%s: IRQ %d is hidden by servicing IRQ %d on CPU %d", |
Scott Wood | 9f1d4b1 | 2013-01-03 13:25:40 +0000 | [diff] [blame] | 301 | __func__, n_IRQ, dst->servicing.next, n_CPU); |
| 302 | } else { |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 303 | DPRINTF("%s: Raise OpenPIC INT output cpu %d irq %d/%d", |
Scott Wood | 9f1d4b1 | 2013-01-03 13:25:40 +0000 | [diff] [blame] | 304 | __func__, n_CPU, n_IRQ, dst->raised.next); |
| 305 | qemu_irq_raise(opp->dst[n_CPU].irqs[OPENPIC_OUTPUT_INT]); |
| 306 | } |
| 307 | } else { |
| 308 | IRQ_get_next(opp, &dst->servicing); |
| 309 | if (dst->raised.priority > dst->ctpr && |
| 310 | dst->raised.priority > dst->servicing.priority) { |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 311 | DPRINTF("%s: IRQ %d inactive, IRQ %d prio %d above %d/%d, CPU %d", |
Scott Wood | 9f1d4b1 | 2013-01-03 13:25:40 +0000 | [diff] [blame] | 312 | __func__, n_IRQ, dst->raised.next, dst->raised.priority, |
| 313 | dst->ctpr, dst->servicing.priority, n_CPU); |
| 314 | /* IRQ line stays asserted */ |
| 315 | } else { |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 316 | DPRINTF("%s: IRQ %d inactive, current prio %d/%d, CPU %d", |
Scott Wood | 9f1d4b1 | 2013-01-03 13:25:40 +0000 | [diff] [blame] | 317 | __func__, n_IRQ, dst->ctpr, dst->servicing.priority, n_CPU); |
| 318 | qemu_irq_lower(opp->dst[n_CPU].irqs[OPENPIC_OUTPUT_INT]); |
| 319 | } |
j_mayer | e9df014 | 2007-04-09 22:45:36 +0000 | [diff] [blame] | 320 | } |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 321 | } |
| 322 | |
bellard | 611493d | 2004-06-21 16:50:43 +0000 | [diff] [blame] | 323 | /* update pic state because registers for n_IRQ have changed value */ |
Alexander Graf | 6d544ee | 2012-12-08 01:59:20 +0100 | [diff] [blame] | 324 | static void openpic_update_irq(OpenPICState *opp, int n_IRQ) |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 325 | { |
Alexander Graf | af7e9e7 | 2012-12-20 17:30:58 +0100 | [diff] [blame] | 326 | IRQSource *src; |
Scott Wood | 9f1d4b1 | 2013-01-03 13:25:40 +0000 | [diff] [blame] | 327 | bool active, was_active; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 328 | int i; |
| 329 | |
| 330 | src = &opp->src[n_IRQ]; |
Scott Wood | 9f1d4b1 | 2013-01-03 13:25:40 +0000 | [diff] [blame] | 331 | active = src->pending; |
bellard | 611493d | 2004-06-21 16:50:43 +0000 | [diff] [blame] | 332 | |
Scott Wood | 72c1da2 | 2012-12-21 16:15:45 +0000 | [diff] [blame] | 333 | if ((src->ivpr & IVPR_MASK_MASK) && !src->nomask) { |
Aurelien Jarno | 060fbfe | 2009-12-19 15:59:29 +0100 | [diff] [blame] | 334 | /* Interrupt source is disabled */ |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 335 | DPRINTF("%s: IRQ %d is disabled", __func__, n_IRQ); |
Scott Wood | 9f1d4b1 | 2013-01-03 13:25:40 +0000 | [diff] [blame] | 336 | active = false; |
| 337 | } |
| 338 | |
| 339 | was_active = !!(src->ivpr & IVPR_ACTIVITY_MASK); |
| 340 | |
| 341 | /* |
| 342 | * We don't have a similar check for already-active because |
| 343 | * ctpr may have changed and we need to withdraw the interrupt. |
| 344 | */ |
| 345 | if (!active && !was_active) { |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 346 | DPRINTF("%s: IRQ %d is already inactive", __func__, n_IRQ); |
Aurelien Jarno | 060fbfe | 2009-12-19 15:59:29 +0100 | [diff] [blame] | 347 | return; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 348 | } |
Scott Wood | 9f1d4b1 | 2013-01-03 13:25:40 +0000 | [diff] [blame] | 349 | |
| 350 | if (active) { |
| 351 | src->ivpr |= IVPR_ACTIVITY_MASK; |
| 352 | } else { |
| 353 | src->ivpr &= ~IVPR_ACTIVITY_MASK; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 354 | } |
Scott Wood | 9f1d4b1 | 2013-01-03 13:25:40 +0000 | [diff] [blame] | 355 | |
Scott Wood | f40c360 | 2013-01-21 15:53:51 +0000 | [diff] [blame] | 356 | if (src->destmask == 0) { |
Aurelien Jarno | 060fbfe | 2009-12-19 15:59:29 +0100 | [diff] [blame] | 357 | /* No target */ |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 358 | DPRINTF("%s: IRQ %d has no target", __func__, n_IRQ); |
Aurelien Jarno | 060fbfe | 2009-12-19 15:59:29 +0100 | [diff] [blame] | 359 | return; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 360 | } |
bellard | 611493d | 2004-06-21 16:50:43 +0000 | [diff] [blame] | 361 | |
Scott Wood | f40c360 | 2013-01-21 15:53:51 +0000 | [diff] [blame] | 362 | if (src->destmask == (1 << src->last_cpu)) { |
j_mayer | e9df014 | 2007-04-09 22:45:36 +0000 | [diff] [blame] | 363 | /* Only one CPU is allowed to receive this IRQ */ |
Scott Wood | 9f1d4b1 | 2013-01-03 13:25:40 +0000 | [diff] [blame] | 364 | IRQ_local_pipe(opp, src->last_cpu, n_IRQ, active, was_active); |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 365 | } else if (!(src->ivpr & IVPR_MODE_MASK)) { |
bellard | 611493d | 2004-06-21 16:50:43 +0000 | [diff] [blame] | 366 | /* Directed delivery mode */ |
| 367 | for (i = 0; i < opp->nb_cpus; i++) { |
Scott Wood | 5e22c27 | 2012-12-21 16:15:43 +0000 | [diff] [blame] | 368 | if (src->destmask & (1 << i)) { |
Scott Wood | 9f1d4b1 | 2013-01-03 13:25:40 +0000 | [diff] [blame] | 369 | IRQ_local_pipe(opp, i, n_IRQ, active, was_active); |
Alexander Graf | 1945dbc | 2012-12-08 01:49:52 +0100 | [diff] [blame] | 370 | } |
bellard | 611493d | 2004-06-21 16:50:43 +0000 | [diff] [blame] | 371 | } |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 372 | } else { |
bellard | 611493d | 2004-06-21 16:50:43 +0000 | [diff] [blame] | 373 | /* Distributed delivery mode */ |
j_mayer | e9df014 | 2007-04-09 22:45:36 +0000 | [diff] [blame] | 374 | for (i = src->last_cpu + 1; i != src->last_cpu; i++) { |
Alexander Graf | af7e9e7 | 2012-12-20 17:30:58 +0100 | [diff] [blame] | 375 | if (i == opp->nb_cpus) { |
bellard | 611493d | 2004-06-21 16:50:43 +0000 | [diff] [blame] | 376 | i = 0; |
Alexander Graf | af7e9e7 | 2012-12-20 17:30:58 +0100 | [diff] [blame] | 377 | } |
Scott Wood | 5e22c27 | 2012-12-21 16:15:43 +0000 | [diff] [blame] | 378 | if (src->destmask & (1 << i)) { |
Scott Wood | 9f1d4b1 | 2013-01-03 13:25:40 +0000 | [diff] [blame] | 379 | IRQ_local_pipe(opp, i, n_IRQ, active, was_active); |
bellard | 611493d | 2004-06-21 16:50:43 +0000 | [diff] [blame] | 380 | src->last_cpu = i; |
| 381 | break; |
| 382 | } |
| 383 | } |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 384 | } |
| 385 | } |
| 386 | |
pbrook | d537cf6 | 2007-04-07 18:14:41 +0000 | [diff] [blame] | 387 | static void openpic_set_irq(void *opaque, int n_IRQ, int level) |
bellard | 611493d | 2004-06-21 16:50:43 +0000 | [diff] [blame] | 388 | { |
Alexander Graf | 6d544ee | 2012-12-08 01:59:20 +0100 | [diff] [blame] | 389 | OpenPICState *opp = opaque; |
Alexander Graf | af7e9e7 | 2012-12-20 17:30:58 +0100 | [diff] [blame] | 390 | IRQSource *src; |
bellard | 611493d | 2004-06-21 16:50:43 +0000 | [diff] [blame] | 391 | |
Scott Wood | 8935a44 | 2013-04-15 13:19:32 +0000 | [diff] [blame] | 392 | if (n_IRQ >= OPENPIC_MAX_IRQ) { |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 393 | error_report("%s: IRQ %d out of range", __func__, n_IRQ); |
Scott Wood | 65b9d0d | 2012-12-21 16:15:50 +0000 | [diff] [blame] | 394 | abort(); |
| 395 | } |
bellard | 611493d | 2004-06-21 16:50:43 +0000 | [diff] [blame] | 396 | |
| 397 | src = &opp->src[n_IRQ]; |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 398 | DPRINTF("openpic: set irq %d = %d ivpr=0x%08x", |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 399 | n_IRQ, level, src->ivpr); |
Scott Wood | 6c5e84c | 2013-01-03 13:25:37 +0000 | [diff] [blame] | 400 | if (src->level) { |
bellard | 611493d | 2004-06-21 16:50:43 +0000 | [diff] [blame] | 401 | /* level-sensitive irq */ |
| 402 | src->pending = level; |
Scott Wood | 9f1d4b1 | 2013-01-03 13:25:40 +0000 | [diff] [blame] | 403 | openpic_update_irq(opp, n_IRQ); |
bellard | 611493d | 2004-06-21 16:50:43 +0000 | [diff] [blame] | 404 | } else { |
| 405 | /* edge-sensitive irq */ |
Alexander Graf | af7e9e7 | 2012-12-20 17:30:58 +0100 | [diff] [blame] | 406 | if (level) { |
bellard | 611493d | 2004-06-21 16:50:43 +0000 | [diff] [blame] | 407 | src->pending = 1; |
Scott Wood | 9f1d4b1 | 2013-01-03 13:25:40 +0000 | [diff] [blame] | 408 | openpic_update_irq(opp, n_IRQ); |
| 409 | } |
| 410 | |
| 411 | if (src->output != OPENPIC_OUTPUT_INT) { |
| 412 | /* Edge-triggered interrupts shouldn't be used |
| 413 | * with non-INT delivery, but just in case, |
| 414 | * try to make it do something sane rather than |
| 415 | * cause an interrupt storm. This is close to |
| 416 | * what you'd probably see happen in real hardware. |
| 417 | */ |
| 418 | src->pending = 0; |
| 419 | openpic_update_irq(opp, n_IRQ); |
Alexander Graf | af7e9e7 | 2012-12-20 17:30:58 +0100 | [diff] [blame] | 420 | } |
bellard | 611493d | 2004-06-21 16:50:43 +0000 | [diff] [blame] | 421 | } |
bellard | 611493d | 2004-06-21 16:50:43 +0000 | [diff] [blame] | 422 | } |
| 423 | |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 424 | static inline uint32_t read_IRQreg_idr(OpenPICState *opp, int n_IRQ) |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 425 | { |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 426 | return opp->src[n_IRQ].idr; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 427 | } |
| 428 | |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 429 | static inline uint32_t read_IRQreg_ilr(OpenPICState *opp, int n_IRQ) |
| 430 | { |
| 431 | if (opp->flags & OPENPIC_FLAG_ILR) { |
| 432 | return output_to_inttgt(opp->src[n_IRQ].output); |
| 433 | } |
| 434 | |
| 435 | return 0xffffffff; |
| 436 | } |
| 437 | |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 438 | static inline uint32_t read_IRQreg_ivpr(OpenPICState *opp, int n_IRQ) |
Alexander Graf | 8d3a8c1 | 2011-09-07 13:41:54 +0200 | [diff] [blame] | 439 | { |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 440 | return opp->src[n_IRQ].ivpr; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 441 | } |
| 442 | |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 443 | static inline void write_IRQreg_idr(OpenPICState *opp, int n_IRQ, uint32_t val) |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 444 | { |
Scott Wood | 5e22c27 | 2012-12-21 16:15:43 +0000 | [diff] [blame] | 445 | IRQSource *src = &opp->src[n_IRQ]; |
| 446 | uint32_t normal_mask = (1UL << opp->nb_cpus) - 1; |
| 447 | uint32_t crit_mask = 0; |
| 448 | uint32_t mask = normal_mask; |
| 449 | int crit_shift = IDR_EP_SHIFT - opp->nb_cpus; |
| 450 | int i; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 451 | |
Scott Wood | 5e22c27 | 2012-12-21 16:15:43 +0000 | [diff] [blame] | 452 | if (opp->flags & OPENPIC_FLAG_IDR_CRIT) { |
| 453 | crit_mask = mask << crit_shift; |
| 454 | mask |= crit_mask | IDR_EP; |
| 455 | } |
| 456 | |
| 457 | src->idr = val & mask; |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 458 | DPRINTF("Set IDR %d to 0x%08x", n_IRQ, src->idr); |
Scott Wood | 5e22c27 | 2012-12-21 16:15:43 +0000 | [diff] [blame] | 459 | |
| 460 | if (opp->flags & OPENPIC_FLAG_IDR_CRIT) { |
| 461 | if (src->idr & crit_mask) { |
| 462 | if (src->idr & normal_mask) { |
| 463 | DPRINTF("%s: IRQ configured for multiple output types, using " |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 464 | "critical", __func__); |
Scott Wood | 5e22c27 | 2012-12-21 16:15:43 +0000 | [diff] [blame] | 465 | } |
| 466 | |
| 467 | src->output = OPENPIC_OUTPUT_CINT; |
Scott Wood | 72c1da2 | 2012-12-21 16:15:45 +0000 | [diff] [blame] | 468 | src->nomask = true; |
Scott Wood | 5e22c27 | 2012-12-21 16:15:43 +0000 | [diff] [blame] | 469 | src->destmask = 0; |
| 470 | |
| 471 | for (i = 0; i < opp->nb_cpus; i++) { |
| 472 | int n_ci = IDR_CI0_SHIFT - i; |
| 473 | |
| 474 | if (src->idr & (1UL << n_ci)) { |
| 475 | src->destmask |= 1UL << i; |
| 476 | } |
| 477 | } |
| 478 | } else { |
| 479 | src->output = OPENPIC_OUTPUT_INT; |
Scott Wood | 72c1da2 | 2012-12-21 16:15:45 +0000 | [diff] [blame] | 480 | src->nomask = false; |
Scott Wood | 5e22c27 | 2012-12-21 16:15:43 +0000 | [diff] [blame] | 481 | src->destmask = src->idr & normal_mask; |
| 482 | } |
| 483 | } else { |
| 484 | src->destmask = src->idr; |
| 485 | } |
Alexander Graf | 11de8b7 | 2011-09-07 13:47:22 +0200 | [diff] [blame] | 486 | } |
| 487 | |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 488 | static inline void write_IRQreg_ilr(OpenPICState *opp, int n_IRQ, uint32_t val) |
| 489 | { |
| 490 | if (opp->flags & OPENPIC_FLAG_ILR) { |
| 491 | IRQSource *src = &opp->src[n_IRQ]; |
| 492 | |
| 493 | src->output = inttgt_to_output(val & ILR_INTTGT_MASK); |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 494 | DPRINTF("Set ILR %d to 0x%08x, output %d", n_IRQ, src->idr, |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 495 | src->output); |
| 496 | |
| 497 | /* TODO: on MPIC v4.0 only, set nomask for non-INT */ |
| 498 | } |
| 499 | } |
| 500 | |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 501 | static inline void write_IRQreg_ivpr(OpenPICState *opp, int n_IRQ, uint32_t val) |
Alexander Graf | 11de8b7 | 2011-09-07 13:47:22 +0200 | [diff] [blame] | 502 | { |
Scott Wood | 6c5e84c | 2013-01-03 13:25:37 +0000 | [diff] [blame] | 503 | uint32_t mask; |
| 504 | |
| 505 | /* NOTE when implementing newer FSL MPIC models: starting with v4.0, |
| 506 | * the polarity bit is read-only on internal interrupts. |
| 507 | */ |
| 508 | mask = IVPR_MASK_MASK | IVPR_PRIORITY_MASK | IVPR_SENSE_MASK | |
| 509 | IVPR_POLARITY_MASK | opp->vector_mask; |
| 510 | |
Alexander Graf | 11de8b7 | 2011-09-07 13:47:22 +0200 | [diff] [blame] | 511 | /* ACTIVITY bit is read-only */ |
Scott Wood | 6c5e84c | 2013-01-03 13:25:37 +0000 | [diff] [blame] | 512 | opp->src[n_IRQ].ivpr = |
| 513 | (opp->src[n_IRQ].ivpr & IVPR_ACTIVITY_MASK) | (val & mask); |
| 514 | |
| 515 | /* For FSL internal interrupts, The sense bit is reserved and zero, |
| 516 | * and the interrupt is always level-triggered. Timers and IPIs |
| 517 | * have no sense or polarity bits, and are edge-triggered. |
| 518 | */ |
| 519 | switch (opp->src[n_IRQ].type) { |
| 520 | case IRQ_TYPE_NORMAL: |
| 521 | opp->src[n_IRQ].level = !!(opp->src[n_IRQ].ivpr & IVPR_SENSE_MASK); |
| 522 | break; |
| 523 | |
| 524 | case IRQ_TYPE_FSLINT: |
| 525 | opp->src[n_IRQ].ivpr &= ~IVPR_SENSE_MASK; |
| 526 | break; |
| 527 | |
| 528 | case IRQ_TYPE_FSLSPECIAL: |
| 529 | opp->src[n_IRQ].ivpr &= ~(IVPR_POLARITY_MASK | IVPR_SENSE_MASK); |
| 530 | break; |
| 531 | } |
| 532 | |
Alexander Graf | 11de8b7 | 2011-09-07 13:47:22 +0200 | [diff] [blame] | 533 | openpic_update_irq(opp, n_IRQ); |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 534 | DPRINTF("Set IVPR %d to 0x%08x -> 0x%08x", n_IRQ, val, |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 535 | opp->src[n_IRQ].ivpr); |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 536 | } |
| 537 | |
Alexander Graf | 7f11573 | 2013-01-07 20:13:52 +0100 | [diff] [blame] | 538 | static void openpic_gcr_write(OpenPICState *opp, uint64_t val) |
| 539 | { |
Alexander Graf | e49798b | 2013-01-17 11:32:21 +0100 | [diff] [blame] | 540 | bool mpic_proxy = false; |
Alexander Graf | 1ac3d71 | 2013-01-07 20:15:28 +0100 | [diff] [blame] | 541 | |
Alexander Graf | 7f11573 | 2013-01-07 20:13:52 +0100 | [diff] [blame] | 542 | if (val & GCR_RESET) { |
Andreas Färber | e176634 | 2013-06-18 03:58:07 +0200 | [diff] [blame] | 543 | openpic_reset(DEVICE(opp)); |
Alexander Graf | 1ac3d71 | 2013-01-07 20:15:28 +0100 | [diff] [blame] | 544 | return; |
| 545 | } |
Alexander Graf | 7f11573 | 2013-01-07 20:13:52 +0100 | [diff] [blame] | 546 | |
Alexander Graf | 1ac3d71 | 2013-01-07 20:15:28 +0100 | [diff] [blame] | 547 | opp->gcr &= ~opp->mpic_mode_mask; |
| 548 | opp->gcr |= val & opp->mpic_mode_mask; |
Alexander Graf | 7f11573 | 2013-01-07 20:13:52 +0100 | [diff] [blame] | 549 | |
Alexander Graf | 1ac3d71 | 2013-01-07 20:15:28 +0100 | [diff] [blame] | 550 | /* Set external proxy mode */ |
| 551 | if ((val & opp->mpic_mode_mask) == GCR_MODE_PROXY) { |
Alexander Graf | e49798b | 2013-01-17 11:32:21 +0100 | [diff] [blame] | 552 | mpic_proxy = true; |
Alexander Graf | 1ac3d71 | 2013-01-07 20:15:28 +0100 | [diff] [blame] | 553 | } |
Alexander Graf | e49798b | 2013-01-17 11:32:21 +0100 | [diff] [blame] | 554 | |
| 555 | ppce500_set_mpic_proxy(mpic_proxy); |
Alexander Graf | 7f11573 | 2013-01-07 20:13:52 +0100 | [diff] [blame] | 556 | } |
| 557 | |
Alexander Graf | b9b2aaa | 2012-12-07 16:31:55 +0100 | [diff] [blame] | 558 | static void openpic_gbl_write(void *opaque, hwaddr addr, uint64_t val, |
| 559 | unsigned len) |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 560 | { |
Alexander Graf | 6d544ee | 2012-12-08 01:59:20 +0100 | [diff] [blame] | 561 | OpenPICState *opp = opaque; |
Alexander Graf | af7e9e7 | 2012-12-20 17:30:58 +0100 | [diff] [blame] | 562 | IRQDest *dst; |
j_mayer | e9df014 | 2007-04-09 22:45:36 +0000 | [diff] [blame] | 563 | int idx; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 564 | |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 565 | DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64, |
Scott Wood | 4c4f0e4 | 2012-12-21 16:15:38 +0000 | [diff] [blame] | 566 | __func__, addr, val); |
Alexander Graf | af7e9e7 | 2012-12-20 17:30:58 +0100 | [diff] [blame] | 567 | if (addr & 0xF) { |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 568 | return; |
Alexander Graf | af7e9e7 | 2012-12-20 17:30:58 +0100 | [diff] [blame] | 569 | } |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 570 | switch (addr) { |
Bharat Bhushan | 3e77223 | 2012-08-14 04:30:55 +0000 | [diff] [blame] | 571 | case 0x00: /* Block Revision Register1 (BRR1) is Readonly */ |
| 572 | break; |
Alexander Graf | 704c7e5 | 2011-07-21 01:33:29 +0200 | [diff] [blame] | 573 | case 0x40: |
| 574 | case 0x50: |
| 575 | case 0x60: |
| 576 | case 0x70: |
| 577 | case 0x80: |
| 578 | case 0x90: |
| 579 | case 0xA0: |
| 580 | case 0xB0: |
| 581 | openpic_cpu_write_internal(opp, addr, val, get_current_cpu()); |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 582 | break; |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 583 | case 0x1000: /* FRR */ |
Alexander Graf | 704c7e5 | 2011-07-21 01:33:29 +0200 | [diff] [blame] | 584 | break; |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 585 | case 0x1020: /* GCR */ |
Alexander Graf | 7f11573 | 2013-01-07 20:13:52 +0100 | [diff] [blame] | 586 | openpic_gcr_write(opp, val); |
Aurelien Jarno | 060fbfe | 2009-12-19 15:59:29 +0100 | [diff] [blame] | 587 | break; |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 588 | case 0x1080: /* VIR */ |
Aurelien Jarno | 060fbfe | 2009-12-19 15:59:29 +0100 | [diff] [blame] | 589 | break; |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 590 | case 0x1090: /* PIR */ |
j_mayer | e9df014 | 2007-04-09 22:45:36 +0000 | [diff] [blame] | 591 | for (idx = 0; idx < opp->nb_cpus; idx++) { |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 592 | if ((val & (1 << idx)) && !(opp->pir & (1 << idx))) { |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 593 | DPRINTF("Raise OpenPIC RESET output for CPU %d", idx); |
j_mayer | e9df014 | 2007-04-09 22:45:36 +0000 | [diff] [blame] | 594 | dst = &opp->dst[idx]; |
| 595 | qemu_irq_raise(dst->irqs[OPENPIC_OUTPUT_RESET]); |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 596 | } else if (!(val & (1 << idx)) && (opp->pir & (1 << idx))) { |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 597 | DPRINTF("Lower OpenPIC RESET output for CPU %d", idx); |
j_mayer | e9df014 | 2007-04-09 22:45:36 +0000 | [diff] [blame] | 598 | dst = &opp->dst[idx]; |
| 599 | qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_RESET]); |
| 600 | } |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 601 | } |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 602 | opp->pir = val; |
Aurelien Jarno | 060fbfe | 2009-12-19 15:59:29 +0100 | [diff] [blame] | 603 | break; |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 604 | case 0x10A0: /* IPI_IVPR */ |
Alexander Graf | 704c7e5 | 2011-07-21 01:33:29 +0200 | [diff] [blame] | 605 | case 0x10B0: |
| 606 | case 0x10C0: |
| 607 | case 0x10D0: |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 608 | { |
| 609 | int idx; |
Alexander Graf | 704c7e5 | 2011-07-21 01:33:29 +0200 | [diff] [blame] | 610 | idx = (addr - 0x10A0) >> 4; |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 611 | write_IRQreg_ivpr(opp, opp->irq_ipi0 + idx, val); |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 612 | } |
| 613 | break; |
Alexander Graf | 704c7e5 | 2011-07-21 01:33:29 +0200 | [diff] [blame] | 614 | case 0x10E0: /* SPVE */ |
Scott Wood | 0fe0462 | 2012-12-13 16:12:01 +0000 | [diff] [blame] | 615 | opp->spve = val & opp->vector_mask; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 616 | break; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 617 | default: |
| 618 | break; |
| 619 | } |
| 620 | } |
| 621 | |
Alexander Graf | b9b2aaa | 2012-12-07 16:31:55 +0100 | [diff] [blame] | 622 | static uint64_t openpic_gbl_read(void *opaque, hwaddr addr, unsigned len) |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 623 | { |
Alexander Graf | 6d544ee | 2012-12-08 01:59:20 +0100 | [diff] [blame] | 624 | OpenPICState *opp = opaque; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 625 | uint32_t retval; |
| 626 | |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 627 | DPRINTF("%s: addr %#" HWADDR_PRIx, __func__, addr); |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 628 | retval = 0xFFFFFFFF; |
Alexander Graf | af7e9e7 | 2012-12-20 17:30:58 +0100 | [diff] [blame] | 629 | if (addr & 0xF) { |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 630 | return retval; |
Alexander Graf | af7e9e7 | 2012-12-20 17:30:58 +0100 | [diff] [blame] | 631 | } |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 632 | switch (addr) { |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 633 | case 0x1000: /* FRR */ |
| 634 | retval = opp->frr; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 635 | break; |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 636 | case 0x1020: /* GCR */ |
| 637 | retval = opp->gcr; |
Aurelien Jarno | 060fbfe | 2009-12-19 15:59:29 +0100 | [diff] [blame] | 638 | break; |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 639 | case 0x1080: /* VIR */ |
| 640 | retval = opp->vir; |
Aurelien Jarno | 060fbfe | 2009-12-19 15:59:29 +0100 | [diff] [blame] | 641 | break; |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 642 | case 0x1090: /* PIR */ |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 643 | retval = 0x00000000; |
Aurelien Jarno | 060fbfe | 2009-12-19 15:59:29 +0100 | [diff] [blame] | 644 | break; |
Bharat Bhushan | 3e77223 | 2012-08-14 04:30:55 +0000 | [diff] [blame] | 645 | case 0x00: /* Block Revision Register1 (BRR1) */ |
Scott Wood | 0d40468 | 2012-12-13 16:12:03 +0000 | [diff] [blame] | 646 | retval = opp->brr1; |
| 647 | break; |
Alexander Graf | 704c7e5 | 2011-07-21 01:33:29 +0200 | [diff] [blame] | 648 | case 0x40: |
| 649 | case 0x50: |
| 650 | case 0x60: |
| 651 | case 0x70: |
| 652 | case 0x80: |
| 653 | case 0x90: |
| 654 | case 0xA0: |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 655 | case 0xB0: |
Alexander Graf | 704c7e5 | 2011-07-21 01:33:29 +0200 | [diff] [blame] | 656 | retval = openpic_cpu_read_internal(opp, addr, get_current_cpu()); |
| 657 | break; |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 658 | case 0x10A0: /* IPI_IVPR */ |
Alexander Graf | 704c7e5 | 2011-07-21 01:33:29 +0200 | [diff] [blame] | 659 | case 0x10B0: |
| 660 | case 0x10C0: |
| 661 | case 0x10D0: |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 662 | { |
| 663 | int idx; |
Alexander Graf | 704c7e5 | 2011-07-21 01:33:29 +0200 | [diff] [blame] | 664 | idx = (addr - 0x10A0) >> 4; |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 665 | retval = read_IRQreg_ivpr(opp, opp->irq_ipi0 + idx); |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 666 | } |
Aurelien Jarno | 060fbfe | 2009-12-19 15:59:29 +0100 | [diff] [blame] | 667 | break; |
Alexander Graf | 704c7e5 | 2011-07-21 01:33:29 +0200 | [diff] [blame] | 668 | case 0x10E0: /* SPVE */ |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 669 | retval = opp->spve; |
| 670 | break; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 671 | default: |
| 672 | break; |
| 673 | } |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 674 | DPRINTF("%s: => 0x%08x", __func__, retval); |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 675 | |
| 676 | return retval; |
| 677 | } |
| 678 | |
Aaron Larson | ddd5140 | 2017-06-05 10:22:53 -0700 | [diff] [blame] | 679 | static void openpic_tmr_set_tmr(OpenPICTimer *tmr, uint32_t val, bool enabled); |
| 680 | |
| 681 | static void qemu_timer_cb(void *opaque) |
| 682 | { |
| 683 | OpenPICTimer *tmr = opaque; |
| 684 | OpenPICState *opp = tmr->opp; |
| 685 | uint32_t n_IRQ = tmr->n_IRQ; |
| 686 | uint32_t val = tmr->tbcr & ~TBCR_CI; |
| 687 | uint32_t tog = ((tmr->tccr & TCCR_TOG) ^ TCCR_TOG); /* invert toggle. */ |
| 688 | |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 689 | DPRINTF("%s n_IRQ=%d", __func__, n_IRQ); |
Aaron Larson | ddd5140 | 2017-06-05 10:22:53 -0700 | [diff] [blame] | 690 | /* Reload current count from base count and setup timer. */ |
| 691 | tmr->tccr = val | tog; |
| 692 | openpic_tmr_set_tmr(tmr, val, /*enabled=*/true); |
| 693 | /* Raise the interrupt. */ |
| 694 | opp->src[n_IRQ].destmask = read_IRQreg_idr(opp, n_IRQ); |
| 695 | openpic_set_irq(opp, n_IRQ, 1); |
| 696 | openpic_set_irq(opp, n_IRQ, 0); |
| 697 | } |
| 698 | |
| 699 | /* If enabled is true, arranges for an interrupt to be raised val clocks into |
| 700 | the future, if enabled is false cancels the timer. */ |
| 701 | static void openpic_tmr_set_tmr(OpenPICTimer *tmr, uint32_t val, bool enabled) |
| 702 | { |
| 703 | uint64_t ns = ticks_to_ns(val & ~TCCR_TOG); |
| 704 | /* A count of zero causes a timer to be set to expire immediately. This |
| 705 | effectively stops the simulation since the timer is constantly expiring |
| 706 | which prevents guest code execution, so we don't honor that |
| 707 | configuration. On real hardware, this situation would generate an |
| 708 | interrupt on every clock cycle if the interrupt was unmasked. */ |
| 709 | if ((ns == 0) || !enabled) { |
| 710 | tmr->qemu_timer_active = false; |
| 711 | tmr->tccr = tmr->tccr & TCCR_TOG; |
| 712 | timer_del(tmr->qemu_timer); /* set timer to never expire. */ |
| 713 | } else { |
| 714 | tmr->qemu_timer_active = true; |
| 715 | uint64_t now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); |
| 716 | tmr->origin_time = now; |
| 717 | timer_mod(tmr->qemu_timer, now + ns); /* set timer expiration. */ |
| 718 | } |
| 719 | } |
| 720 | |
| 721 | /* Returns the currrent tccr value, i.e., timer value (in clocks) with |
| 722 | appropriate TOG. */ |
| 723 | static uint64_t openpic_tmr_get_timer(OpenPICTimer *tmr) |
| 724 | { |
| 725 | uint64_t retval; |
| 726 | if (!tmr->qemu_timer_active) { |
| 727 | retval = tmr->tccr; |
| 728 | } else { |
| 729 | uint64_t now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); |
| 730 | uint64_t used = now - tmr->origin_time; /* nsecs */ |
| 731 | uint32_t used_ticks = (uint32_t)ns_to_ticks(used); |
| 732 | uint32_t count = (tmr->tccr & ~TCCR_TOG) - used_ticks; |
| 733 | retval = (uint32_t)((tmr->tccr & TCCR_TOG) | (count & ~TCCR_TOG)); |
| 734 | } |
| 735 | return retval; |
| 736 | } |
| 737 | |
Alexander Graf | 6d544ee | 2012-12-08 01:59:20 +0100 | [diff] [blame] | 738 | static void openpic_tmr_write(void *opaque, hwaddr addr, uint64_t val, |
Aaron Larson | a09f744 | 2017-06-02 04:32:59 -0700 | [diff] [blame] | 739 | unsigned len) |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 740 | { |
Alexander Graf | 6d544ee | 2012-12-08 01:59:20 +0100 | [diff] [blame] | 741 | OpenPICState *opp = opaque; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 742 | int idx; |
| 743 | |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 744 | DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64, |
Aaron Larson | a09f744 | 2017-06-02 04:32:59 -0700 | [diff] [blame] | 745 | __func__, (addr + 0x10f0), val); |
Alexander Graf | af7e9e7 | 2012-12-20 17:30:58 +0100 | [diff] [blame] | 746 | if (addr & 0xF) { |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 747 | return; |
Alexander Graf | af7e9e7 | 2012-12-20 17:30:58 +0100 | [diff] [blame] | 748 | } |
Alexander Graf | c38c0b8 | 2012-12-08 00:43:42 +0100 | [diff] [blame] | 749 | |
Aaron Larson | a09f744 | 2017-06-02 04:32:59 -0700 | [diff] [blame] | 750 | if (addr == 0) { |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 751 | /* TFRR */ |
| 752 | opp->tfrr = val; |
Alexander Graf | c38c0b8 | 2012-12-08 00:43:42 +0100 | [diff] [blame] | 753 | return; |
| 754 | } |
Aaron Larson | a09f744 | 2017-06-02 04:32:59 -0700 | [diff] [blame] | 755 | addr -= 0x10; /* correct for TFRR */ |
Scott Wood | 03274d4 | 2013-01-21 15:53:52 +0000 | [diff] [blame] | 756 | idx = (addr >> 6) & 0x3; |
Scott Wood | 03274d4 | 2013-01-21 15:53:52 +0000 | [diff] [blame] | 757 | |
Alexander Graf | c38c0b8 | 2012-12-08 00:43:42 +0100 | [diff] [blame] | 758 | switch (addr & 0x30) { |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 759 | case 0x00: /* TCCR */ |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 760 | break; |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 761 | case 0x10: /* TBCR */ |
Aaron Larson | ddd5140 | 2017-06-05 10:22:53 -0700 | [diff] [blame] | 762 | /* Did the enable status change? */ |
| 763 | if ((opp->timers[idx].tbcr & TBCR_CI) != (val & TBCR_CI)) { |
| 764 | /* Did "Count Inhibit" transition from 1 to 0? */ |
| 765 | if ((val & TBCR_CI) == 0) { |
| 766 | opp->timers[idx].tccr = val & ~TCCR_TOG; |
| 767 | } |
| 768 | openpic_tmr_set_tmr(&opp->timers[idx], |
| 769 | (val & ~TBCR_CI), |
| 770 | /*enabled=*/((val & TBCR_CI) == 0)); |
Scott Wood | 71c6cac | 2012-12-13 16:11:59 +0000 | [diff] [blame] | 771 | } |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 772 | opp->timers[idx].tbcr = val; |
Aurelien Jarno | 060fbfe | 2009-12-19 15:59:29 +0100 | [diff] [blame] | 773 | break; |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 774 | case 0x20: /* TVPR */ |
| 775 | write_IRQreg_ivpr(opp, opp->irq_tim0 + idx, val); |
Aurelien Jarno | 060fbfe | 2009-12-19 15:59:29 +0100 | [diff] [blame] | 776 | break; |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 777 | case 0x30: /* TDR */ |
| 778 | write_IRQreg_idr(opp, opp->irq_tim0 + idx, val); |
Aurelien Jarno | 060fbfe | 2009-12-19 15:59:29 +0100 | [diff] [blame] | 779 | break; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 780 | } |
| 781 | } |
| 782 | |
Alexander Graf | 6d544ee | 2012-12-08 01:59:20 +0100 | [diff] [blame] | 783 | static uint64_t openpic_tmr_read(void *opaque, hwaddr addr, unsigned len) |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 784 | { |
Alexander Graf | 6d544ee | 2012-12-08 01:59:20 +0100 | [diff] [blame] | 785 | OpenPICState *opp = opaque; |
Alexander Graf | c38c0b8 | 2012-12-08 00:43:42 +0100 | [diff] [blame] | 786 | uint32_t retval = -1; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 787 | int idx; |
| 788 | |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 789 | DPRINTF("%s: addr %#" HWADDR_PRIx, __func__, addr + 0x10f0); |
Alexander Graf | c38c0b8 | 2012-12-08 00:43:42 +0100 | [diff] [blame] | 790 | if (addr & 0xF) { |
| 791 | goto out; |
| 792 | } |
Aaron Larson | a09f744 | 2017-06-02 04:32:59 -0700 | [diff] [blame] | 793 | if (addr == 0) { |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 794 | /* TFRR */ |
| 795 | retval = opp->tfrr; |
Alexander Graf | c38c0b8 | 2012-12-08 00:43:42 +0100 | [diff] [blame] | 796 | goto out; |
| 797 | } |
Aaron Larson | a09f744 | 2017-06-02 04:32:59 -0700 | [diff] [blame] | 798 | addr -= 0x10; /* correct for TFRR */ |
| 799 | idx = (addr >> 6) & 0x3; |
Alexander Graf | c38c0b8 | 2012-12-08 00:43:42 +0100 | [diff] [blame] | 800 | switch (addr & 0x30) { |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 801 | case 0x00: /* TCCR */ |
Aaron Larson | ddd5140 | 2017-06-05 10:22:53 -0700 | [diff] [blame] | 802 | retval = openpic_tmr_get_timer(&opp->timers[idx]); |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 803 | break; |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 804 | case 0x10: /* TBCR */ |
| 805 | retval = opp->timers[idx].tbcr; |
Aurelien Jarno | 060fbfe | 2009-12-19 15:59:29 +0100 | [diff] [blame] | 806 | break; |
Aaron Larson | a09f744 | 2017-06-02 04:32:59 -0700 | [diff] [blame] | 807 | case 0x20: /* TVPR */ |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 808 | retval = read_IRQreg_ivpr(opp, opp->irq_tim0 + idx); |
Aurelien Jarno | 060fbfe | 2009-12-19 15:59:29 +0100 | [diff] [blame] | 809 | break; |
Aaron Larson | a09f744 | 2017-06-02 04:32:59 -0700 | [diff] [blame] | 810 | case 0x30: /* TDR */ |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 811 | retval = read_IRQreg_idr(opp, opp->irq_tim0 + idx); |
Aurelien Jarno | 060fbfe | 2009-12-19 15:59:29 +0100 | [diff] [blame] | 812 | break; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 813 | } |
Alexander Graf | c38c0b8 | 2012-12-08 00:43:42 +0100 | [diff] [blame] | 814 | |
| 815 | out: |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 816 | DPRINTF("%s: => 0x%08x", __func__, retval); |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 817 | |
| 818 | return retval; |
| 819 | } |
| 820 | |
Alexander Graf | b9b2aaa | 2012-12-07 16:31:55 +0100 | [diff] [blame] | 821 | static void openpic_src_write(void *opaque, hwaddr addr, uint64_t val, |
| 822 | unsigned len) |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 823 | { |
Alexander Graf | 6d544ee | 2012-12-08 01:59:20 +0100 | [diff] [blame] | 824 | OpenPICState *opp = opaque; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 825 | int idx; |
| 826 | |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 827 | DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64, |
Scott Wood | 4c4f0e4 | 2012-12-21 16:15:38 +0000 | [diff] [blame] | 828 | __func__, addr, val); |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 829 | |
| 830 | addr = addr & 0xffff; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 831 | idx = addr >> 5; |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 832 | |
| 833 | switch (addr & 0x1f) { |
| 834 | case 0x00: |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 835 | write_IRQreg_ivpr(opp, idx, val); |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 836 | break; |
| 837 | case 0x10: |
| 838 | write_IRQreg_idr(opp, idx, val); |
| 839 | break; |
| 840 | case 0x18: |
| 841 | write_IRQreg_ilr(opp, idx, val); |
| 842 | break; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 843 | } |
| 844 | } |
| 845 | |
Alexander Graf | b9b2aaa | 2012-12-07 16:31:55 +0100 | [diff] [blame] | 846 | static uint64_t openpic_src_read(void *opaque, uint64_t addr, unsigned len) |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 847 | { |
Alexander Graf | 6d544ee | 2012-12-08 01:59:20 +0100 | [diff] [blame] | 848 | OpenPICState *opp = opaque; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 849 | uint32_t retval; |
| 850 | int idx; |
| 851 | |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 852 | DPRINTF("%s: addr %#" HWADDR_PRIx, __func__, addr); |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 853 | retval = 0xFFFFFFFF; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 854 | |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 855 | addr = addr & 0xffff; |
| 856 | idx = addr >> 5; |
| 857 | |
| 858 | switch (addr & 0x1f) { |
| 859 | case 0x00: |
| 860 | retval = read_IRQreg_ivpr(opp, idx); |
| 861 | break; |
| 862 | case 0x10: |
| 863 | retval = read_IRQreg_idr(opp, idx); |
| 864 | break; |
| 865 | case 0x18: |
| 866 | retval = read_IRQreg_ilr(opp, idx); |
| 867 | break; |
| 868 | } |
| 869 | |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 870 | DPRINTF("%s: => 0x%08x", __func__, retval); |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 871 | return retval; |
| 872 | } |
| 873 | |
Alexander Graf | 732aa6e | 2012-12-08 14:18:00 +0100 | [diff] [blame] | 874 | static void openpic_msi_write(void *opaque, hwaddr addr, uint64_t val, |
| 875 | unsigned size) |
| 876 | { |
| 877 | OpenPICState *opp = opaque; |
| 878 | int idx = opp->irq_msi; |
| 879 | int srs, ibs; |
| 880 | |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 881 | DPRINTF("%s: addr %#" HWADDR_PRIx " <= 0x%08" PRIx64, |
Scott Wood | 4c4f0e4 | 2012-12-21 16:15:38 +0000 | [diff] [blame] | 882 | __func__, addr, val); |
Alexander Graf | 732aa6e | 2012-12-08 14:18:00 +0100 | [diff] [blame] | 883 | if (addr & 0xF) { |
| 884 | return; |
| 885 | } |
| 886 | |
| 887 | switch (addr) { |
| 888 | case MSIIR_OFFSET: |
| 889 | srs = val >> MSIIR_SRS_SHIFT; |
| 890 | idx += srs; |
| 891 | ibs = (val & MSIIR_IBS_MASK) >> MSIIR_IBS_SHIFT; |
| 892 | opp->msi[srs].msir |= 1 << ibs; |
| 893 | openpic_set_irq(opp, idx, 1); |
| 894 | break; |
| 895 | default: |
| 896 | /* most registers are read-only, thus ignored */ |
| 897 | break; |
| 898 | } |
| 899 | } |
| 900 | |
| 901 | static uint64_t openpic_msi_read(void *opaque, hwaddr addr, unsigned size) |
| 902 | { |
| 903 | OpenPICState *opp = opaque; |
| 904 | uint64_t r = 0; |
| 905 | int i, srs; |
| 906 | |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 907 | DPRINTF("%s: addr %#" HWADDR_PRIx, __func__, addr); |
Alexander Graf | 732aa6e | 2012-12-08 14:18:00 +0100 | [diff] [blame] | 908 | if (addr & 0xF) { |
| 909 | return -1; |
| 910 | } |
| 911 | |
| 912 | srs = addr >> 4; |
| 913 | |
| 914 | switch (addr) { |
| 915 | case 0x00: |
| 916 | case 0x10: |
| 917 | case 0x20: |
| 918 | case 0x30: |
| 919 | case 0x40: |
| 920 | case 0x50: |
| 921 | case 0x60: |
| 922 | case 0x70: /* MSIRs */ |
| 923 | r = opp->msi[srs].msir; |
| 924 | /* Clear on read */ |
| 925 | opp->msi[srs].msir = 0; |
Scott Wood | e99fd8a | 2012-12-21 16:15:39 +0000 | [diff] [blame] | 926 | openpic_set_irq(opp, opp->irq_msi + srs, 0); |
Alexander Graf | 732aa6e | 2012-12-08 14:18:00 +0100 | [diff] [blame] | 927 | break; |
| 928 | case 0x120: /* MSISR */ |
| 929 | for (i = 0; i < MAX_MSI; i++) { |
| 930 | r |= (opp->msi[i].msir ? 1 : 0) << i; |
| 931 | } |
| 932 | break; |
| 933 | } |
| 934 | |
| 935 | return r; |
| 936 | } |
| 937 | |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 938 | static uint64_t openpic_summary_read(void *opaque, hwaddr addr, unsigned size) |
| 939 | { |
| 940 | uint64_t r = 0; |
| 941 | |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 942 | DPRINTF("%s: addr %#" HWADDR_PRIx, __func__, addr); |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 943 | |
| 944 | /* TODO: EISR/EIMR */ |
| 945 | |
| 946 | return r; |
| 947 | } |
| 948 | |
| 949 | static void openpic_summary_write(void *opaque, hwaddr addr, uint64_t val, |
| 950 | unsigned size) |
| 951 | { |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 952 | DPRINTF("%s: addr %#" HWADDR_PRIx " <= 0x%08" PRIx64, |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 953 | __func__, addr, val); |
| 954 | |
| 955 | /* TODO: EISR/EIMR */ |
| 956 | } |
| 957 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 958 | static void openpic_cpu_write_internal(void *opaque, hwaddr addr, |
Alexander Graf | 704c7e5 | 2011-07-21 01:33:29 +0200 | [diff] [blame] | 959 | uint32_t val, int idx) |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 960 | { |
Alexander Graf | 6d544ee | 2012-12-08 01:59:20 +0100 | [diff] [blame] | 961 | OpenPICState *opp = opaque; |
Alexander Graf | af7e9e7 | 2012-12-20 17:30:58 +0100 | [diff] [blame] | 962 | IRQSource *src; |
| 963 | IRQDest *dst; |
Alexander Graf | 704c7e5 | 2011-07-21 01:33:29 +0200 | [diff] [blame] | 964 | int s_IRQ, n_IRQ; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 965 | |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 966 | DPRINTF("%s: cpu %d addr %#" HWADDR_PRIx " <= 0x%08x", __func__, idx, |
Alexander Graf | 704c7e5 | 2011-07-21 01:33:29 +0200 | [diff] [blame] | 967 | addr, val); |
Scott Wood | c3203fa | 2012-12-13 16:12:02 +0000 | [diff] [blame] | 968 | |
Fabien Chouteau | 04d2acb | 2015-02-25 10:50:28 +0100 | [diff] [blame] | 969 | if (idx < 0 || idx >= opp->nb_cpus) { |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 970 | return; |
Scott Wood | c3203fa | 2012-12-13 16:12:02 +0000 | [diff] [blame] | 971 | } |
| 972 | |
Alexander Graf | af7e9e7 | 2012-12-20 17:30:58 +0100 | [diff] [blame] | 973 | if (addr & 0xF) { |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 974 | return; |
Alexander Graf | af7e9e7 | 2012-12-20 17:30:58 +0100 | [diff] [blame] | 975 | } |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 976 | dst = &opp->dst[idx]; |
| 977 | addr &= 0xFF0; |
| 978 | switch (addr) { |
Alexander Graf | 704c7e5 | 2011-07-21 01:33:29 +0200 | [diff] [blame] | 979 | case 0x40: /* IPIDR */ |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 980 | case 0x50: |
| 981 | case 0x60: |
| 982 | case 0x70: |
| 983 | idx = (addr - 0x40) >> 4; |
Alexander Graf | a675155 | 2011-07-21 01:36:44 +0200 | [diff] [blame] | 984 | /* we use IDE as mask which CPUs to deliver the IPI to still. */ |
Scott Wood | f40c360 | 2013-01-21 15:53:51 +0000 | [diff] [blame] | 985 | opp->src[opp->irq_ipi0 + idx].destmask |= val; |
aurel32 | b716991 | 2009-03-02 16:42:04 +0000 | [diff] [blame] | 986 | openpic_set_irq(opp, opp->irq_ipi0 + idx, 1); |
| 987 | openpic_set_irq(opp, opp->irq_ipi0 + idx, 0); |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 988 | break; |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 989 | case 0x80: /* CTPR */ |
| 990 | dst->ctpr = val & 0x0000000F; |
Scott Wood | 9f1d4b1 | 2013-01-03 13:25:40 +0000 | [diff] [blame] | 991 | |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 992 | DPRINTF("%s: set CPU %d ctpr to %d, raised %d servicing %d", |
Scott Wood | 9f1d4b1 | 2013-01-03 13:25:40 +0000 | [diff] [blame] | 993 | __func__, idx, dst->ctpr, dst->raised.priority, |
| 994 | dst->servicing.priority); |
| 995 | |
| 996 | if (dst->raised.priority <= dst->ctpr) { |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 997 | DPRINTF("%s: Lower OpenPIC INT output cpu %d due to ctpr", |
Scott Wood | 9f1d4b1 | 2013-01-03 13:25:40 +0000 | [diff] [blame] | 998 | __func__, idx); |
| 999 | qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_INT]); |
| 1000 | } else if (dst->raised.priority > dst->servicing.priority) { |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 1001 | DPRINTF("%s: Raise OpenPIC INT output cpu %d irq %d", |
Scott Wood | 9f1d4b1 | 2013-01-03 13:25:40 +0000 | [diff] [blame] | 1002 | __func__, idx, dst->raised.next); |
| 1003 | qemu_irq_raise(dst->irqs[OPENPIC_OUTPUT_INT]); |
| 1004 | } |
| 1005 | |
Aurelien Jarno | 060fbfe | 2009-12-19 15:59:29 +0100 | [diff] [blame] | 1006 | break; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 1007 | case 0x90: /* WHOAMI */ |
Aurelien Jarno | 060fbfe | 2009-12-19 15:59:29 +0100 | [diff] [blame] | 1008 | /* Read-only register */ |
| 1009 | break; |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 1010 | case 0xA0: /* IACK */ |
Aurelien Jarno | 060fbfe | 2009-12-19 15:59:29 +0100 | [diff] [blame] | 1011 | /* Read-only register */ |
| 1012 | break; |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 1013 | case 0xB0: /* EOI */ |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 1014 | DPRINTF("EOI"); |
Aurelien Jarno | 060fbfe | 2009-12-19 15:59:29 +0100 | [diff] [blame] | 1015 | s_IRQ = IRQ_get_next(opp, &dst->servicing); |
Scott Wood | 65b9d0d | 2012-12-21 16:15:50 +0000 | [diff] [blame] | 1016 | |
| 1017 | if (s_IRQ < 0) { |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 1018 | DPRINTF("%s: EOI with no interrupt in service", __func__); |
Scott Wood | 65b9d0d | 2012-12-21 16:15:50 +0000 | [diff] [blame] | 1019 | break; |
| 1020 | } |
| 1021 | |
Aurelien Jarno | 060fbfe | 2009-12-19 15:59:29 +0100 | [diff] [blame] | 1022 | IRQ_resetbit(&dst->servicing, s_IRQ); |
Aurelien Jarno | 060fbfe | 2009-12-19 15:59:29 +0100 | [diff] [blame] | 1023 | /* Set up next servicing IRQ */ |
| 1024 | s_IRQ = IRQ_get_next(opp, &dst->servicing); |
j_mayer | e9df014 | 2007-04-09 22:45:36 +0000 | [diff] [blame] | 1025 | /* Check queued interrupts. */ |
| 1026 | n_IRQ = IRQ_get_next(opp, &dst->raised); |
| 1027 | src = &opp->src[n_IRQ]; |
| 1028 | if (n_IRQ != -1 && |
| 1029 | (s_IRQ == -1 || |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 1030 | IVPR_PRIORITY(src->ivpr) > dst->servicing.priority)) { |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 1031 | DPRINTF("Raise OpenPIC INT output cpu %d irq %d", |
j_mayer | e9df014 | 2007-04-09 22:45:36 +0000 | [diff] [blame] | 1032 | idx, n_IRQ); |
Scott Wood | 5e22c27 | 2012-12-21 16:15:43 +0000 | [diff] [blame] | 1033 | qemu_irq_raise(opp->dst[idx].irqs[OPENPIC_OUTPUT_INT]); |
j_mayer | e9df014 | 2007-04-09 22:45:36 +0000 | [diff] [blame] | 1034 | } |
Aurelien Jarno | 060fbfe | 2009-12-19 15:59:29 +0100 | [diff] [blame] | 1035 | break; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 1036 | default: |
| 1037 | break; |
| 1038 | } |
| 1039 | } |
| 1040 | |
Alexander Graf | b9b2aaa | 2012-12-07 16:31:55 +0100 | [diff] [blame] | 1041 | static void openpic_cpu_write(void *opaque, hwaddr addr, uint64_t val, |
| 1042 | unsigned len) |
Alexander Graf | 704c7e5 | 2011-07-21 01:33:29 +0200 | [diff] [blame] | 1043 | { |
| 1044 | openpic_cpu_write_internal(opaque, addr, val, (addr & 0x1f000) >> 12); |
| 1045 | } |
| 1046 | |
Scott Wood | a898a8f | 2013-01-03 13:25:39 +0000 | [diff] [blame] | 1047 | |
| 1048 | static uint32_t openpic_iack(OpenPICState *opp, IRQDest *dst, int cpu) |
| 1049 | { |
| 1050 | IRQSource *src; |
| 1051 | int retval, irq; |
| 1052 | |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 1053 | DPRINTF("Lower OpenPIC INT output"); |
Scott Wood | a898a8f | 2013-01-03 13:25:39 +0000 | [diff] [blame] | 1054 | qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_INT]); |
| 1055 | |
| 1056 | irq = IRQ_get_next(opp, &dst->raised); |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 1057 | DPRINTF("IACK: irq=%d", irq); |
Scott Wood | a898a8f | 2013-01-03 13:25:39 +0000 | [diff] [blame] | 1058 | |
| 1059 | if (irq == -1) { |
| 1060 | /* No more interrupt pending */ |
| 1061 | return opp->spve; |
| 1062 | } |
| 1063 | |
| 1064 | src = &opp->src[irq]; |
| 1065 | if (!(src->ivpr & IVPR_ACTIVITY_MASK) || |
| 1066 | !(IVPR_PRIORITY(src->ivpr) > dst->ctpr)) { |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 1067 | error_report("%s: bad raised IRQ %d ctpr %d ivpr 0x%08x", |
Scott Wood | 9f1d4b1 | 2013-01-03 13:25:40 +0000 | [diff] [blame] | 1068 | __func__, irq, dst->ctpr, src->ivpr); |
| 1069 | openpic_update_irq(opp, irq); |
Scott Wood | a898a8f | 2013-01-03 13:25:39 +0000 | [diff] [blame] | 1070 | retval = opp->spve; |
| 1071 | } else { |
| 1072 | /* IRQ enter servicing state */ |
| 1073 | IRQ_setbit(&dst->servicing, irq); |
| 1074 | retval = IVPR_VECTOR(opp, src->ivpr); |
| 1075 | } |
Scott Wood | 9f1d4b1 | 2013-01-03 13:25:40 +0000 | [diff] [blame] | 1076 | |
Scott Wood | a898a8f | 2013-01-03 13:25:39 +0000 | [diff] [blame] | 1077 | if (!src->level) { |
| 1078 | /* edge-sensitive IRQ */ |
| 1079 | src->ivpr &= ~IVPR_ACTIVITY_MASK; |
| 1080 | src->pending = 0; |
Scott Wood | 9f1d4b1 | 2013-01-03 13:25:40 +0000 | [diff] [blame] | 1081 | IRQ_resetbit(&dst->raised, irq); |
Scott Wood | a898a8f | 2013-01-03 13:25:39 +0000 | [diff] [blame] | 1082 | } |
| 1083 | |
Aaron Larson | ddd5140 | 2017-06-05 10:22:53 -0700 | [diff] [blame] | 1084 | /* Timers and IPIs support multicast. */ |
| 1085 | if (((irq >= opp->irq_ipi0) && (irq < (opp->irq_ipi0 + OPENPIC_MAX_IPI))) || |
| 1086 | ((irq >= opp->irq_tim0) && (irq < (opp->irq_tim0 + OPENPIC_MAX_TMR)))) { |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 1087 | DPRINTF("irq is IPI or TMR"); |
Scott Wood | f40c360 | 2013-01-21 15:53:51 +0000 | [diff] [blame] | 1088 | src->destmask &= ~(1 << cpu); |
| 1089 | if (src->destmask && !src->level) { |
Scott Wood | a898a8f | 2013-01-03 13:25:39 +0000 | [diff] [blame] | 1090 | /* trigger on CPUs that didn't know about it yet */ |
| 1091 | openpic_set_irq(opp, irq, 1); |
| 1092 | openpic_set_irq(opp, irq, 0); |
| 1093 | /* if all CPUs knew about it, set active bit again */ |
| 1094 | src->ivpr |= IVPR_ACTIVITY_MASK; |
| 1095 | } |
| 1096 | } |
| 1097 | |
| 1098 | return retval; |
| 1099 | } |
| 1100 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 1101 | static uint32_t openpic_cpu_read_internal(void *opaque, hwaddr addr, |
Alexander Graf | 704c7e5 | 2011-07-21 01:33:29 +0200 | [diff] [blame] | 1102 | int idx) |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 1103 | { |
Alexander Graf | 6d544ee | 2012-12-08 01:59:20 +0100 | [diff] [blame] | 1104 | OpenPICState *opp = opaque; |
Alexander Graf | af7e9e7 | 2012-12-20 17:30:58 +0100 | [diff] [blame] | 1105 | IRQDest *dst; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 1106 | uint32_t retval; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 1107 | |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 1108 | DPRINTF("%s: cpu %d addr %#" HWADDR_PRIx, __func__, idx, addr); |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 1109 | retval = 0xFFFFFFFF; |
Scott Wood | c3203fa | 2012-12-13 16:12:02 +0000 | [diff] [blame] | 1110 | |
Fabien Chouteau | 04d2acb | 2015-02-25 10:50:28 +0100 | [diff] [blame] | 1111 | if (idx < 0 || idx >= opp->nb_cpus) { |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 1112 | return retval; |
Scott Wood | c3203fa | 2012-12-13 16:12:02 +0000 | [diff] [blame] | 1113 | } |
| 1114 | |
Alexander Graf | af7e9e7 | 2012-12-20 17:30:58 +0100 | [diff] [blame] | 1115 | if (addr & 0xF) { |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 1116 | return retval; |
Alexander Graf | af7e9e7 | 2012-12-20 17:30:58 +0100 | [diff] [blame] | 1117 | } |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 1118 | dst = &opp->dst[idx]; |
| 1119 | addr &= 0xFF0; |
| 1120 | switch (addr) { |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 1121 | case 0x80: /* CTPR */ |
| 1122 | retval = dst->ctpr; |
Aurelien Jarno | 060fbfe | 2009-12-19 15:59:29 +0100 | [diff] [blame] | 1123 | break; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 1124 | case 0x90: /* WHOAMI */ |
Aurelien Jarno | 060fbfe | 2009-12-19 15:59:29 +0100 | [diff] [blame] | 1125 | retval = idx; |
| 1126 | break; |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 1127 | case 0xA0: /* IACK */ |
Scott Wood | a898a8f | 2013-01-03 13:25:39 +0000 | [diff] [blame] | 1128 | retval = openpic_iack(opp, dst, idx); |
Aurelien Jarno | 060fbfe | 2009-12-19 15:59:29 +0100 | [diff] [blame] | 1129 | break; |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 1130 | case 0xB0: /* EOI */ |
Aurelien Jarno | 060fbfe | 2009-12-19 15:59:29 +0100 | [diff] [blame] | 1131 | retval = 0; |
| 1132 | break; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 1133 | default: |
| 1134 | break; |
| 1135 | } |
Michael Davidsaver | df59227 | 2017-11-26 15:58:59 -0600 | [diff] [blame] | 1136 | DPRINTF("%s: => 0x%08x", __func__, retval); |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 1137 | |
| 1138 | return retval; |
| 1139 | } |
| 1140 | |
Alexander Graf | b9b2aaa | 2012-12-07 16:31:55 +0100 | [diff] [blame] | 1141 | static uint64_t openpic_cpu_read(void *opaque, hwaddr addr, unsigned len) |
Alexander Graf | 704c7e5 | 2011-07-21 01:33:29 +0200 | [diff] [blame] | 1142 | { |
| 1143 | return openpic_cpu_read_internal(opaque, addr, (addr & 0x1f000) >> 12); |
| 1144 | } |
| 1145 | |
Alexander Graf | 35732cb | 2012-12-08 01:04:48 +0100 | [diff] [blame] | 1146 | static const MemoryRegionOps openpic_glb_ops_le = { |
Alexander Graf | 780d16b | 2012-12-07 17:15:15 +0100 | [diff] [blame] | 1147 | .write = openpic_gbl_write, |
| 1148 | .read = openpic_gbl_read, |
| 1149 | .endianness = DEVICE_LITTLE_ENDIAN, |
| 1150 | .impl = { |
| 1151 | .min_access_size = 4, |
| 1152 | .max_access_size = 4, |
| 1153 | }, |
| 1154 | }; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 1155 | |
Alexander Graf | 35732cb | 2012-12-08 01:04:48 +0100 | [diff] [blame] | 1156 | static const MemoryRegionOps openpic_glb_ops_be = { |
| 1157 | .write = openpic_gbl_write, |
| 1158 | .read = openpic_gbl_read, |
| 1159 | .endianness = DEVICE_BIG_ENDIAN, |
| 1160 | .impl = { |
| 1161 | .min_access_size = 4, |
| 1162 | .max_access_size = 4, |
| 1163 | }, |
| 1164 | }; |
| 1165 | |
| 1166 | static const MemoryRegionOps openpic_tmr_ops_le = { |
Alexander Graf | 6d544ee | 2012-12-08 01:59:20 +0100 | [diff] [blame] | 1167 | .write = openpic_tmr_write, |
| 1168 | .read = openpic_tmr_read, |
Alexander Graf | 780d16b | 2012-12-07 17:15:15 +0100 | [diff] [blame] | 1169 | .endianness = DEVICE_LITTLE_ENDIAN, |
| 1170 | .impl = { |
| 1171 | .min_access_size = 4, |
| 1172 | .max_access_size = 4, |
| 1173 | }, |
| 1174 | }; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 1175 | |
Alexander Graf | 35732cb | 2012-12-08 01:04:48 +0100 | [diff] [blame] | 1176 | static const MemoryRegionOps openpic_tmr_ops_be = { |
Alexander Graf | 6d544ee | 2012-12-08 01:59:20 +0100 | [diff] [blame] | 1177 | .write = openpic_tmr_write, |
| 1178 | .read = openpic_tmr_read, |
Alexander Graf | 35732cb | 2012-12-08 01:04:48 +0100 | [diff] [blame] | 1179 | .endianness = DEVICE_BIG_ENDIAN, |
| 1180 | .impl = { |
| 1181 | .min_access_size = 4, |
| 1182 | .max_access_size = 4, |
| 1183 | }, |
| 1184 | }; |
| 1185 | |
| 1186 | static const MemoryRegionOps openpic_cpu_ops_le = { |
Alexander Graf | 780d16b | 2012-12-07 17:15:15 +0100 | [diff] [blame] | 1187 | .write = openpic_cpu_write, |
| 1188 | .read = openpic_cpu_read, |
| 1189 | .endianness = DEVICE_LITTLE_ENDIAN, |
| 1190 | .impl = { |
| 1191 | .min_access_size = 4, |
| 1192 | .max_access_size = 4, |
| 1193 | }, |
| 1194 | }; |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 1195 | |
Alexander Graf | 35732cb | 2012-12-08 01:04:48 +0100 | [diff] [blame] | 1196 | static const MemoryRegionOps openpic_cpu_ops_be = { |
| 1197 | .write = openpic_cpu_write, |
| 1198 | .read = openpic_cpu_read, |
| 1199 | .endianness = DEVICE_BIG_ENDIAN, |
| 1200 | .impl = { |
| 1201 | .min_access_size = 4, |
| 1202 | .max_access_size = 4, |
| 1203 | }, |
| 1204 | }; |
| 1205 | |
| 1206 | static const MemoryRegionOps openpic_src_ops_le = { |
Alexander Graf | 780d16b | 2012-12-07 17:15:15 +0100 | [diff] [blame] | 1207 | .write = openpic_src_write, |
| 1208 | .read = openpic_src_read, |
Avi Kivity | 23c5e4c | 2011-08-08 16:09:17 +0300 | [diff] [blame] | 1209 | .endianness = DEVICE_LITTLE_ENDIAN, |
Alexander Graf | b9b2aaa | 2012-12-07 16:31:55 +0100 | [diff] [blame] | 1210 | .impl = { |
| 1211 | .min_access_size = 4, |
| 1212 | .max_access_size = 4, |
| 1213 | }, |
Avi Kivity | 23c5e4c | 2011-08-08 16:09:17 +0300 | [diff] [blame] | 1214 | }; |
| 1215 | |
Alexander Graf | 35732cb | 2012-12-08 01:04:48 +0100 | [diff] [blame] | 1216 | static const MemoryRegionOps openpic_src_ops_be = { |
| 1217 | .write = openpic_src_write, |
| 1218 | .read = openpic_src_read, |
| 1219 | .endianness = DEVICE_BIG_ENDIAN, |
| 1220 | .impl = { |
| 1221 | .min_access_size = 4, |
| 1222 | .max_access_size = 4, |
| 1223 | }, |
| 1224 | }; |
| 1225 | |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 1226 | static const MemoryRegionOps openpic_msi_ops_be = { |
Alexander Graf | 732aa6e | 2012-12-08 14:18:00 +0100 | [diff] [blame] | 1227 | .read = openpic_msi_read, |
| 1228 | .write = openpic_msi_write, |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 1229 | .endianness = DEVICE_BIG_ENDIAN, |
Alexander Graf | 732aa6e | 2012-12-08 14:18:00 +0100 | [diff] [blame] | 1230 | .impl = { |
| 1231 | .min_access_size = 4, |
| 1232 | .max_access_size = 4, |
| 1233 | }, |
| 1234 | }; |
| 1235 | |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 1236 | static const MemoryRegionOps openpic_summary_ops_be = { |
| 1237 | .read = openpic_summary_read, |
| 1238 | .write = openpic_summary_write, |
Alexander Graf | 732aa6e | 2012-12-08 14:18:00 +0100 | [diff] [blame] | 1239 | .endianness = DEVICE_BIG_ENDIAN, |
| 1240 | .impl = { |
| 1241 | .min_access_size = 4, |
| 1242 | .max_access_size = 4, |
| 1243 | }, |
| 1244 | }; |
| 1245 | |
Paul Janzen | 8ebe65f | 2014-05-21 21:46:52 -0700 | [diff] [blame] | 1246 | static void openpic_reset(DeviceState *d) |
| 1247 | { |
| 1248 | OpenPICState *opp = OPENPIC(d); |
| 1249 | int i; |
| 1250 | |
| 1251 | opp->gcr = GCR_RESET; |
| 1252 | /* Initialise controller registers */ |
| 1253 | opp->frr = ((opp->nb_irqs - 1) << FRR_NIRQ_SHIFT) | |
| 1254 | ((opp->nb_cpus - 1) << FRR_NCPU_SHIFT) | |
| 1255 | (opp->vid << FRR_VID_SHIFT); |
| 1256 | |
| 1257 | opp->pir = 0; |
| 1258 | opp->spve = -1 & opp->vector_mask; |
| 1259 | opp->tfrr = opp->tfrr_reset; |
| 1260 | /* Initialise IRQ sources */ |
| 1261 | for (i = 0; i < opp->max_irq; i++) { |
| 1262 | opp->src[i].ivpr = opp->ivpr_reset; |
Paul Janzen | 8ebe65f | 2014-05-21 21:46:52 -0700 | [diff] [blame] | 1263 | switch (opp->src[i].type) { |
| 1264 | case IRQ_TYPE_NORMAL: |
| 1265 | opp->src[i].level = !!(opp->ivpr_reset & IVPR_SENSE_MASK); |
| 1266 | break; |
| 1267 | |
| 1268 | case IRQ_TYPE_FSLINT: |
| 1269 | opp->src[i].ivpr |= IVPR_POLARITY_MASK; |
| 1270 | break; |
| 1271 | |
| 1272 | case IRQ_TYPE_FSLSPECIAL: |
| 1273 | break; |
| 1274 | } |
Paul Janzen | ffd5e9f | 2014-05-21 23:09:45 -0700 | [diff] [blame] | 1275 | |
| 1276 | write_IRQreg_idr(opp, i, opp->idr_reset); |
Paul Janzen | 8ebe65f | 2014-05-21 21:46:52 -0700 | [diff] [blame] | 1277 | } |
| 1278 | /* Initialise IRQ destinations */ |
Mark Cave-Ayland | 2ada66f | 2015-02-09 22:40:51 +0000 | [diff] [blame] | 1279 | for (i = 0; i < opp->nb_cpus; i++) { |
Paul Janzen | 8ebe65f | 2014-05-21 21:46:52 -0700 | [diff] [blame] | 1280 | opp->dst[i].ctpr = 15; |
Paul Janzen | 8ebe65f | 2014-05-21 21:46:52 -0700 | [diff] [blame] | 1281 | opp->dst[i].raised.next = -1; |
Mark Cave-Ayland | 2ada66f | 2015-02-09 22:40:51 +0000 | [diff] [blame] | 1282 | opp->dst[i].raised.priority = 0; |
| 1283 | bitmap_clear(opp->dst[i].raised.queue, 0, IRQQUEUE_SIZE_BITS); |
Paul Janzen | 8ebe65f | 2014-05-21 21:46:52 -0700 | [diff] [blame] | 1284 | opp->dst[i].servicing.next = -1; |
Mark Cave-Ayland | 2ada66f | 2015-02-09 22:40:51 +0000 | [diff] [blame] | 1285 | opp->dst[i].servicing.priority = 0; |
| 1286 | bitmap_clear(opp->dst[i].servicing.queue, 0, IRQQUEUE_SIZE_BITS); |
Paul Janzen | 8ebe65f | 2014-05-21 21:46:52 -0700 | [diff] [blame] | 1287 | } |
| 1288 | /* Initialise timers */ |
| 1289 | for (i = 0; i < OPENPIC_MAX_TMR; i++) { |
| 1290 | opp->timers[i].tccr = 0; |
| 1291 | opp->timers[i].tbcr = TBCR_CI; |
Aaron Larson | ddd5140 | 2017-06-05 10:22:53 -0700 | [diff] [blame] | 1292 | if (opp->timers[i].qemu_timer_active) { |
| 1293 | timer_del(opp->timers[i].qemu_timer); /* Inhibit timer */ |
| 1294 | opp->timers[i].qemu_timer_active = false; |
| 1295 | } |
Paul Janzen | 8ebe65f | 2014-05-21 21:46:52 -0700 | [diff] [blame] | 1296 | } |
| 1297 | /* Go out of RESET state */ |
| 1298 | opp->gcr = 0; |
| 1299 | } |
| 1300 | |
Alexander Graf | af7e9e7 | 2012-12-20 17:30:58 +0100 | [diff] [blame] | 1301 | typedef struct MemReg { |
Alexander Graf | d0b7263 | 2012-12-08 05:17:14 +0100 | [diff] [blame] | 1302 | const char *name; |
| 1303 | MemoryRegionOps const *ops; |
| 1304 | hwaddr start_addr; |
| 1305 | ram_addr_t size; |
Alexander Graf | af7e9e7 | 2012-12-20 17:30:58 +0100 | [diff] [blame] | 1306 | } MemReg; |
Alexander Graf | d0b7263 | 2012-12-08 05:17:14 +0100 | [diff] [blame] | 1307 | |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 1308 | static void fsl_common_init(OpenPICState *opp) |
| 1309 | { |
| 1310 | int i; |
Scott Wood | 8935a44 | 2013-04-15 13:19:32 +0000 | [diff] [blame] | 1311 | int virq = OPENPIC_MAX_SRC; |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 1312 | |
| 1313 | opp->vid = VID_REVISION_1_2; |
| 1314 | opp->vir = VIR_GENERIC; |
| 1315 | opp->vector_mask = 0xFFFF; |
| 1316 | opp->tfrr_reset = 0; |
| 1317 | opp->ivpr_reset = IVPR_MASK_MASK; |
| 1318 | opp->idr_reset = 1 << 0; |
Scott Wood | 8935a44 | 2013-04-15 13:19:32 +0000 | [diff] [blame] | 1319 | opp->max_irq = OPENPIC_MAX_IRQ; |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 1320 | |
| 1321 | opp->irq_ipi0 = virq; |
Scott Wood | 8935a44 | 2013-04-15 13:19:32 +0000 | [diff] [blame] | 1322 | virq += OPENPIC_MAX_IPI; |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 1323 | opp->irq_tim0 = virq; |
Scott Wood | 8935a44 | 2013-04-15 13:19:32 +0000 | [diff] [blame] | 1324 | virq += OPENPIC_MAX_TMR; |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 1325 | |
Scott Wood | 8935a44 | 2013-04-15 13:19:32 +0000 | [diff] [blame] | 1326 | assert(virq <= OPENPIC_MAX_IRQ); |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 1327 | |
| 1328 | opp->irq_msi = 224; |
| 1329 | |
Michael S. Tsirkin | 226419d | 2016-03-04 11:24:28 +0200 | [diff] [blame] | 1330 | msi_nonbroken = true; |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 1331 | for (i = 0; i < opp->fsl->max_ext; i++) { |
| 1332 | opp->src[i].level = false; |
| 1333 | } |
| 1334 | |
| 1335 | /* Internal interrupts, including message and MSI */ |
Scott Wood | 8935a44 | 2013-04-15 13:19:32 +0000 | [diff] [blame] | 1336 | for (i = 16; i < OPENPIC_MAX_SRC; i++) { |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 1337 | opp->src[i].type = IRQ_TYPE_FSLINT; |
| 1338 | opp->src[i].level = true; |
| 1339 | } |
| 1340 | |
| 1341 | /* timers and IPIs */ |
Scott Wood | 8935a44 | 2013-04-15 13:19:32 +0000 | [diff] [blame] | 1342 | for (i = OPENPIC_MAX_SRC; i < virq; i++) { |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 1343 | opp->src[i].type = IRQ_TYPE_FSLSPECIAL; |
| 1344 | opp->src[i].level = false; |
| 1345 | } |
Aaron Larson | ddd5140 | 2017-06-05 10:22:53 -0700 | [diff] [blame] | 1346 | |
| 1347 | for (i = 0; i < OPENPIC_MAX_TMR; i++) { |
| 1348 | opp->timers[i].n_IRQ = opp->irq_tim0 + i; |
| 1349 | opp->timers[i].qemu_timer_active = false; |
| 1350 | opp->timers[i].qemu_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, |
| 1351 | &qemu_timer_cb, |
| 1352 | &opp->timers[i]); |
| 1353 | opp->timers[i].opp = opp; |
| 1354 | } |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 1355 | } |
| 1356 | |
| 1357 | static void map_list(OpenPICState *opp, const MemReg *list, int *count) |
| 1358 | { |
| 1359 | while (list->name) { |
| 1360 | assert(*count < ARRAY_SIZE(opp->sub_io_mem)); |
| 1361 | |
Paolo Bonzini | 1437c94 | 2013-06-06 21:25:08 -0400 | [diff] [blame] | 1362 | memory_region_init_io(&opp->sub_io_mem[*count], OBJECT(opp), list->ops, |
| 1363 | opp, list->name, list->size); |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 1364 | |
| 1365 | memory_region_add_subregion(&opp->mem, list->start_addr, |
| 1366 | &opp->sub_io_mem[*count]); |
| 1367 | |
| 1368 | (*count)++; |
| 1369 | list++; |
| 1370 | } |
| 1371 | } |
| 1372 | |
Mark Cave-Ayland | e5f6e73 | 2015-02-09 22:40:52 +0000 | [diff] [blame] | 1373 | static const VMStateDescription vmstate_openpic_irq_queue = { |
| 1374 | .name = "openpic_irq_queue", |
| 1375 | .version_id = 0, |
| 1376 | .minimum_version_id = 0, |
| 1377 | .fields = (VMStateField[]) { |
| 1378 | VMSTATE_BITMAP(queue, IRQQueue, 0, queue_size), |
| 1379 | VMSTATE_INT32(next, IRQQueue), |
| 1380 | VMSTATE_INT32(priority, IRQQueue), |
| 1381 | VMSTATE_END_OF_LIST() |
| 1382 | } |
| 1383 | }; |
| 1384 | |
| 1385 | static const VMStateDescription vmstate_openpic_irqdest = { |
| 1386 | .name = "openpic_irqdest", |
| 1387 | .version_id = 0, |
| 1388 | .minimum_version_id = 0, |
| 1389 | .fields = (VMStateField[]) { |
| 1390 | VMSTATE_INT32(ctpr, IRQDest), |
| 1391 | VMSTATE_STRUCT(raised, IRQDest, 0, vmstate_openpic_irq_queue, |
| 1392 | IRQQueue), |
| 1393 | VMSTATE_STRUCT(servicing, IRQDest, 0, vmstate_openpic_irq_queue, |
| 1394 | IRQQueue), |
| 1395 | VMSTATE_UINT32_ARRAY(outputs_active, IRQDest, OPENPIC_OUTPUT_NB), |
| 1396 | VMSTATE_END_OF_LIST() |
| 1397 | } |
| 1398 | }; |
| 1399 | |
| 1400 | static const VMStateDescription vmstate_openpic_irqsource = { |
| 1401 | .name = "openpic_irqsource", |
| 1402 | .version_id = 0, |
| 1403 | .minimum_version_id = 0, |
| 1404 | .fields = (VMStateField[]) { |
| 1405 | VMSTATE_UINT32(ivpr, IRQSource), |
| 1406 | VMSTATE_UINT32(idr, IRQSource), |
| 1407 | VMSTATE_UINT32(destmask, IRQSource), |
| 1408 | VMSTATE_INT32(last_cpu, IRQSource), |
| 1409 | VMSTATE_INT32(pending, IRQSource), |
| 1410 | VMSTATE_END_OF_LIST() |
| 1411 | } |
| 1412 | }; |
| 1413 | |
| 1414 | static const VMStateDescription vmstate_openpic_timer = { |
| 1415 | .name = "openpic_timer", |
| 1416 | .version_id = 0, |
| 1417 | .minimum_version_id = 0, |
| 1418 | .fields = (VMStateField[]) { |
| 1419 | VMSTATE_UINT32(tccr, OpenPICTimer), |
| 1420 | VMSTATE_UINT32(tbcr, OpenPICTimer), |
| 1421 | VMSTATE_END_OF_LIST() |
| 1422 | } |
| 1423 | }; |
| 1424 | |
| 1425 | static const VMStateDescription vmstate_openpic_msi = { |
| 1426 | .name = "openpic_msi", |
| 1427 | .version_id = 0, |
| 1428 | .minimum_version_id = 0, |
| 1429 | .fields = (VMStateField[]) { |
| 1430 | VMSTATE_UINT32(msir, OpenPICMSI), |
| 1431 | VMSTATE_END_OF_LIST() |
| 1432 | } |
| 1433 | }; |
| 1434 | |
| 1435 | static int openpic_post_load(void *opaque, int version_id) |
| 1436 | { |
| 1437 | OpenPICState *opp = (OpenPICState *)opaque; |
| 1438 | int i; |
| 1439 | |
| 1440 | /* Update internal ivpr and idr variables */ |
| 1441 | for (i = 0; i < opp->max_irq; i++) { |
| 1442 | write_IRQreg_idr(opp, i, opp->src[i].idr); |
| 1443 | write_IRQreg_ivpr(opp, i, opp->src[i].ivpr); |
| 1444 | } |
| 1445 | |
| 1446 | return 0; |
| 1447 | } |
| 1448 | |
| 1449 | static const VMStateDescription vmstate_openpic = { |
| 1450 | .name = "openpic", |
| 1451 | .version_id = 3, |
| 1452 | .minimum_version_id = 3, |
| 1453 | .post_load = openpic_post_load, |
| 1454 | .fields = (VMStateField[]) { |
| 1455 | VMSTATE_UINT32(gcr, OpenPICState), |
| 1456 | VMSTATE_UINT32(vir, OpenPICState), |
| 1457 | VMSTATE_UINT32(pir, OpenPICState), |
| 1458 | VMSTATE_UINT32(spve, OpenPICState), |
| 1459 | VMSTATE_UINT32(tfrr, OpenPICState), |
| 1460 | VMSTATE_UINT32(max_irq, OpenPICState), |
| 1461 | VMSTATE_STRUCT_VARRAY_UINT32(src, OpenPICState, max_irq, 0, |
| 1462 | vmstate_openpic_irqsource, IRQSource), |
Halil Pasic | d2164ad | 2017-06-23 16:48:23 +0200 | [diff] [blame] | 1463 | VMSTATE_UINT32_EQUAL(nb_cpus, OpenPICState, NULL), |
Mark Cave-Ayland | e5f6e73 | 2015-02-09 22:40:52 +0000 | [diff] [blame] | 1464 | VMSTATE_STRUCT_VARRAY_UINT32(dst, OpenPICState, nb_cpus, 0, |
| 1465 | vmstate_openpic_irqdest, IRQDest), |
| 1466 | VMSTATE_STRUCT_ARRAY(timers, OpenPICState, OPENPIC_MAX_TMR, 0, |
| 1467 | vmstate_openpic_timer, OpenPICTimer), |
| 1468 | VMSTATE_STRUCT_ARRAY(msi, OpenPICState, MAX_MSI, 0, |
| 1469 | vmstate_openpic_msi, OpenPICMSI), |
| 1470 | VMSTATE_UINT32(irq_ipi0, OpenPICState), |
| 1471 | VMSTATE_UINT32(irq_tim0, OpenPICState), |
| 1472 | VMSTATE_UINT32(irq_msi, OpenPICState), |
| 1473 | VMSTATE_END_OF_LIST() |
| 1474 | } |
| 1475 | }; |
| 1476 | |
Andreas Färber | cbe7201 | 2013-06-18 03:58:08 +0200 | [diff] [blame] | 1477 | static void openpic_init(Object *obj) |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 1478 | { |
Andreas Färber | cbe7201 | 2013-06-18 03:58:08 +0200 | [diff] [blame] | 1479 | OpenPICState *opp = OPENPIC(obj); |
| 1480 | |
Paolo Bonzini | 1437c94 | 2013-06-06 21:25:08 -0400 | [diff] [blame] | 1481 | memory_region_init(&opp->mem, obj, "openpic", 0x40000); |
Andreas Färber | cbe7201 | 2013-06-18 03:58:08 +0200 | [diff] [blame] | 1482 | } |
| 1483 | |
| 1484 | static void openpic_realize(DeviceState *dev, Error **errp) |
| 1485 | { |
| 1486 | SysBusDevice *d = SYS_BUS_DEVICE(dev); |
Andreas Färber | e176634 | 2013-06-18 03:58:07 +0200 | [diff] [blame] | 1487 | OpenPICState *opp = OPENPIC(dev); |
Alexander Graf | d0b7263 | 2012-12-08 05:17:14 +0100 | [diff] [blame] | 1488 | int i, j; |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 1489 | int list_count = 0; |
| 1490 | static const MemReg list_le[] = { |
| 1491 | {"glb", &openpic_glb_ops_le, |
Alexander Graf | 732aa6e | 2012-12-08 14:18:00 +0100 | [diff] [blame] | 1492 | OPENPIC_GLB_REG_START, OPENPIC_GLB_REG_SIZE}, |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 1493 | {"tmr", &openpic_tmr_ops_le, |
Alexander Graf | 732aa6e | 2012-12-08 14:18:00 +0100 | [diff] [blame] | 1494 | OPENPIC_TMR_REG_START, OPENPIC_TMR_REG_SIZE}, |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 1495 | {"src", &openpic_src_ops_le, |
Alexander Graf | 732aa6e | 2012-12-08 14:18:00 +0100 | [diff] [blame] | 1496 | OPENPIC_SRC_REG_START, OPENPIC_SRC_REG_SIZE}, |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 1497 | {"cpu", &openpic_cpu_ops_le, |
Alexander Graf | 732aa6e | 2012-12-08 14:18:00 +0100 | [diff] [blame] | 1498 | OPENPIC_CPU_REG_START, OPENPIC_CPU_REG_SIZE}, |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 1499 | {NULL} |
Alexander Graf | 780d16b | 2012-12-07 17:15:15 +0100 | [diff] [blame] | 1500 | }; |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 1501 | static const MemReg list_be[] = { |
| 1502 | {"glb", &openpic_glb_ops_be, |
Alexander Graf | 732aa6e | 2012-12-08 14:18:00 +0100 | [diff] [blame] | 1503 | OPENPIC_GLB_REG_START, OPENPIC_GLB_REG_SIZE}, |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 1504 | {"tmr", &openpic_tmr_ops_be, |
Alexander Graf | 732aa6e | 2012-12-08 14:18:00 +0100 | [diff] [blame] | 1505 | OPENPIC_TMR_REG_START, OPENPIC_TMR_REG_SIZE}, |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 1506 | {"src", &openpic_src_ops_be, |
Alexander Graf | 732aa6e | 2012-12-08 14:18:00 +0100 | [diff] [blame] | 1507 | OPENPIC_SRC_REG_START, OPENPIC_SRC_REG_SIZE}, |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 1508 | {"cpu", &openpic_cpu_ops_be, |
Alexander Graf | 732aa6e | 2012-12-08 14:18:00 +0100 | [diff] [blame] | 1509 | OPENPIC_CPU_REG_START, OPENPIC_CPU_REG_SIZE}, |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 1510 | {NULL} |
Alexander Graf | d0b7263 | 2012-12-08 05:17:14 +0100 | [diff] [blame] | 1511 | }; |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 1512 | static const MemReg list_fsl[] = { |
| 1513 | {"msi", &openpic_msi_ops_be, |
| 1514 | OPENPIC_MSI_REG_START, OPENPIC_MSI_REG_SIZE}, |
| 1515 | {"summary", &openpic_summary_ops_be, |
| 1516 | OPENPIC_SUMMARY_REG_START, OPENPIC_SUMMARY_REG_SIZE}, |
| 1517 | {NULL} |
| 1518 | }; |
| 1519 | |
Michael Roth | 73d963c | 2014-04-28 16:08:17 +0300 | [diff] [blame] | 1520 | if (opp->nb_cpus > MAX_CPU) { |
Markus Armbruster | c6bd8c7 | 2015-03-17 11:54:50 +0100 | [diff] [blame] | 1521 | error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, |
| 1522 | TYPE_OPENPIC, "nb_cpus", (uint64_t)opp->nb_cpus, |
| 1523 | (uint64_t)0, (uint64_t)MAX_CPU); |
Michael Roth | 73d963c | 2014-04-28 16:08:17 +0300 | [diff] [blame] | 1524 | return; |
| 1525 | } |
| 1526 | |
Alexander Graf | d0b7263 | 2012-12-08 05:17:14 +0100 | [diff] [blame] | 1527 | switch (opp->model) { |
| 1528 | case OPENPIC_MODEL_FSL_MPIC_20: |
| 1529 | default: |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 1530 | opp->fsl = &fsl_mpic_20; |
| 1531 | opp->brr1 = 0x00400200; |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 1532 | opp->flags |= OPENPIC_FLAG_IDR_CRIT; |
Alexander Graf | d0b7263 | 2012-12-08 05:17:14 +0100 | [diff] [blame] | 1533 | opp->nb_irqs = 80; |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 1534 | opp->mpic_mode_mask = GCR_MODE_MIXED; |
| 1535 | |
| 1536 | fsl_common_init(opp); |
| 1537 | map_list(opp, list_be, &list_count); |
| 1538 | map_list(opp, list_fsl, &list_count); |
| 1539 | |
| 1540 | break; |
| 1541 | |
| 1542 | case OPENPIC_MODEL_FSL_MPIC_42: |
| 1543 | opp->fsl = &fsl_mpic_42; |
| 1544 | opp->brr1 = 0x00400402; |
| 1545 | opp->flags |= OPENPIC_FLAG_ILR; |
| 1546 | opp->nb_irqs = 196; |
Alexander Graf | 68c2dd7 | 2013-01-04 11:21:04 +0100 | [diff] [blame] | 1547 | opp->mpic_mode_mask = GCR_MODE_PROXY; |
| 1548 | |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 1549 | fsl_common_init(opp); |
| 1550 | map_list(opp, list_be, &list_count); |
| 1551 | map_list(opp, list_fsl, &list_count); |
Scott Wood | 6c5e84c | 2013-01-03 13:25:37 +0000 | [diff] [blame] | 1552 | |
Alexander Graf | d0b7263 | 2012-12-08 05:17:14 +0100 | [diff] [blame] | 1553 | break; |
Scott Wood | 6c5e84c | 2013-01-03 13:25:37 +0000 | [diff] [blame] | 1554 | |
Alexander Graf | d0b7263 | 2012-12-08 05:17:14 +0100 | [diff] [blame] | 1555 | case OPENPIC_MODEL_RAVEN: |
| 1556 | opp->nb_irqs = RAVEN_MAX_EXT; |
| 1557 | opp->vid = VID_REVISION_1_3; |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 1558 | opp->vir = VIR_GENERIC; |
Scott Wood | 0fe0462 | 2012-12-13 16:12:01 +0000 | [diff] [blame] | 1559 | opp->vector_mask = 0xFF; |
Scott Wood | be7c236 | 2012-12-21 16:15:42 +0000 | [diff] [blame] | 1560 | opp->tfrr_reset = 4160000; |
| 1561 | opp->ivpr_reset = IVPR_MASK_MASK | IVPR_MODE_MASK; |
| 1562 | opp->idr_reset = 0; |
Alexander Graf | d0b7263 | 2012-12-08 05:17:14 +0100 | [diff] [blame] | 1563 | opp->max_irq = RAVEN_MAX_IRQ; |
| 1564 | opp->irq_ipi0 = RAVEN_IPI_IRQ; |
| 1565 | opp->irq_tim0 = RAVEN_TMR_IRQ; |
Alexander Graf | dbbbfd6 | 2012-12-08 13:51:50 +0100 | [diff] [blame] | 1566 | opp->brr1 = -1; |
Alexander Graf | 86e56a8 | 2013-01-07 20:17:24 +0100 | [diff] [blame] | 1567 | opp->mpic_mode_mask = GCR_MODE_MIXED; |
Alexander Graf | d0b7263 | 2012-12-08 05:17:14 +0100 | [diff] [blame] | 1568 | |
Alexander Graf | d0b7263 | 2012-12-08 05:17:14 +0100 | [diff] [blame] | 1569 | if (opp->nb_cpus != 1) { |
Andreas Färber | cbe7201 | 2013-06-18 03:58:08 +0200 | [diff] [blame] | 1570 | error_setg(errp, "Only UP supported today"); |
| 1571 | return; |
Alexander Graf | d0b7263 | 2012-12-08 05:17:14 +0100 | [diff] [blame] | 1572 | } |
Scott Wood | e0dfe5b | 2013-01-21 15:53:53 +0000 | [diff] [blame] | 1573 | |
| 1574 | map_list(opp, list_le, &list_count); |
Alexander Graf | d0b7263 | 2012-12-08 05:17:14 +0100 | [diff] [blame] | 1575 | break; |
Benjamin Herrenschmidt | 58b6283 | 2017-09-17 18:15:46 +0100 | [diff] [blame] | 1576 | |
| 1577 | case OPENPIC_MODEL_KEYLARGO: |
| 1578 | opp->nb_irqs = KEYLARGO_MAX_EXT; |
| 1579 | opp->vid = VID_REVISION_1_2; |
| 1580 | opp->vir = VIR_GENERIC; |
| 1581 | opp->vector_mask = 0xFF; |
| 1582 | opp->tfrr_reset = 4160000; |
| 1583 | opp->ivpr_reset = IVPR_MASK_MASK | IVPR_MODE_MASK; |
| 1584 | opp->idr_reset = 0; |
| 1585 | opp->max_irq = KEYLARGO_MAX_IRQ; |
| 1586 | opp->irq_ipi0 = KEYLARGO_IPI_IRQ; |
| 1587 | opp->irq_tim0 = KEYLARGO_TMR_IRQ; |
| 1588 | opp->brr1 = -1; |
| 1589 | opp->mpic_mode_mask = GCR_MODE_MIXED; |
| 1590 | |
| 1591 | if (opp->nb_cpus != 1) { |
| 1592 | error_setg(errp, "Only UP supported today"); |
| 1593 | return; |
| 1594 | } |
| 1595 | |
| 1596 | map_list(opp, list_le, &list_count); |
| 1597 | break; |
Alexander Graf | d0b7263 | 2012-12-08 05:17:14 +0100 | [diff] [blame] | 1598 | } |
Alexander Graf | 780d16b | 2012-12-07 17:15:15 +0100 | [diff] [blame] | 1599 | |
Alexander Graf | d0b7263 | 2012-12-08 05:17:14 +0100 | [diff] [blame] | 1600 | for (i = 0; i < opp->nb_cpus; i++) { |
Peter Crosthwaite | aa2ac1d | 2014-08-15 01:15:10 -0700 | [diff] [blame] | 1601 | opp->dst[i].irqs = g_new0(qemu_irq, OPENPIC_OUTPUT_NB); |
Alexander Graf | d0b7263 | 2012-12-08 05:17:14 +0100 | [diff] [blame] | 1602 | for (j = 0; j < OPENPIC_OUTPUT_NB; j++) { |
Andreas Färber | cbe7201 | 2013-06-18 03:58:08 +0200 | [diff] [blame] | 1603 | sysbus_init_irq(d, &opp->dst[i].irqs[j]); |
Alexander Graf | d0b7263 | 2012-12-08 05:17:14 +0100 | [diff] [blame] | 1604 | } |
Mark Cave-Ayland | 2ada66f | 2015-02-09 22:40:51 +0000 | [diff] [blame] | 1605 | |
Mark Cave-Ayland | e5f6e73 | 2015-02-09 22:40:52 +0000 | [diff] [blame] | 1606 | opp->dst[i].raised.queue_size = IRQQUEUE_SIZE_BITS; |
Mark Cave-Ayland | 2ada66f | 2015-02-09 22:40:51 +0000 | [diff] [blame] | 1607 | opp->dst[i].raised.queue = bitmap_new(IRQQUEUE_SIZE_BITS); |
Mark Cave-Ayland | e5f6e73 | 2015-02-09 22:40:52 +0000 | [diff] [blame] | 1608 | opp->dst[i].servicing.queue_size = IRQQUEUE_SIZE_BITS; |
Mark Cave-Ayland | 2ada66f | 2015-02-09 22:40:51 +0000 | [diff] [blame] | 1609 | opp->dst[i].servicing.queue = bitmap_new(IRQQUEUE_SIZE_BITS); |
aurel32 | b716991 | 2009-03-02 16:42:04 +0000 | [diff] [blame] | 1610 | } |
| 1611 | |
Andreas Färber | cbe7201 | 2013-06-18 03:58:08 +0200 | [diff] [blame] | 1612 | sysbus_init_mmio(d, &opp->mem); |
| 1613 | qdev_init_gpio_in(dev, openpic_set_irq, opp->max_irq); |
bellard | dbda808 | 2004-06-15 21:38:40 +0000 | [diff] [blame] | 1614 | } |
Alexander Graf | d0b7263 | 2012-12-08 05:17:14 +0100 | [diff] [blame] | 1615 | |
| 1616 | static Property openpic_properties[] = { |
| 1617 | DEFINE_PROP_UINT32("model", OpenPICState, model, OPENPIC_MODEL_FSL_MPIC_20), |
| 1618 | DEFINE_PROP_UINT32("nb_cpus", OpenPICState, nb_cpus, 1), |
| 1619 | DEFINE_PROP_END_OF_LIST(), |
| 1620 | }; |
| 1621 | |
Andreas Färber | cbe7201 | 2013-06-18 03:58:08 +0200 | [diff] [blame] | 1622 | static void openpic_class_init(ObjectClass *oc, void *data) |
Alexander Graf | d0b7263 | 2012-12-08 05:17:14 +0100 | [diff] [blame] | 1623 | { |
Andreas Färber | cbe7201 | 2013-06-18 03:58:08 +0200 | [diff] [blame] | 1624 | DeviceClass *dc = DEVICE_CLASS(oc); |
Alexander Graf | d0b7263 | 2012-12-08 05:17:14 +0100 | [diff] [blame] | 1625 | |
Andreas Färber | cbe7201 | 2013-06-18 03:58:08 +0200 | [diff] [blame] | 1626 | dc->realize = openpic_realize; |
Alexander Graf | d0b7263 | 2012-12-08 05:17:14 +0100 | [diff] [blame] | 1627 | dc->props = openpic_properties; |
| 1628 | dc->reset = openpic_reset; |
Mark Cave-Ayland | e5f6e73 | 2015-02-09 22:40:52 +0000 | [diff] [blame] | 1629 | dc->vmsd = &vmstate_openpic; |
Laurent Vivier | 29f8dd6 | 2015-09-26 18:22:12 +0200 | [diff] [blame] | 1630 | set_bit(DEVICE_CATEGORY_MISC, dc->categories); |
Alexander Graf | d0b7263 | 2012-12-08 05:17:14 +0100 | [diff] [blame] | 1631 | } |
| 1632 | |
Andreas Färber | 8c43a6f | 2013-01-10 16:19:07 +0100 | [diff] [blame] | 1633 | static const TypeInfo openpic_info = { |
Andreas Färber | e176634 | 2013-06-18 03:58:07 +0200 | [diff] [blame] | 1634 | .name = TYPE_OPENPIC, |
Alexander Graf | d0b7263 | 2012-12-08 05:17:14 +0100 | [diff] [blame] | 1635 | .parent = TYPE_SYS_BUS_DEVICE, |
| 1636 | .instance_size = sizeof(OpenPICState), |
Andreas Färber | cbe7201 | 2013-06-18 03:58:08 +0200 | [diff] [blame] | 1637 | .instance_init = openpic_init, |
Alexander Graf | d0b7263 | 2012-12-08 05:17:14 +0100 | [diff] [blame] | 1638 | .class_init = openpic_class_init, |
| 1639 | }; |
| 1640 | |
| 1641 | static void openpic_register_types(void) |
| 1642 | { |
| 1643 | type_register_static(&openpic_info); |
| 1644 | } |
| 1645 | |
| 1646 | type_init(openpic_register_types) |