bellard | ab93bbe | 2003-08-10 21:35:13 +0000 | [diff] [blame] | 1 | /* |
| 2 | * common defines for all CPUs |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 3 | * |
bellard | ab93bbe | 2003-08-10 21:35:13 +0000 | [diff] [blame] | 4 | * Copyright (c) 2003 Fabrice Bellard |
| 5 | * |
| 6 | * This library is free software; you can redistribute it and/or |
| 7 | * modify it under the terms of the GNU Lesser General Public |
| 8 | * License as published by the Free Software Foundation; either |
| 9 | * version 2 of the License, or (at your option) any later version. |
| 10 | * |
| 11 | * This library is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
| 14 | * Lesser General Public License for more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU Lesser General Public |
Blue Swirl | 8167ee8 | 2009-07-16 20:47:01 +0000 | [diff] [blame] | 17 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. |
bellard | ab93bbe | 2003-08-10 21:35:13 +0000 | [diff] [blame] | 18 | */ |
| 19 | #ifndef CPU_DEFS_H |
| 20 | #define CPU_DEFS_H |
| 21 | |
pbrook | 87ecb68 | 2007-11-17 17:14:51 +0000 | [diff] [blame] | 22 | #ifndef NEED_CPU_H |
| 23 | #error cpu.h included from common code |
| 24 | #endif |
| 25 | |
bellard | ab93bbe | 2003-08-10 21:35:13 +0000 | [diff] [blame] | 26 | #include "config.h" |
| 27 | #include <setjmp.h> |
bellard | ed1c0bc | 2004-02-16 22:17:43 +0000 | [diff] [blame] | 28 | #include <inttypes.h> |
aurel32 | be214e6 | 2009-03-06 21:48:00 +0000 | [diff] [blame] | 29 | #include <signal.h> |
bellard | ed1c0bc | 2004-02-16 22:17:43 +0000 | [diff] [blame] | 30 | #include "osdep.h" |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 31 | #include "qemu-queue.h" |
Paul Brook | 1ad2134 | 2009-05-19 16:17:58 +0100 | [diff] [blame] | 32 | #include "targphys.h" |
bellard | ab93bbe | 2003-08-10 21:35:13 +0000 | [diff] [blame] | 33 | |
bellard | 35b66fc | 2004-01-24 15:26:06 +0000 | [diff] [blame] | 34 | #ifndef TARGET_LONG_BITS |
| 35 | #error TARGET_LONG_BITS must be defined before including this header |
| 36 | #endif |
| 37 | |
| 38 | #define TARGET_LONG_SIZE (TARGET_LONG_BITS / 8) |
| 39 | |
bellard | ab6d960 | 2004-04-25 21:25:15 +0000 | [diff] [blame] | 40 | /* target_ulong is the type of a virtual address */ |
bellard | 35b66fc | 2004-01-24 15:26:06 +0000 | [diff] [blame] | 41 | #if TARGET_LONG_SIZE == 4 |
| 42 | typedef int32_t target_long; |
| 43 | typedef uint32_t target_ulong; |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 44 | #define TARGET_FMT_lx "%08x" |
j_mayer | b62b461 | 2007-04-04 07:58:14 +0000 | [diff] [blame] | 45 | #define TARGET_FMT_ld "%d" |
j_mayer | 71c8b8f | 2007-09-19 05:46:03 +0000 | [diff] [blame] | 46 | #define TARGET_FMT_lu "%u" |
bellard | 35b66fc | 2004-01-24 15:26:06 +0000 | [diff] [blame] | 47 | #elif TARGET_LONG_SIZE == 8 |
| 48 | typedef int64_t target_long; |
| 49 | typedef uint64_t target_ulong; |
bellard | 26a7646 | 2006-06-25 18:15:32 +0000 | [diff] [blame] | 50 | #define TARGET_FMT_lx "%016" PRIx64 |
j_mayer | b62b461 | 2007-04-04 07:58:14 +0000 | [diff] [blame] | 51 | #define TARGET_FMT_ld "%" PRId64 |
j_mayer | 71c8b8f | 2007-09-19 05:46:03 +0000 | [diff] [blame] | 52 | #define TARGET_FMT_lu "%" PRIu64 |
bellard | 35b66fc | 2004-01-24 15:26:06 +0000 | [diff] [blame] | 53 | #else |
| 54 | #error TARGET_LONG_SIZE undefined |
| 55 | #endif |
| 56 | |
bellard | f193c79 | 2004-03-21 17:06:25 +0000 | [diff] [blame] | 57 | #define HOST_LONG_SIZE (HOST_LONG_BITS / 8) |
| 58 | |
bellard | 2be0071 | 2005-07-02 22:09:27 +0000 | [diff] [blame] | 59 | #define EXCP_INTERRUPT 0x10000 /* async interruption */ |
| 60 | #define EXCP_HLT 0x10001 /* hlt instruction reached */ |
| 61 | #define EXCP_DEBUG 0x10002 /* cpu stopped after a breakpoint or singlestep */ |
bellard | 5a1e3cf | 2005-11-23 21:02:53 +0000 | [diff] [blame] | 62 | #define EXCP_HALTED 0x10003 /* cpu is halted (waiting for external event) */ |
bellard | ab93bbe | 2003-08-10 21:35:13 +0000 | [diff] [blame] | 63 | |
bellard | a316d33 | 2005-11-20 10:32:34 +0000 | [diff] [blame] | 64 | #define TB_JMP_CACHE_BITS 12 |
| 65 | #define TB_JMP_CACHE_SIZE (1 << TB_JMP_CACHE_BITS) |
| 66 | |
pbrook | b362e5e | 2006-11-12 20:40:55 +0000 | [diff] [blame] | 67 | /* Only the bottom TB_JMP_PAGE_BITS of the jump cache hash bits vary for |
| 68 | addresses on the same page. The top bits are the same. This allows |
| 69 | TLB invalidation to quickly clear a subset of the hash table. */ |
| 70 | #define TB_JMP_PAGE_BITS (TB_JMP_CACHE_BITS / 2) |
| 71 | #define TB_JMP_PAGE_SIZE (1 << TB_JMP_PAGE_BITS) |
| 72 | #define TB_JMP_ADDR_MASK (TB_JMP_PAGE_SIZE - 1) |
| 73 | #define TB_JMP_PAGE_MASK (TB_JMP_CACHE_SIZE - TB_JMP_PAGE_SIZE) |
| 74 | |
bellard | 84b7b8e | 2005-11-28 21:19:04 +0000 | [diff] [blame] | 75 | #define CPU_TLB_BITS 8 |
| 76 | #define CPU_TLB_SIZE (1 << CPU_TLB_BITS) |
bellard | ab93bbe | 2003-08-10 21:35:13 +0000 | [diff] [blame] | 77 | |
bellard | d656469 | 2008-01-31 09:22:27 +0000 | [diff] [blame] | 78 | #if TARGET_PHYS_ADDR_BITS == 32 && TARGET_LONG_BITS == 32 |
| 79 | #define CPU_TLB_ENTRY_BITS 4 |
| 80 | #else |
| 81 | #define CPU_TLB_ENTRY_BITS 5 |
| 82 | #endif |
| 83 | |
bellard | ab93bbe | 2003-08-10 21:35:13 +0000 | [diff] [blame] | 84 | typedef struct CPUTLBEntry { |
pbrook | 0f459d1 | 2008-06-09 00:20:13 +0000 | [diff] [blame] | 85 | /* bit TARGET_LONG_BITS to TARGET_PAGE_BITS : virtual address |
| 86 | bit TARGET_PAGE_BITS-1..4 : Nonzero for accesses that should not |
| 87 | go directly to ram. |
bellard | db8d746 | 2003-10-27 21:12:17 +0000 | [diff] [blame] | 88 | bit 3 : indicates that the entry is invalid |
| 89 | bit 2..0 : zero |
| 90 | */ |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 91 | target_ulong addr_read; |
| 92 | target_ulong addr_write; |
| 93 | target_ulong addr_code; |
pbrook | 0f459d1 | 2008-06-09 00:20:13 +0000 | [diff] [blame] | 94 | /* Addend to virtual address to get physical address. IO accesses |
pbrook | ee50add | 2008-11-29 13:33:23 +0000 | [diff] [blame] | 95 | use the corresponding iotlb value. */ |
bellard | d656469 | 2008-01-31 09:22:27 +0000 | [diff] [blame] | 96 | #if TARGET_PHYS_ADDR_BITS == 64 |
| 97 | /* on i386 Linux make sure it is aligned */ |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 98 | target_phys_addr_t addend __attribute__((aligned(8))); |
bellard | d656469 | 2008-01-31 09:22:27 +0000 | [diff] [blame] | 99 | #else |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 100 | target_phys_addr_t addend; |
bellard | d656469 | 2008-01-31 09:22:27 +0000 | [diff] [blame] | 101 | #endif |
| 102 | /* padding to get a power of two size */ |
| 103 | uint8_t dummy[(1 << CPU_TLB_ENTRY_BITS) - |
| 104 | (sizeof(target_ulong) * 3 + |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 105 | ((-sizeof(target_ulong) * 3) & (sizeof(target_phys_addr_t) - 1)) + |
| 106 | sizeof(target_phys_addr_t))]; |
bellard | ab93bbe | 2003-08-10 21:35:13 +0000 | [diff] [blame] | 107 | } CPUTLBEntry; |
| 108 | |
Juan Quintela | e2542fe | 2009-07-27 16:13:06 +0200 | [diff] [blame] | 109 | #ifdef HOST_WORDS_BIGENDIAN |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 110 | typedef struct icount_decr_u16 { |
| 111 | uint16_t high; |
| 112 | uint16_t low; |
| 113 | } icount_decr_u16; |
| 114 | #else |
| 115 | typedef struct icount_decr_u16 { |
| 116 | uint16_t low; |
| 117 | uint16_t high; |
| 118 | } icount_decr_u16; |
| 119 | #endif |
| 120 | |
aliguori | 7ba1e61 | 2008-11-05 16:04:33 +0000 | [diff] [blame] | 121 | struct kvm_run; |
| 122 | struct KVMState; |
| 123 | |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 124 | typedef struct CPUBreakpoint { |
| 125 | target_ulong pc; |
| 126 | int flags; /* BP_* */ |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 127 | QTAILQ_ENTRY(CPUBreakpoint) entry; |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 128 | } CPUBreakpoint; |
| 129 | |
| 130 | typedef struct CPUWatchpoint { |
| 131 | target_ulong vaddr; |
| 132 | target_ulong len_mask; |
| 133 | int flags; /* BP_* */ |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 134 | QTAILQ_ENTRY(CPUWatchpoint) entry; |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 135 | } CPUWatchpoint; |
| 136 | |
blueswir1 | a20e31d | 2008-04-08 19:29:54 +0000 | [diff] [blame] | 137 | #define CPU_TEMP_BUF_NLONGS 128 |
bellard | a316d33 | 2005-11-20 10:32:34 +0000 | [diff] [blame] | 138 | #define CPU_COMMON \ |
| 139 | struct TranslationBlock *current_tb; /* currently executing TB */ \ |
| 140 | /* soft mmu support */ \ |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 141 | /* in order to avoid passing too many arguments to the MMIO \ |
| 142 | helpers, we store some rarely used information in the CPU \ |
bellard | a316d33 | 2005-11-20 10:32:34 +0000 | [diff] [blame] | 143 | context) */ \ |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 144 | unsigned long mem_io_pc; /* host pc at which the memory was \ |
| 145 | accessed */ \ |
| 146 | target_ulong mem_io_vaddr; /* target virtual addr at which the \ |
| 147 | memory was accessed */ \ |
pbrook | 9656f32 | 2008-07-01 20:01:19 +0000 | [diff] [blame] | 148 | uint32_t halted; /* Nonzero if the CPU is in suspend state */ \ |
aliguori | d6dc3d4 | 2009-04-24 18:04:07 +0000 | [diff] [blame] | 149 | uint32_t stop; /* Stop request */ \ |
| 150 | uint32_t stopped; /* Artificially stopped */ \ |
pbrook | 9656f32 | 2008-07-01 20:01:19 +0000 | [diff] [blame] | 151 | uint32_t interrupt_request; \ |
aurel32 | be214e6 | 2009-03-06 21:48:00 +0000 | [diff] [blame] | 152 | volatile sig_atomic_t exit_request; \ |
ths | 623a930 | 2007-10-28 19:45:05 +0000 | [diff] [blame] | 153 | /* The meaning of the MMU modes is defined in the target code. */ \ |
j_mayer | 6fa4cea | 2007-04-05 06:43:27 +0000 | [diff] [blame] | 154 | CPUTLBEntry tlb_table[NB_MMU_MODES][CPU_TLB_SIZE]; \ |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 155 | target_phys_addr_t iotlb[NB_MMU_MODES][CPU_TLB_SIZE]; \ |
bellard | a316d33 | 2005-11-20 10:32:34 +0000 | [diff] [blame] | 156 | struct TranslationBlock *tb_jmp_cache[TB_JMP_CACHE_SIZE]; \ |
blueswir1 | a20e31d | 2008-04-08 19:29:54 +0000 | [diff] [blame] | 157 | /* buffer for temporaries in the code generator */ \ |
| 158 | long temp_buf[CPU_TEMP_BUF_NLONGS]; \ |
bellard | a316d33 | 2005-11-20 10:32:34 +0000 | [diff] [blame] | 159 | \ |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 160 | int64_t icount_extra; /* Instructions until next timer event. */ \ |
| 161 | /* Number of cycles left, with interrupt flag in high bit. \ |
| 162 | This allows a single read-compare-cbranch-write sequence to test \ |
| 163 | for both decrementer underflow and exceptions. */ \ |
| 164 | union { \ |
| 165 | uint32_t u32; \ |
| 166 | icount_decr_u16 u16; \ |
| 167 | } icount_decr; \ |
| 168 | uint32_t can_do_io; /* nonzero if memory mapped IO is safe. */ \ |
| 169 | \ |
bellard | a316d33 | 2005-11-20 10:32:34 +0000 | [diff] [blame] | 170 | /* from this point: preserved by CPU reset */ \ |
| 171 | /* ice debug support */ \ |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 172 | QTAILQ_HEAD(breakpoints_head, CPUBreakpoint) breakpoints; \ |
bellard | a316d33 | 2005-11-20 10:32:34 +0000 | [diff] [blame] | 173 | int singlestep_enabled; \ |
| 174 | \ |
Blue Swirl | 72cf2d4 | 2009-09-12 07:36:22 +0000 | [diff] [blame] | 175 | QTAILQ_HEAD(watchpoints_head, CPUWatchpoint) watchpoints; \ |
aliguori | a1d1bb3 | 2008-11-18 20:07:32 +0000 | [diff] [blame] | 176 | CPUWatchpoint *watchpoint_hit; \ |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 177 | \ |
pbrook | 56aebc8 | 2008-10-11 17:55:29 +0000 | [diff] [blame] | 178 | struct GDBRegisterState *gdb_regs; \ |
| 179 | \ |
bellard | 9133e39 | 2008-05-29 10:08:06 +0000 | [diff] [blame] | 180 | /* Core interrupt code */ \ |
| 181 | jmp_buf jmp_env; \ |
| 182 | int exception_index; \ |
| 183 | \ |
pbrook | c276471 | 2009-03-07 15:24:59 +0000 | [diff] [blame] | 184 | CPUState *next_cpu; /* next CPU sharing TB cache */ \ |
bellard | 6a00d60 | 2005-11-21 23:25:50 +0000 | [diff] [blame] | 185 | int cpu_index; /* CPU index (informative) */ \ |
Nathan Froyd | 1e9fa73 | 2009-06-03 11:33:08 -0700 | [diff] [blame] | 186 | uint32_t host_tid; /* host thread ID */ \ |
aliguori | 268a362 | 2009-04-21 22:30:27 +0000 | [diff] [blame] | 187 | int numa_node; /* NUMA node this cpu is belonging to */ \ |
Andre Przywara | dc6b1c0 | 2009-08-19 15:42:40 +0200 | [diff] [blame] | 188 | int nr_cores; /* number of cores within this CPU package */ \ |
| 189 | int nr_threads;/* number of threads within this CPU */ \ |
pbrook | d597536 | 2008-06-07 20:50:51 +0000 | [diff] [blame] | 190 | int running; /* Nonzero if cpu is currently running(usermode). */ \ |
bellard | a316d33 | 2005-11-20 10:32:34 +0000 | [diff] [blame] | 191 | /* user data */ \ |
ths | 01ba981 | 2007-12-09 02:22:57 +0000 | [diff] [blame] | 192 | void *opaque; \ |
| 193 | \ |
aliguori | d6dc3d4 | 2009-04-24 18:04:07 +0000 | [diff] [blame] | 194 | uint32_t created; \ |
| 195 | struct QemuThread *thread; \ |
| 196 | struct QemuCond *halt_cond; \ |
aliguori | 7ba1e61 | 2008-11-05 16:04:33 +0000 | [diff] [blame] | 197 | const char *cpu_model_str; \ |
| 198 | struct KVMState *kvm_state; \ |
| 199 | struct kvm_run *kvm_run; \ |
| 200 | int kvm_fd; |
bellard | a316d33 | 2005-11-20 10:32:34 +0000 | [diff] [blame] | 201 | |
bellard | ab93bbe | 2003-08-10 21:35:13 +0000 | [diff] [blame] | 202 | #endif |