blob: efd4cfc3c739b43c31a9f2284449ef853ef026fa [file] [log] [blame]
pbrooke6e59062006-10-22 00:18:54 +00001/*
2 * m68k translation
ths5fafdf22007-09-16 21:08:06 +00003 *
pbrook06338792007-05-23 19:58:11 +00004 * Copyright (c) 2005-2007 CodeSourcery
pbrooke6e59062006-10-22 00:18:54 +00005 * Written by Paul Brook
6 *
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
11 *
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * General Public License for more details.
16 *
17 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000018 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
pbrooke6e59062006-10-22 00:18:54 +000019 */
pbrooke6e59062006-10-22 00:18:54 +000020
pbrooke6e59062006-10-22 00:18:54 +000021#include "cpu.h"
Paolo Bonzini76cad712012-10-24 11:12:21 +020022#include "disas/disas.h"
bellard57fec1f2008-02-01 10:50:11 +000023#include "tcg-op.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010024#include "qemu/log.h"
Paolo Bonzinif08b6172014-03-28 19:42:10 +010025#include "exec/cpu_ldst.h"
pbrooke1f38082008-05-24 22:29:16 +000026
Richard Henderson2ef61752014-04-07 22:31:41 -070027#include "exec/helper-proto.h"
28#include "exec/helper-gen.h"
pbrooke6e59062006-10-22 00:18:54 +000029
Lluís Vilanovaa7e30d82014-05-30 14:12:25 +020030#include "trace-tcg.h"
31
32
pbrook06338792007-05-23 19:58:11 +000033//#define DEBUG_DISPATCH 1
34
pbrook815a6742008-07-10 17:17:54 +000035/* Fake floating point. */
pbrook815a6742008-07-10 17:17:54 +000036#define tcg_gen_mov_f64 tcg_gen_mov_i64
pbrook815a6742008-07-10 17:17:54 +000037#define tcg_gen_qemu_ldf64 tcg_gen_qemu_ld64
pbrook815a6742008-07-10 17:17:54 +000038#define tcg_gen_qemu_stf64 tcg_gen_qemu_st64
pbrook815a6742008-07-10 17:17:54 +000039
pbrooke1f38082008-05-24 22:29:16 +000040#define DEFO32(name, offset) static TCGv QREG_##name;
pbrooka7812ae2008-11-17 14:43:54 +000041#define DEFO64(name, offset) static TCGv_i64 QREG_##name;
42#define DEFF64(name, offset) static TCGv_i64 QREG_##name;
pbrooke1f38082008-05-24 22:29:16 +000043#include "qregs.def"
44#undef DEFO32
45#undef DEFO64
46#undef DEFF64
47
Andreas Färber259186a2013-01-17 18:51:17 +010048static TCGv_i32 cpu_halted;
Andreas Färber27103422013-08-26 08:31:06 +020049static TCGv_i32 cpu_exception_index;
Andreas Färber259186a2013-01-17 18:51:17 +010050
pbrooka7812ae2008-11-17 14:43:54 +000051static TCGv_ptr cpu_env;
pbrooke1f38082008-05-24 22:29:16 +000052
53static char cpu_reg_names[3*8*3 + 5*4];
54static TCGv cpu_dregs[8];
55static TCGv cpu_aregs[8];
pbrooka7812ae2008-11-17 14:43:54 +000056static TCGv_i64 cpu_fregs[8];
57static TCGv_i64 cpu_macc[4];
pbrooke1f38082008-05-24 22:29:16 +000058
59#define DREG(insn, pos) cpu_dregs[((insn) >> (pos)) & 7]
60#define AREG(insn, pos) cpu_aregs[((insn) >> (pos)) & 7]
61#define FREG(insn, pos) cpu_fregs[((insn) >> (pos)) & 7]
62#define MACREG(acc) cpu_macc[acc]
63#define QREG_SP cpu_aregs[7]
64
65static TCGv NULL_QREG;
pbrooka7812ae2008-11-17 14:43:54 +000066#define IS_NULL_QREG(t) (TCGV_EQUAL(t, NULL_QREG))
pbrooke1f38082008-05-24 22:29:16 +000067/* Used to distinguish stores from bad addressing modes. */
68static TCGv store_dummy;
69
Paolo Bonzini022c62c2012-12-17 18:19:49 +010070#include "exec/gen-icount.h"
pbrook2e70f6e2008-06-29 01:03:05 +000071
pbrooke1f38082008-05-24 22:29:16 +000072void m68k_tcg_init(void)
73{
74 char *p;
75 int i;
76
Andreas Färber2b3e3cf2012-03-14 01:38:22 +010077#define DEFO32(name, offset) QREG_##name = tcg_global_mem_new_i32(TCG_AREG0, offsetof(CPUM68KState, offset), #name);
78#define DEFO64(name, offset) QREG_##name = tcg_global_mem_new_i64(TCG_AREG0, offsetof(CPUM68KState, offset), #name);
pbrooke1f38082008-05-24 22:29:16 +000079#define DEFF64(name, offset) DEFO64(name, offset)
80#include "qregs.def"
81#undef DEFO32
82#undef DEFO64
83#undef DEFF64
84
Andreas Färber259186a2013-01-17 18:51:17 +010085 cpu_halted = tcg_global_mem_new_i32(TCG_AREG0,
86 -offsetof(M68kCPU, env) +
87 offsetof(CPUState, halted), "HALTED");
Andreas Färber27103422013-08-26 08:31:06 +020088 cpu_exception_index = tcg_global_mem_new_i32(TCG_AREG0,
89 -offsetof(M68kCPU, env) +
90 offsetof(CPUState, exception_index),
91 "EXCEPTION");
Andreas Färber259186a2013-01-17 18:51:17 +010092
pbrooka7812ae2008-11-17 14:43:54 +000093 cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env");
pbrooke1f38082008-05-24 22:29:16 +000094
95 p = cpu_reg_names;
96 for (i = 0; i < 8; i++) {
97 sprintf(p, "D%d", i);
pbrooka7812ae2008-11-17 14:43:54 +000098 cpu_dregs[i] = tcg_global_mem_new(TCG_AREG0,
pbrooke1f38082008-05-24 22:29:16 +000099 offsetof(CPUM68KState, dregs[i]), p);
100 p += 3;
101 sprintf(p, "A%d", i);
pbrooka7812ae2008-11-17 14:43:54 +0000102 cpu_aregs[i] = tcg_global_mem_new(TCG_AREG0,
pbrooke1f38082008-05-24 22:29:16 +0000103 offsetof(CPUM68KState, aregs[i]), p);
104 p += 3;
105 sprintf(p, "F%d", i);
pbrooka7812ae2008-11-17 14:43:54 +0000106 cpu_fregs[i] = tcg_global_mem_new_i64(TCG_AREG0,
pbrooke1f38082008-05-24 22:29:16 +0000107 offsetof(CPUM68KState, fregs[i]), p);
108 p += 3;
109 }
110 for (i = 0; i < 4; i++) {
111 sprintf(p, "ACC%d", i);
pbrooka7812ae2008-11-17 14:43:54 +0000112 cpu_macc[i] = tcg_global_mem_new_i64(TCG_AREG0,
pbrooke1f38082008-05-24 22:29:16 +0000113 offsetof(CPUM68KState, macc[i]), p);
114 p += 5;
115 }
116
pbrooka7812ae2008-11-17 14:43:54 +0000117 NULL_QREG = tcg_global_mem_new(TCG_AREG0, -4, "NULL");
118 store_dummy = tcg_global_mem_new(TCG_AREG0, -8, "NULL");
pbrooke1f38082008-05-24 22:29:16 +0000119}
120
pbrooke6e59062006-10-22 00:18:54 +0000121/* internal defines */
122typedef struct DisasContext {
pbrooke6dbd3b2007-05-26 21:16:48 +0000123 CPUM68KState *env;
pbrook510ff0b2007-05-26 22:11:13 +0000124 target_ulong insn_pc; /* Start of the current instruction. */
pbrooke6e59062006-10-22 00:18:54 +0000125 target_ulong pc;
126 int is_jmp;
127 int cc_op;
pbrook06338792007-05-23 19:58:11 +0000128 int user;
pbrooke6e59062006-10-22 00:18:54 +0000129 uint32_t fpcr;
130 struct TranslationBlock *tb;
131 int singlestep_enabled;
pbrookc9bac222007-06-09 21:30:14 +0000132 int is_mem;
pbrooka7812ae2008-11-17 14:43:54 +0000133 TCGv_i64 mactmp;
134 int done_mac;
pbrooke6e59062006-10-22 00:18:54 +0000135} DisasContext;
136
137#define DISAS_JUMP_NEXT 4
138
pbrook06338792007-05-23 19:58:11 +0000139#if defined(CONFIG_USER_ONLY)
140#define IS_USER(s) 1
141#else
142#define IS_USER(s) s->user
143#endif
144
pbrooke6e59062006-10-22 00:18:54 +0000145/* XXX: move that elsewhere */
146/* ??? Fix exceptions. */
147static void *gen_throws_exception;
148#define gen_last_qop NULL
149
pbrooke6e59062006-10-22 00:18:54 +0000150#define OS_BYTE 0
151#define OS_WORD 1
152#define OS_LONG 2
153#define OS_SINGLE 4
154#define OS_DOUBLE 5
155
Blue Swirld4d79bb2012-09-08 10:48:20 +0000156typedef void (*disas_proc)(CPUM68KState *env, DisasContext *s, uint16_t insn);
pbrooke6e59062006-10-22 00:18:54 +0000157
pbrook06338792007-05-23 19:58:11 +0000158#ifdef DEBUG_DISPATCH
Blue Swirld4d79bb2012-09-08 10:48:20 +0000159#define DISAS_INSN(name) \
160 static void real_disas_##name(CPUM68KState *env, DisasContext *s, \
161 uint16_t insn); \
162 static void disas_##name(CPUM68KState *env, DisasContext *s, \
163 uint16_t insn) \
164 { \
165 qemu_log("Dispatch " #name "\n"); \
166 real_disas_##name(s, env, insn); \
167 } \
168 static void real_disas_##name(CPUM68KState *env, DisasContext *s, \
169 uint16_t insn)
pbrook06338792007-05-23 19:58:11 +0000170#else
Blue Swirld4d79bb2012-09-08 10:48:20 +0000171#define DISAS_INSN(name) \
172 static void disas_##name(CPUM68KState *env, DisasContext *s, \
173 uint16_t insn)
pbrook06338792007-05-23 19:58:11 +0000174#endif
pbrooke6e59062006-10-22 00:18:54 +0000175
176/* Generate a load from the specified address. Narrow values are
177 sign extended to full register width. */
pbrooke1f38082008-05-24 22:29:16 +0000178static inline TCGv gen_load(DisasContext * s, int opsize, TCGv addr, int sign)
pbrooke6e59062006-10-22 00:18:54 +0000179{
pbrooke1f38082008-05-24 22:29:16 +0000180 TCGv tmp;
181 int index = IS_USER(s);
pbrookc9bac222007-06-09 21:30:14 +0000182 s->is_mem = 1;
pbrooka7812ae2008-11-17 14:43:54 +0000183 tmp = tcg_temp_new_i32();
pbrooke6e59062006-10-22 00:18:54 +0000184 switch(opsize) {
185 case OS_BYTE:
pbrooke6e59062006-10-22 00:18:54 +0000186 if (sign)
pbrooke1f38082008-05-24 22:29:16 +0000187 tcg_gen_qemu_ld8s(tmp, addr, index);
pbrooke6e59062006-10-22 00:18:54 +0000188 else
pbrooke1f38082008-05-24 22:29:16 +0000189 tcg_gen_qemu_ld8u(tmp, addr, index);
pbrooke6e59062006-10-22 00:18:54 +0000190 break;
191 case OS_WORD:
pbrooke6e59062006-10-22 00:18:54 +0000192 if (sign)
pbrooke1f38082008-05-24 22:29:16 +0000193 tcg_gen_qemu_ld16s(tmp, addr, index);
pbrooke6e59062006-10-22 00:18:54 +0000194 else
pbrooke1f38082008-05-24 22:29:16 +0000195 tcg_gen_qemu_ld16u(tmp, addr, index);
pbrooke6e59062006-10-22 00:18:54 +0000196 break;
197 case OS_LONG:
pbrooke6e59062006-10-22 00:18:54 +0000198 case OS_SINGLE:
pbrooka7812ae2008-11-17 14:43:54 +0000199 tcg_gen_qemu_ld32u(tmp, addr, index);
pbrooke6e59062006-10-22 00:18:54 +0000200 break;
201 default:
Peter Maydell7372c2b2014-03-12 13:24:49 +0000202 g_assert_not_reached();
pbrooke6e59062006-10-22 00:18:54 +0000203 }
204 gen_throws_exception = gen_last_qop;
205 return tmp;
206}
207
pbrooka7812ae2008-11-17 14:43:54 +0000208static inline TCGv_i64 gen_load64(DisasContext * s, TCGv addr)
209{
210 TCGv_i64 tmp;
211 int index = IS_USER(s);
212 s->is_mem = 1;
213 tmp = tcg_temp_new_i64();
214 tcg_gen_qemu_ldf64(tmp, addr, index);
215 gen_throws_exception = gen_last_qop;
216 return tmp;
217}
218
pbrooke6e59062006-10-22 00:18:54 +0000219/* Generate a store. */
pbrooke1f38082008-05-24 22:29:16 +0000220static inline void gen_store(DisasContext *s, int opsize, TCGv addr, TCGv val)
pbrooke6e59062006-10-22 00:18:54 +0000221{
pbrooke1f38082008-05-24 22:29:16 +0000222 int index = IS_USER(s);
pbrookc9bac222007-06-09 21:30:14 +0000223 s->is_mem = 1;
pbrooke6e59062006-10-22 00:18:54 +0000224 switch(opsize) {
225 case OS_BYTE:
pbrooke1f38082008-05-24 22:29:16 +0000226 tcg_gen_qemu_st8(val, addr, index);
pbrooke6e59062006-10-22 00:18:54 +0000227 break;
228 case OS_WORD:
pbrooke1f38082008-05-24 22:29:16 +0000229 tcg_gen_qemu_st16(val, addr, index);
pbrooke6e59062006-10-22 00:18:54 +0000230 break;
231 case OS_LONG:
pbrooke6e59062006-10-22 00:18:54 +0000232 case OS_SINGLE:
pbrooka7812ae2008-11-17 14:43:54 +0000233 tcg_gen_qemu_st32(val, addr, index);
pbrooke6e59062006-10-22 00:18:54 +0000234 break;
235 default:
Peter Maydell7372c2b2014-03-12 13:24:49 +0000236 g_assert_not_reached();
pbrooke6e59062006-10-22 00:18:54 +0000237 }
238 gen_throws_exception = gen_last_qop;
239}
240
pbrooka7812ae2008-11-17 14:43:54 +0000241static inline void gen_store64(DisasContext *s, TCGv addr, TCGv_i64 val)
242{
243 int index = IS_USER(s);
244 s->is_mem = 1;
245 tcg_gen_qemu_stf64(val, addr, index);
246 gen_throws_exception = gen_last_qop;
247}
248
pbrooke1f38082008-05-24 22:29:16 +0000249typedef enum {
250 EA_STORE,
251 EA_LOADU,
252 EA_LOADS
253} ea_what;
254
pbrooke6e59062006-10-22 00:18:54 +0000255/* Generate an unsigned load if VAL is 0 a signed load if val is -1,
256 otherwise generate a store. */
pbrooke1f38082008-05-24 22:29:16 +0000257static TCGv gen_ldst(DisasContext *s, int opsize, TCGv addr, TCGv val,
258 ea_what what)
pbrooke6e59062006-10-22 00:18:54 +0000259{
pbrooke1f38082008-05-24 22:29:16 +0000260 if (what == EA_STORE) {
pbrook06338792007-05-23 19:58:11 +0000261 gen_store(s, opsize, addr, val);
pbrooke1f38082008-05-24 22:29:16 +0000262 return store_dummy;
pbrooke6e59062006-10-22 00:18:54 +0000263 } else {
pbrooke1f38082008-05-24 22:29:16 +0000264 return gen_load(s, opsize, addr, what == EA_LOADS);
pbrooke6e59062006-10-22 00:18:54 +0000265 }
266}
267
pbrooke6e59062006-10-22 00:18:54 +0000268/* Read a 32-bit immediate constant. */
Blue Swirld4d79bb2012-09-08 10:48:20 +0000269static inline uint32_t read_im32(CPUM68KState *env, DisasContext *s)
pbrooke6e59062006-10-22 00:18:54 +0000270{
271 uint32_t im;
Blue Swirld4d79bb2012-09-08 10:48:20 +0000272 im = ((uint32_t)cpu_lduw_code(env, s->pc)) << 16;
pbrooke6e59062006-10-22 00:18:54 +0000273 s->pc += 2;
Blue Swirld4d79bb2012-09-08 10:48:20 +0000274 im |= cpu_lduw_code(env, s->pc);
pbrooke6e59062006-10-22 00:18:54 +0000275 s->pc += 2;
276 return im;
277}
278
pbrooke6dbd3b2007-05-26 21:16:48 +0000279/* Calculate and address index. */
pbrooke1f38082008-05-24 22:29:16 +0000280static TCGv gen_addr_index(uint16_t ext, TCGv tmp)
pbrooke6dbd3b2007-05-26 21:16:48 +0000281{
pbrooke1f38082008-05-24 22:29:16 +0000282 TCGv add;
pbrooke6dbd3b2007-05-26 21:16:48 +0000283 int scale;
284
285 add = (ext & 0x8000) ? AREG(ext, 12) : DREG(ext, 12);
286 if ((ext & 0x800) == 0) {
pbrooke1f38082008-05-24 22:29:16 +0000287 tcg_gen_ext16s_i32(tmp, add);
pbrooke6dbd3b2007-05-26 21:16:48 +0000288 add = tmp;
289 }
290 scale = (ext >> 9) & 3;
291 if (scale != 0) {
pbrooke1f38082008-05-24 22:29:16 +0000292 tcg_gen_shli_i32(tmp, add, scale);
pbrooke6dbd3b2007-05-26 21:16:48 +0000293 add = tmp;
294 }
295 return add;
296}
297
pbrooke1f38082008-05-24 22:29:16 +0000298/* Handle a base + index + displacement effective addresss.
299 A NULL_QREG base means pc-relative. */
Blue Swirld4d79bb2012-09-08 10:48:20 +0000300static TCGv gen_lea_indexed(CPUM68KState *env, DisasContext *s, int opsize,
301 TCGv base)
pbrooke6dbd3b2007-05-26 21:16:48 +0000302{
303 uint32_t offset;
304 uint16_t ext;
pbrooke1f38082008-05-24 22:29:16 +0000305 TCGv add;
306 TCGv tmp;
pbrooke6dbd3b2007-05-26 21:16:48 +0000307 uint32_t bd, od;
308
309 offset = s->pc;
Blue Swirld4d79bb2012-09-08 10:48:20 +0000310 ext = cpu_lduw_code(env, s->pc);
pbrooke6dbd3b2007-05-26 21:16:48 +0000311 s->pc += 2;
312
313 if ((ext & 0x800) == 0 && !m68k_feature(s->env, M68K_FEATURE_WORD_INDEX))
pbrooke1f38082008-05-24 22:29:16 +0000314 return NULL_QREG;
pbrooke6dbd3b2007-05-26 21:16:48 +0000315
316 if (ext & 0x100) {
317 /* full extension word format */
318 if (!m68k_feature(s->env, M68K_FEATURE_EXT_FULL))
pbrooke1f38082008-05-24 22:29:16 +0000319 return NULL_QREG;
pbrooke6dbd3b2007-05-26 21:16:48 +0000320
321 if ((ext & 0x30) > 0x10) {
322 /* base displacement */
323 if ((ext & 0x30) == 0x20) {
Blue Swirld4d79bb2012-09-08 10:48:20 +0000324 bd = (int16_t)cpu_lduw_code(env, s->pc);
pbrooke6dbd3b2007-05-26 21:16:48 +0000325 s->pc += 2;
326 } else {
Blue Swirld4d79bb2012-09-08 10:48:20 +0000327 bd = read_im32(env, s);
pbrooke6dbd3b2007-05-26 21:16:48 +0000328 }
329 } else {
330 bd = 0;
331 }
pbrooka7812ae2008-11-17 14:43:54 +0000332 tmp = tcg_temp_new();
pbrooke6dbd3b2007-05-26 21:16:48 +0000333 if ((ext & 0x44) == 0) {
334 /* pre-index */
335 add = gen_addr_index(ext, tmp);
336 } else {
pbrooke1f38082008-05-24 22:29:16 +0000337 add = NULL_QREG;
pbrooke6dbd3b2007-05-26 21:16:48 +0000338 }
339 if ((ext & 0x80) == 0) {
340 /* base not suppressed */
pbrooke1f38082008-05-24 22:29:16 +0000341 if (IS_NULL_QREG(base)) {
Laurent Vivier351326a2011-03-25 09:36:36 +0000342 base = tcg_const_i32(offset + bd);
pbrooke6dbd3b2007-05-26 21:16:48 +0000343 bd = 0;
344 }
pbrooke1f38082008-05-24 22:29:16 +0000345 if (!IS_NULL_QREG(add)) {
346 tcg_gen_add_i32(tmp, add, base);
pbrooke6dbd3b2007-05-26 21:16:48 +0000347 add = tmp;
348 } else {
349 add = base;
350 }
351 }
pbrooke1f38082008-05-24 22:29:16 +0000352 if (!IS_NULL_QREG(add)) {
pbrooke6dbd3b2007-05-26 21:16:48 +0000353 if (bd != 0) {
pbrooke1f38082008-05-24 22:29:16 +0000354 tcg_gen_addi_i32(tmp, add, bd);
pbrooke6dbd3b2007-05-26 21:16:48 +0000355 add = tmp;
356 }
357 } else {
Laurent Vivier351326a2011-03-25 09:36:36 +0000358 add = tcg_const_i32(bd);
pbrooke6dbd3b2007-05-26 21:16:48 +0000359 }
360 if ((ext & 3) != 0) {
361 /* memory indirect */
362 base = gen_load(s, OS_LONG, add, 0);
363 if ((ext & 0x44) == 4) {
364 add = gen_addr_index(ext, tmp);
pbrooke1f38082008-05-24 22:29:16 +0000365 tcg_gen_add_i32(tmp, add, base);
pbrooke6dbd3b2007-05-26 21:16:48 +0000366 add = tmp;
367 } else {
368 add = base;
369 }
370 if ((ext & 3) > 1) {
371 /* outer displacement */
372 if ((ext & 3) == 2) {
Blue Swirld4d79bb2012-09-08 10:48:20 +0000373 od = (int16_t)cpu_lduw_code(env, s->pc);
pbrooke6dbd3b2007-05-26 21:16:48 +0000374 s->pc += 2;
375 } else {
Blue Swirld4d79bb2012-09-08 10:48:20 +0000376 od = read_im32(env, s);
pbrooke6dbd3b2007-05-26 21:16:48 +0000377 }
378 } else {
379 od = 0;
380 }
381 if (od != 0) {
pbrooke1f38082008-05-24 22:29:16 +0000382 tcg_gen_addi_i32(tmp, add, od);
pbrooke6dbd3b2007-05-26 21:16:48 +0000383 add = tmp;
384 }
385 }
386 } else {
387 /* brief extension word format */
pbrooka7812ae2008-11-17 14:43:54 +0000388 tmp = tcg_temp_new();
pbrooke6dbd3b2007-05-26 21:16:48 +0000389 add = gen_addr_index(ext, tmp);
pbrooke1f38082008-05-24 22:29:16 +0000390 if (!IS_NULL_QREG(base)) {
391 tcg_gen_add_i32(tmp, add, base);
pbrooke6dbd3b2007-05-26 21:16:48 +0000392 if ((int8_t)ext)
pbrooke1f38082008-05-24 22:29:16 +0000393 tcg_gen_addi_i32(tmp, tmp, (int8_t)ext);
pbrooke6dbd3b2007-05-26 21:16:48 +0000394 } else {
pbrooke1f38082008-05-24 22:29:16 +0000395 tcg_gen_addi_i32(tmp, add, offset + (int8_t)ext);
pbrooke6dbd3b2007-05-26 21:16:48 +0000396 }
397 add = tmp;
398 }
399 return add;
400}
pbrooke6e59062006-10-22 00:18:54 +0000401
402/* Update the CPU env CC_OP state. */
403static inline void gen_flush_cc_op(DisasContext *s)
404{
405 if (s->cc_op != CC_OP_DYNAMIC)
pbrooke1f38082008-05-24 22:29:16 +0000406 tcg_gen_movi_i32(QREG_CC_OP, s->cc_op);
pbrooke6e59062006-10-22 00:18:54 +0000407}
408
409/* Evaluate all the CC flags. */
410static inline void gen_flush_flags(DisasContext *s)
411{
412 if (s->cc_op == CC_OP_FLAGS)
413 return;
pbrook0cf5c672007-06-09 20:48:46 +0000414 gen_flush_cc_op(s);
pbrooke1f38082008-05-24 22:29:16 +0000415 gen_helper_flush_flags(cpu_env, QREG_CC_OP);
pbrooke6e59062006-10-22 00:18:54 +0000416 s->cc_op = CC_OP_FLAGS;
417}
418
pbrooke1f38082008-05-24 22:29:16 +0000419static void gen_logic_cc(DisasContext *s, TCGv val)
420{
421 tcg_gen_mov_i32(QREG_CC_DEST, val);
422 s->cc_op = CC_OP_LOGIC;
423}
424
425static void gen_update_cc_add(TCGv dest, TCGv src)
426{
427 tcg_gen_mov_i32(QREG_CC_DEST, dest);
428 tcg_gen_mov_i32(QREG_CC_SRC, src);
429}
430
pbrooke6e59062006-10-22 00:18:54 +0000431static inline int opsize_bytes(int opsize)
432{
433 switch (opsize) {
434 case OS_BYTE: return 1;
435 case OS_WORD: return 2;
436 case OS_LONG: return 4;
437 case OS_SINGLE: return 4;
438 case OS_DOUBLE: return 8;
439 default:
Peter Maydell7372c2b2014-03-12 13:24:49 +0000440 g_assert_not_reached();
pbrooke6e59062006-10-22 00:18:54 +0000441 }
442}
443
444/* Assign value to a register. If the width is less than the register width
445 only the low part of the register is set. */
pbrooke1f38082008-05-24 22:29:16 +0000446static void gen_partset_reg(int opsize, TCGv reg, TCGv val)
pbrooke6e59062006-10-22 00:18:54 +0000447{
pbrooke1f38082008-05-24 22:29:16 +0000448 TCGv tmp;
pbrooke6e59062006-10-22 00:18:54 +0000449 switch (opsize) {
450 case OS_BYTE:
pbrooke1f38082008-05-24 22:29:16 +0000451 tcg_gen_andi_i32(reg, reg, 0xffffff00);
pbrooka7812ae2008-11-17 14:43:54 +0000452 tmp = tcg_temp_new();
pbrooke1f38082008-05-24 22:29:16 +0000453 tcg_gen_ext8u_i32(tmp, val);
454 tcg_gen_or_i32(reg, reg, tmp);
pbrooke6e59062006-10-22 00:18:54 +0000455 break;
456 case OS_WORD:
pbrooke1f38082008-05-24 22:29:16 +0000457 tcg_gen_andi_i32(reg, reg, 0xffff0000);
pbrooka7812ae2008-11-17 14:43:54 +0000458 tmp = tcg_temp_new();
pbrooke1f38082008-05-24 22:29:16 +0000459 tcg_gen_ext16u_i32(tmp, val);
460 tcg_gen_or_i32(reg, reg, tmp);
pbrooke6e59062006-10-22 00:18:54 +0000461 break;
462 case OS_LONG:
pbrooke6e59062006-10-22 00:18:54 +0000463 case OS_SINGLE:
pbrooka7812ae2008-11-17 14:43:54 +0000464 tcg_gen_mov_i32(reg, val);
pbrooke6e59062006-10-22 00:18:54 +0000465 break;
466 default:
Peter Maydell7372c2b2014-03-12 13:24:49 +0000467 g_assert_not_reached();
pbrooke6e59062006-10-22 00:18:54 +0000468 }
469}
470
471/* Sign or zero extend a value. */
pbrooke1f38082008-05-24 22:29:16 +0000472static inline TCGv gen_extend(TCGv val, int opsize, int sign)
pbrooke6e59062006-10-22 00:18:54 +0000473{
pbrooke1f38082008-05-24 22:29:16 +0000474 TCGv tmp;
pbrooke6e59062006-10-22 00:18:54 +0000475
476 switch (opsize) {
477 case OS_BYTE:
pbrooka7812ae2008-11-17 14:43:54 +0000478 tmp = tcg_temp_new();
pbrooke6e59062006-10-22 00:18:54 +0000479 if (sign)
pbrooke1f38082008-05-24 22:29:16 +0000480 tcg_gen_ext8s_i32(tmp, val);
pbrooke6e59062006-10-22 00:18:54 +0000481 else
pbrooke1f38082008-05-24 22:29:16 +0000482 tcg_gen_ext8u_i32(tmp, val);
pbrooke6e59062006-10-22 00:18:54 +0000483 break;
484 case OS_WORD:
pbrooka7812ae2008-11-17 14:43:54 +0000485 tmp = tcg_temp_new();
pbrooke6e59062006-10-22 00:18:54 +0000486 if (sign)
pbrooke1f38082008-05-24 22:29:16 +0000487 tcg_gen_ext16s_i32(tmp, val);
pbrooke6e59062006-10-22 00:18:54 +0000488 else
pbrooke1f38082008-05-24 22:29:16 +0000489 tcg_gen_ext16u_i32(tmp, val);
pbrooke6e59062006-10-22 00:18:54 +0000490 break;
491 case OS_LONG:
pbrooke6e59062006-10-22 00:18:54 +0000492 case OS_SINGLE:
pbrooka7812ae2008-11-17 14:43:54 +0000493 tmp = val;
pbrooke6e59062006-10-22 00:18:54 +0000494 break;
495 default:
Peter Maydell7372c2b2014-03-12 13:24:49 +0000496 g_assert_not_reached();
pbrooke6e59062006-10-22 00:18:54 +0000497 }
498 return tmp;
499}
500
501/* Generate code for an "effective address". Does not adjust the base
aurel321addc7c2008-11-30 16:25:37 +0000502 register for autoincrement addressing modes. */
Blue Swirld4d79bb2012-09-08 10:48:20 +0000503static TCGv gen_lea(CPUM68KState *env, DisasContext *s, uint16_t insn,
504 int opsize)
pbrooke6e59062006-10-22 00:18:54 +0000505{
pbrooke1f38082008-05-24 22:29:16 +0000506 TCGv reg;
507 TCGv tmp;
pbrooke6e59062006-10-22 00:18:54 +0000508 uint16_t ext;
509 uint32_t offset;
510
pbrooke6e59062006-10-22 00:18:54 +0000511 switch ((insn >> 3) & 7) {
512 case 0: /* Data register direct. */
513 case 1: /* Address register direct. */
pbrooke1f38082008-05-24 22:29:16 +0000514 return NULL_QREG;
pbrooke6e59062006-10-22 00:18:54 +0000515 case 2: /* Indirect register */
516 case 3: /* Indirect postincrement. */
pbrooke1f38082008-05-24 22:29:16 +0000517 return AREG(insn, 0);
pbrooke6e59062006-10-22 00:18:54 +0000518 case 4: /* Indirect predecrememnt. */
pbrooke1f38082008-05-24 22:29:16 +0000519 reg = AREG(insn, 0);
pbrooka7812ae2008-11-17 14:43:54 +0000520 tmp = tcg_temp_new();
pbrooke1f38082008-05-24 22:29:16 +0000521 tcg_gen_subi_i32(tmp, reg, opsize_bytes(opsize));
pbrooke6e59062006-10-22 00:18:54 +0000522 return tmp;
523 case 5: /* Indirect displacement. */
pbrooke1f38082008-05-24 22:29:16 +0000524 reg = AREG(insn, 0);
pbrooka7812ae2008-11-17 14:43:54 +0000525 tmp = tcg_temp_new();
Blue Swirld4d79bb2012-09-08 10:48:20 +0000526 ext = cpu_lduw_code(env, s->pc);
pbrooke6e59062006-10-22 00:18:54 +0000527 s->pc += 2;
pbrooke1f38082008-05-24 22:29:16 +0000528 tcg_gen_addi_i32(tmp, reg, (int16_t)ext);
pbrooke6e59062006-10-22 00:18:54 +0000529 return tmp;
530 case 6: /* Indirect index + displacement. */
pbrooke1f38082008-05-24 22:29:16 +0000531 reg = AREG(insn, 0);
Blue Swirld4d79bb2012-09-08 10:48:20 +0000532 return gen_lea_indexed(env, s, opsize, reg);
pbrooke6e59062006-10-22 00:18:54 +0000533 case 7: /* Other */
pbrooke1f38082008-05-24 22:29:16 +0000534 switch (insn & 7) {
pbrooke6e59062006-10-22 00:18:54 +0000535 case 0: /* Absolute short. */
Blue Swirld4d79bb2012-09-08 10:48:20 +0000536 offset = cpu_ldsw_code(env, s->pc);
pbrooke6e59062006-10-22 00:18:54 +0000537 s->pc += 2;
Laurent Vivier351326a2011-03-25 09:36:36 +0000538 return tcg_const_i32(offset);
pbrooke6e59062006-10-22 00:18:54 +0000539 case 1: /* Absolute long. */
Blue Swirld4d79bb2012-09-08 10:48:20 +0000540 offset = read_im32(env, s);
Laurent Vivier351326a2011-03-25 09:36:36 +0000541 return tcg_const_i32(offset);
pbrooke6e59062006-10-22 00:18:54 +0000542 case 2: /* pc displacement */
pbrooke6e59062006-10-22 00:18:54 +0000543 offset = s->pc;
Blue Swirld4d79bb2012-09-08 10:48:20 +0000544 offset += cpu_ldsw_code(env, s->pc);
pbrooke6e59062006-10-22 00:18:54 +0000545 s->pc += 2;
Laurent Vivier351326a2011-03-25 09:36:36 +0000546 return tcg_const_i32(offset);
pbrooke6e59062006-10-22 00:18:54 +0000547 case 3: /* pc index+displacement. */
Blue Swirld4d79bb2012-09-08 10:48:20 +0000548 return gen_lea_indexed(env, s, opsize, NULL_QREG);
pbrooke6e59062006-10-22 00:18:54 +0000549 case 4: /* Immediate. */
550 default:
pbrooke1f38082008-05-24 22:29:16 +0000551 return NULL_QREG;
pbrooke6e59062006-10-22 00:18:54 +0000552 }
553 }
554 /* Should never happen. */
pbrooke1f38082008-05-24 22:29:16 +0000555 return NULL_QREG;
pbrooke6e59062006-10-22 00:18:54 +0000556}
557
558/* Helper function for gen_ea. Reuse the computed address between the
559 for read/write operands. */
Blue Swirld4d79bb2012-09-08 10:48:20 +0000560static inline TCGv gen_ea_once(CPUM68KState *env, DisasContext *s,
561 uint16_t insn, int opsize, TCGv val,
562 TCGv *addrp, ea_what what)
pbrooke6e59062006-10-22 00:18:54 +0000563{
pbrooke1f38082008-05-24 22:29:16 +0000564 TCGv tmp;
pbrooke6e59062006-10-22 00:18:54 +0000565
pbrooke1f38082008-05-24 22:29:16 +0000566 if (addrp && what == EA_STORE) {
pbrooke6e59062006-10-22 00:18:54 +0000567 tmp = *addrp;
568 } else {
Blue Swirld4d79bb2012-09-08 10:48:20 +0000569 tmp = gen_lea(env, s, insn, opsize);
pbrooke1f38082008-05-24 22:29:16 +0000570 if (IS_NULL_QREG(tmp))
571 return tmp;
pbrooke6e59062006-10-22 00:18:54 +0000572 if (addrp)
573 *addrp = tmp;
574 }
pbrooke1f38082008-05-24 22:29:16 +0000575 return gen_ldst(s, opsize, tmp, val, what);
pbrooke6e59062006-10-22 00:18:54 +0000576}
577
Stefan Weilf38f7a82013-02-05 13:12:43 +0100578/* Generate code to load/store a value from/into an EA. If VAL > 0 this is
pbrooke6e59062006-10-22 00:18:54 +0000579 a write otherwise it is a read (0 == sign extend, -1 == zero extend).
580 ADDRP is non-null for readwrite operands. */
Blue Swirld4d79bb2012-09-08 10:48:20 +0000581static TCGv gen_ea(CPUM68KState *env, DisasContext *s, uint16_t insn,
582 int opsize, TCGv val, TCGv *addrp, ea_what what)
pbrooke6e59062006-10-22 00:18:54 +0000583{
pbrooke1f38082008-05-24 22:29:16 +0000584 TCGv reg;
585 TCGv result;
pbrooke6e59062006-10-22 00:18:54 +0000586 uint32_t offset;
587
pbrooke6e59062006-10-22 00:18:54 +0000588 switch ((insn >> 3) & 7) {
589 case 0: /* Data register direct. */
pbrooke1f38082008-05-24 22:29:16 +0000590 reg = DREG(insn, 0);
591 if (what == EA_STORE) {
pbrooke6e59062006-10-22 00:18:54 +0000592 gen_partset_reg(opsize, reg, val);
pbrooke1f38082008-05-24 22:29:16 +0000593 return store_dummy;
pbrooke6e59062006-10-22 00:18:54 +0000594 } else {
pbrooke1f38082008-05-24 22:29:16 +0000595 return gen_extend(reg, opsize, what == EA_LOADS);
pbrooke6e59062006-10-22 00:18:54 +0000596 }
597 case 1: /* Address register direct. */
pbrooke1f38082008-05-24 22:29:16 +0000598 reg = AREG(insn, 0);
599 if (what == EA_STORE) {
600 tcg_gen_mov_i32(reg, val);
601 return store_dummy;
pbrooke6e59062006-10-22 00:18:54 +0000602 } else {
pbrooke1f38082008-05-24 22:29:16 +0000603 return gen_extend(reg, opsize, what == EA_LOADS);
pbrooke6e59062006-10-22 00:18:54 +0000604 }
605 case 2: /* Indirect register */
pbrooke1f38082008-05-24 22:29:16 +0000606 reg = AREG(insn, 0);
607 return gen_ldst(s, opsize, reg, val, what);
pbrooke6e59062006-10-22 00:18:54 +0000608 case 3: /* Indirect postincrement. */
pbrooke1f38082008-05-24 22:29:16 +0000609 reg = AREG(insn, 0);
610 result = gen_ldst(s, opsize, reg, val, what);
pbrooke6e59062006-10-22 00:18:54 +0000611 /* ??? This is not exception safe. The instruction may still
612 fault after this point. */
pbrooke1f38082008-05-24 22:29:16 +0000613 if (what == EA_STORE || !addrp)
614 tcg_gen_addi_i32(reg, reg, opsize_bytes(opsize));
pbrooke6e59062006-10-22 00:18:54 +0000615 return result;
616 case 4: /* Indirect predecrememnt. */
617 {
pbrooke1f38082008-05-24 22:29:16 +0000618 TCGv tmp;
619 if (addrp && what == EA_STORE) {
pbrooke6e59062006-10-22 00:18:54 +0000620 tmp = *addrp;
621 } else {
Blue Swirld4d79bb2012-09-08 10:48:20 +0000622 tmp = gen_lea(env, s, insn, opsize);
pbrooke1f38082008-05-24 22:29:16 +0000623 if (IS_NULL_QREG(tmp))
624 return tmp;
pbrooke6e59062006-10-22 00:18:54 +0000625 if (addrp)
626 *addrp = tmp;
627 }
pbrooke1f38082008-05-24 22:29:16 +0000628 result = gen_ldst(s, opsize, tmp, val, what);
pbrooke6e59062006-10-22 00:18:54 +0000629 /* ??? This is not exception safe. The instruction may still
630 fault after this point. */
pbrooke1f38082008-05-24 22:29:16 +0000631 if (what == EA_STORE || !addrp) {
632 reg = AREG(insn, 0);
633 tcg_gen_mov_i32(reg, tmp);
pbrooke6e59062006-10-22 00:18:54 +0000634 }
635 }
636 return result;
637 case 5: /* Indirect displacement. */
638 case 6: /* Indirect index + displacement. */
Blue Swirld4d79bb2012-09-08 10:48:20 +0000639 return gen_ea_once(env, s, insn, opsize, val, addrp, what);
pbrooke6e59062006-10-22 00:18:54 +0000640 case 7: /* Other */
pbrooke1f38082008-05-24 22:29:16 +0000641 switch (insn & 7) {
pbrooke6e59062006-10-22 00:18:54 +0000642 case 0: /* Absolute short. */
643 case 1: /* Absolute long. */
644 case 2: /* pc displacement */
645 case 3: /* pc index+displacement. */
Blue Swirld4d79bb2012-09-08 10:48:20 +0000646 return gen_ea_once(env, s, insn, opsize, val, addrp, what);
pbrooke6e59062006-10-22 00:18:54 +0000647 case 4: /* Immediate. */
648 /* Sign extend values for consistency. */
649 switch (opsize) {
650 case OS_BYTE:
Blue Swirl31871142012-09-02 07:27:38 +0000651 if (what == EA_LOADS) {
Blue Swirld4d79bb2012-09-08 10:48:20 +0000652 offset = cpu_ldsb_code(env, s->pc + 1);
Blue Swirl31871142012-09-02 07:27:38 +0000653 } else {
Blue Swirld4d79bb2012-09-08 10:48:20 +0000654 offset = cpu_ldub_code(env, s->pc + 1);
Blue Swirl31871142012-09-02 07:27:38 +0000655 }
pbrooke6e59062006-10-22 00:18:54 +0000656 s->pc += 2;
657 break;
658 case OS_WORD:
Blue Swirl31871142012-09-02 07:27:38 +0000659 if (what == EA_LOADS) {
Blue Swirld4d79bb2012-09-08 10:48:20 +0000660 offset = cpu_ldsw_code(env, s->pc);
Blue Swirl31871142012-09-02 07:27:38 +0000661 } else {
Blue Swirld4d79bb2012-09-08 10:48:20 +0000662 offset = cpu_lduw_code(env, s->pc);
Blue Swirl31871142012-09-02 07:27:38 +0000663 }
pbrooke6e59062006-10-22 00:18:54 +0000664 s->pc += 2;
665 break;
666 case OS_LONG:
Blue Swirld4d79bb2012-09-08 10:48:20 +0000667 offset = read_im32(env, s);
pbrooke6e59062006-10-22 00:18:54 +0000668 break;
669 default:
Peter Maydell7372c2b2014-03-12 13:24:49 +0000670 g_assert_not_reached();
pbrooke6e59062006-10-22 00:18:54 +0000671 }
pbrooke1f38082008-05-24 22:29:16 +0000672 return tcg_const_i32(offset);
pbrooke6e59062006-10-22 00:18:54 +0000673 default:
pbrooke1f38082008-05-24 22:29:16 +0000674 return NULL_QREG;
pbrooke6e59062006-10-22 00:18:54 +0000675 }
676 }
677 /* Should never happen. */
pbrooke1f38082008-05-24 22:29:16 +0000678 return NULL_QREG;
pbrooke6e59062006-10-22 00:18:54 +0000679}
680
pbrooke1f38082008-05-24 22:29:16 +0000681/* This generates a conditional branch, clobbering all temporaries. */
pbrooke6e59062006-10-22 00:18:54 +0000682static void gen_jmpcc(DisasContext *s, int cond, int l1)
683{
pbrooke1f38082008-05-24 22:29:16 +0000684 TCGv tmp;
pbrooke6e59062006-10-22 00:18:54 +0000685
pbrooke1f38082008-05-24 22:29:16 +0000686 /* TODO: Optimize compare/branch pairs rather than always flushing
687 flag state to CC_OP_FLAGS. */
pbrooke6e59062006-10-22 00:18:54 +0000688 gen_flush_flags(s);
689 switch (cond) {
690 case 0: /* T */
pbrooke1f38082008-05-24 22:29:16 +0000691 tcg_gen_br(l1);
pbrooke6e59062006-10-22 00:18:54 +0000692 break;
693 case 1: /* F */
694 break;
695 case 2: /* HI (!C && !Z) */
pbrooka7812ae2008-11-17 14:43:54 +0000696 tmp = tcg_temp_new();
pbrooke1f38082008-05-24 22:29:16 +0000697 tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_C | CCF_Z);
698 tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, l1);
pbrooke6e59062006-10-22 00:18:54 +0000699 break;
700 case 3: /* LS (C || Z) */
pbrooka7812ae2008-11-17 14:43:54 +0000701 tmp = tcg_temp_new();
pbrooke1f38082008-05-24 22:29:16 +0000702 tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_C | CCF_Z);
703 tcg_gen_brcondi_i32(TCG_COND_NE, tmp, 0, l1);
pbrooke6e59062006-10-22 00:18:54 +0000704 break;
705 case 4: /* CC (!C) */
pbrooka7812ae2008-11-17 14:43:54 +0000706 tmp = tcg_temp_new();
pbrooke1f38082008-05-24 22:29:16 +0000707 tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_C);
708 tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, l1);
pbrooke6e59062006-10-22 00:18:54 +0000709 break;
710 case 5: /* CS (C) */
pbrooka7812ae2008-11-17 14:43:54 +0000711 tmp = tcg_temp_new();
pbrooke1f38082008-05-24 22:29:16 +0000712 tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_C);
713 tcg_gen_brcondi_i32(TCG_COND_NE, tmp, 0, l1);
pbrooke6e59062006-10-22 00:18:54 +0000714 break;
715 case 6: /* NE (!Z) */
pbrooka7812ae2008-11-17 14:43:54 +0000716 tmp = tcg_temp_new();
pbrooke1f38082008-05-24 22:29:16 +0000717 tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_Z);
718 tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, l1);
pbrooke6e59062006-10-22 00:18:54 +0000719 break;
720 case 7: /* EQ (Z) */
pbrooka7812ae2008-11-17 14:43:54 +0000721 tmp = tcg_temp_new();
pbrooke1f38082008-05-24 22:29:16 +0000722 tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_Z);
723 tcg_gen_brcondi_i32(TCG_COND_NE, tmp, 0, l1);
pbrooke6e59062006-10-22 00:18:54 +0000724 break;
725 case 8: /* VC (!V) */
pbrooka7812ae2008-11-17 14:43:54 +0000726 tmp = tcg_temp_new();
pbrooke1f38082008-05-24 22:29:16 +0000727 tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_V);
728 tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, l1);
pbrooke6e59062006-10-22 00:18:54 +0000729 break;
730 case 9: /* VS (V) */
pbrooka7812ae2008-11-17 14:43:54 +0000731 tmp = tcg_temp_new();
pbrooke1f38082008-05-24 22:29:16 +0000732 tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_V);
733 tcg_gen_brcondi_i32(TCG_COND_NE, tmp, 0, l1);
pbrooke6e59062006-10-22 00:18:54 +0000734 break;
735 case 10: /* PL (!N) */
pbrooka7812ae2008-11-17 14:43:54 +0000736 tmp = tcg_temp_new();
pbrooke1f38082008-05-24 22:29:16 +0000737 tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_N);
738 tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, l1);
pbrooke6e59062006-10-22 00:18:54 +0000739 break;
740 case 11: /* MI (N) */
pbrooka7812ae2008-11-17 14:43:54 +0000741 tmp = tcg_temp_new();
pbrooke1f38082008-05-24 22:29:16 +0000742 tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_N);
743 tcg_gen_brcondi_i32(TCG_COND_NE, tmp, 0, l1);
pbrooke6e59062006-10-22 00:18:54 +0000744 break;
745 case 12: /* GE (!(N ^ V)) */
pbrooka7812ae2008-11-17 14:43:54 +0000746 tmp = tcg_temp_new();
pbrooke1f38082008-05-24 22:29:16 +0000747 assert(CCF_V == (CCF_N >> 2));
748 tcg_gen_shri_i32(tmp, QREG_CC_DEST, 2);
749 tcg_gen_xor_i32(tmp, tmp, QREG_CC_DEST);
750 tcg_gen_andi_i32(tmp, tmp, CCF_V);
751 tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, l1);
pbrooke6e59062006-10-22 00:18:54 +0000752 break;
753 case 13: /* LT (N ^ V) */
pbrooka7812ae2008-11-17 14:43:54 +0000754 tmp = tcg_temp_new();
pbrooke1f38082008-05-24 22:29:16 +0000755 assert(CCF_V == (CCF_N >> 2));
756 tcg_gen_shri_i32(tmp, QREG_CC_DEST, 2);
757 tcg_gen_xor_i32(tmp, tmp, QREG_CC_DEST);
758 tcg_gen_andi_i32(tmp, tmp, CCF_V);
759 tcg_gen_brcondi_i32(TCG_COND_NE, tmp, 0, l1);
pbrooke6e59062006-10-22 00:18:54 +0000760 break;
761 case 14: /* GT (!(Z || (N ^ V))) */
pbrooka7812ae2008-11-17 14:43:54 +0000762 tmp = tcg_temp_new();
pbrooke1f38082008-05-24 22:29:16 +0000763 assert(CCF_V == (CCF_N >> 2));
764 tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_N);
765 tcg_gen_shri_i32(tmp, tmp, 2);
766 tcg_gen_xor_i32(tmp, tmp, QREG_CC_DEST);
767 tcg_gen_andi_i32(tmp, tmp, CCF_V | CCF_Z);
768 tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, l1);
pbrooke6e59062006-10-22 00:18:54 +0000769 break;
770 case 15: /* LE (Z || (N ^ V)) */
pbrooka7812ae2008-11-17 14:43:54 +0000771 tmp = tcg_temp_new();
pbrooke1f38082008-05-24 22:29:16 +0000772 assert(CCF_V == (CCF_N >> 2));
773 tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_N);
774 tcg_gen_shri_i32(tmp, tmp, 2);
775 tcg_gen_xor_i32(tmp, tmp, QREG_CC_DEST);
776 tcg_gen_andi_i32(tmp, tmp, CCF_V | CCF_Z);
777 tcg_gen_brcondi_i32(TCG_COND_NE, tmp, 0, l1);
pbrooke6e59062006-10-22 00:18:54 +0000778 break;
779 default:
780 /* Should ever happen. */
781 abort();
782 }
783}
784
785DISAS_INSN(scc)
786{
787 int l1;
788 int cond;
pbrooke1f38082008-05-24 22:29:16 +0000789 TCGv reg;
pbrooke6e59062006-10-22 00:18:54 +0000790
791 l1 = gen_new_label();
792 cond = (insn >> 8) & 0xf;
793 reg = DREG(insn, 0);
pbrooke1f38082008-05-24 22:29:16 +0000794 tcg_gen_andi_i32(reg, reg, 0xffffff00);
795 /* This is safe because we modify the reg directly, with no other values
796 live. */
pbrooke6e59062006-10-22 00:18:54 +0000797 gen_jmpcc(s, cond ^ 1, l1);
pbrooke1f38082008-05-24 22:29:16 +0000798 tcg_gen_ori_i32(reg, reg, 0xff);
pbrooke6e59062006-10-22 00:18:54 +0000799 gen_set_label(l1);
800}
801
pbrook06338792007-05-23 19:58:11 +0000802/* Force a TB lookup after an instruction that changes the CPU state. */
803static void gen_lookup_tb(DisasContext *s)
804{
805 gen_flush_cc_op(s);
pbrooke1f38082008-05-24 22:29:16 +0000806 tcg_gen_movi_i32(QREG_PC, s->pc);
pbrook06338792007-05-23 19:58:11 +0000807 s->is_jmp = DISAS_UPDATE;
808}
809
pbrooke1f38082008-05-24 22:29:16 +0000810/* Generate a jump to an immediate address. */
811static void gen_jmp_im(DisasContext *s, uint32_t dest)
pbrooke6e59062006-10-22 00:18:54 +0000812{
813 gen_flush_cc_op(s);
pbrooke1f38082008-05-24 22:29:16 +0000814 tcg_gen_movi_i32(QREG_PC, dest);
815 s->is_jmp = DISAS_JUMP;
816}
817
818/* Generate a jump to the address in qreg DEST. */
819static void gen_jmp(DisasContext *s, TCGv dest)
820{
821 gen_flush_cc_op(s);
822 tcg_gen_mov_i32(QREG_PC, dest);
pbrooke6e59062006-10-22 00:18:54 +0000823 s->is_jmp = DISAS_JUMP;
824}
825
826static void gen_exception(DisasContext *s, uint32_t where, int nr)
827{
828 gen_flush_cc_op(s);
pbrooke1f38082008-05-24 22:29:16 +0000829 gen_jmp_im(s, where);
Blue Swirl31871142012-09-02 07:27:38 +0000830 gen_helper_raise_exception(cpu_env, tcg_const_i32(nr));
pbrooke6e59062006-10-22 00:18:54 +0000831}
832
pbrook510ff0b2007-05-26 22:11:13 +0000833static inline void gen_addr_fault(DisasContext *s)
834{
835 gen_exception(s, s->insn_pc, EXCP_ADDRESS);
836}
837
Blue Swirld4d79bb2012-09-08 10:48:20 +0000838#define SRC_EA(env, result, opsize, op_sign, addrp) do { \
839 result = gen_ea(env, s, insn, opsize, NULL_QREG, addrp, \
840 op_sign ? EA_LOADS : EA_LOADU); \
841 if (IS_NULL_QREG(result)) { \
842 gen_addr_fault(s); \
843 return; \
844 } \
pbrook510ff0b2007-05-26 22:11:13 +0000845 } while (0)
846
Blue Swirld4d79bb2012-09-08 10:48:20 +0000847#define DEST_EA(env, insn, opsize, val, addrp) do { \
848 TCGv ea_result = gen_ea(env, s, insn, opsize, val, addrp, EA_STORE); \
849 if (IS_NULL_QREG(ea_result)) { \
850 gen_addr_fault(s); \
851 return; \
852 } \
pbrook510ff0b2007-05-26 22:11:13 +0000853 } while (0)
854
pbrooke6e59062006-10-22 00:18:54 +0000855/* Generate a jump to an immediate address. */
856static void gen_jmp_tb(DisasContext *s, int n, uint32_t dest)
857{
858 TranslationBlock *tb;
859
860 tb = s->tb;
ths551bd272008-07-03 17:57:36 +0000861 if (unlikely(s->singlestep_enabled)) {
pbrooke6e59062006-10-22 00:18:54 +0000862 gen_exception(s, dest, EXCP_DEBUG);
863 } else if ((tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK) ||
864 (s->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK)) {
bellard57fec1f2008-02-01 10:50:11 +0000865 tcg_gen_goto_tb(n);
pbrooke1f38082008-05-24 22:29:16 +0000866 tcg_gen_movi_i32(QREG_PC, dest);
Richard Henderson8cfd0492013-08-20 15:53:10 -0700867 tcg_gen_exit_tb((uintptr_t)tb + n);
pbrooke6e59062006-10-22 00:18:54 +0000868 } else {
pbrooke1f38082008-05-24 22:29:16 +0000869 gen_jmp_im(s, dest);
bellard57fec1f2008-02-01 10:50:11 +0000870 tcg_gen_exit_tb(0);
pbrooke6e59062006-10-22 00:18:54 +0000871 }
872 s->is_jmp = DISAS_TB_JUMP;
873}
874
875DISAS_INSN(undef_mac)
876{
877 gen_exception(s, s->pc - 2, EXCP_LINEA);
878}
879
880DISAS_INSN(undef_fpu)
881{
882 gen_exception(s, s->pc - 2, EXCP_LINEF);
883}
884
885DISAS_INSN(undef)
886{
Andreas Färbera47dddd2013-09-03 17:38:47 +0200887 M68kCPU *cpu = m68k_env_get_cpu(env);
888
pbrooke6e59062006-10-22 00:18:54 +0000889 gen_exception(s, s->pc - 2, EXCP_UNSUPPORTED);
Andreas Färbera47dddd2013-09-03 17:38:47 +0200890 cpu_abort(CPU(cpu), "Illegal instruction: %04x @ %08x", insn, s->pc - 2);
pbrooke6e59062006-10-22 00:18:54 +0000891}
892
893DISAS_INSN(mulw)
894{
pbrooke1f38082008-05-24 22:29:16 +0000895 TCGv reg;
896 TCGv tmp;
897 TCGv src;
pbrooke6e59062006-10-22 00:18:54 +0000898 int sign;
899
900 sign = (insn & 0x100) != 0;
901 reg = DREG(insn, 9);
pbrooka7812ae2008-11-17 14:43:54 +0000902 tmp = tcg_temp_new();
pbrooke6e59062006-10-22 00:18:54 +0000903 if (sign)
pbrooke1f38082008-05-24 22:29:16 +0000904 tcg_gen_ext16s_i32(tmp, reg);
pbrooke6e59062006-10-22 00:18:54 +0000905 else
pbrooke1f38082008-05-24 22:29:16 +0000906 tcg_gen_ext16u_i32(tmp, reg);
Blue Swirld4d79bb2012-09-08 10:48:20 +0000907 SRC_EA(env, src, OS_WORD, sign, NULL);
pbrooke1f38082008-05-24 22:29:16 +0000908 tcg_gen_mul_i32(tmp, tmp, src);
909 tcg_gen_mov_i32(reg, tmp);
pbrooke6e59062006-10-22 00:18:54 +0000910 /* Unlike m68k, coldfire always clears the overflow bit. */
911 gen_logic_cc(s, tmp);
912}
913
914DISAS_INSN(divw)
915{
pbrooke1f38082008-05-24 22:29:16 +0000916 TCGv reg;
917 TCGv tmp;
918 TCGv src;
pbrooke6e59062006-10-22 00:18:54 +0000919 int sign;
920
921 sign = (insn & 0x100) != 0;
922 reg = DREG(insn, 9);
923 if (sign) {
pbrooke1f38082008-05-24 22:29:16 +0000924 tcg_gen_ext16s_i32(QREG_DIV1, reg);
pbrooke6e59062006-10-22 00:18:54 +0000925 } else {
pbrooke1f38082008-05-24 22:29:16 +0000926 tcg_gen_ext16u_i32(QREG_DIV1, reg);
pbrooke6e59062006-10-22 00:18:54 +0000927 }
Blue Swirld4d79bb2012-09-08 10:48:20 +0000928 SRC_EA(env, src, OS_WORD, sign, NULL);
pbrooke1f38082008-05-24 22:29:16 +0000929 tcg_gen_mov_i32(QREG_DIV2, src);
pbrooke6e59062006-10-22 00:18:54 +0000930 if (sign) {
pbrooke1f38082008-05-24 22:29:16 +0000931 gen_helper_divs(cpu_env, tcg_const_i32(1));
pbrooke6e59062006-10-22 00:18:54 +0000932 } else {
pbrooke1f38082008-05-24 22:29:16 +0000933 gen_helper_divu(cpu_env, tcg_const_i32(1));
pbrooke6e59062006-10-22 00:18:54 +0000934 }
935
pbrooka7812ae2008-11-17 14:43:54 +0000936 tmp = tcg_temp_new();
937 src = tcg_temp_new();
pbrooke1f38082008-05-24 22:29:16 +0000938 tcg_gen_ext16u_i32(tmp, QREG_DIV1);
939 tcg_gen_shli_i32(src, QREG_DIV2, 16);
940 tcg_gen_or_i32(reg, tmp, src);
pbrooke6e59062006-10-22 00:18:54 +0000941 s->cc_op = CC_OP_FLAGS;
942}
943
944DISAS_INSN(divl)
945{
pbrooke1f38082008-05-24 22:29:16 +0000946 TCGv num;
947 TCGv den;
948 TCGv reg;
pbrooke6e59062006-10-22 00:18:54 +0000949 uint16_t ext;
950
Blue Swirld4d79bb2012-09-08 10:48:20 +0000951 ext = cpu_lduw_code(env, s->pc);
pbrooke6e59062006-10-22 00:18:54 +0000952 s->pc += 2;
953 if (ext & 0x87f8) {
954 gen_exception(s, s->pc - 4, EXCP_UNSUPPORTED);
955 return;
956 }
957 num = DREG(ext, 12);
958 reg = DREG(ext, 0);
pbrooke1f38082008-05-24 22:29:16 +0000959 tcg_gen_mov_i32(QREG_DIV1, num);
Blue Swirld4d79bb2012-09-08 10:48:20 +0000960 SRC_EA(env, den, OS_LONG, 0, NULL);
pbrooke1f38082008-05-24 22:29:16 +0000961 tcg_gen_mov_i32(QREG_DIV2, den);
pbrooke6e59062006-10-22 00:18:54 +0000962 if (ext & 0x0800) {
pbrooke1f38082008-05-24 22:29:16 +0000963 gen_helper_divs(cpu_env, tcg_const_i32(0));
pbrooke6e59062006-10-22 00:18:54 +0000964 } else {
pbrooke1f38082008-05-24 22:29:16 +0000965 gen_helper_divu(cpu_env, tcg_const_i32(0));
pbrooke6e59062006-10-22 00:18:54 +0000966 }
pbrooke1f38082008-05-24 22:29:16 +0000967 if ((ext & 7) == ((ext >> 12) & 7)) {
pbrooke6e59062006-10-22 00:18:54 +0000968 /* div */
pbrooke1f38082008-05-24 22:29:16 +0000969 tcg_gen_mov_i32 (reg, QREG_DIV1);
pbrooke6e59062006-10-22 00:18:54 +0000970 } else {
971 /* rem */
pbrooke1f38082008-05-24 22:29:16 +0000972 tcg_gen_mov_i32 (reg, QREG_DIV2);
pbrooke6e59062006-10-22 00:18:54 +0000973 }
pbrooke6e59062006-10-22 00:18:54 +0000974 s->cc_op = CC_OP_FLAGS;
975}
976
977DISAS_INSN(addsub)
978{
pbrooke1f38082008-05-24 22:29:16 +0000979 TCGv reg;
980 TCGv dest;
981 TCGv src;
982 TCGv tmp;
983 TCGv addr;
pbrooke6e59062006-10-22 00:18:54 +0000984 int add;
985
986 add = (insn & 0x4000) != 0;
987 reg = DREG(insn, 9);
pbrooka7812ae2008-11-17 14:43:54 +0000988 dest = tcg_temp_new();
pbrooke6e59062006-10-22 00:18:54 +0000989 if (insn & 0x100) {
Blue Swirld4d79bb2012-09-08 10:48:20 +0000990 SRC_EA(env, tmp, OS_LONG, 0, &addr);
pbrooke6e59062006-10-22 00:18:54 +0000991 src = reg;
992 } else {
993 tmp = reg;
Blue Swirld4d79bb2012-09-08 10:48:20 +0000994 SRC_EA(env, src, OS_LONG, 0, NULL);
pbrooke6e59062006-10-22 00:18:54 +0000995 }
996 if (add) {
pbrooke1f38082008-05-24 22:29:16 +0000997 tcg_gen_add_i32(dest, tmp, src);
998 gen_helper_xflag_lt(QREG_CC_X, dest, src);
pbrooke6e59062006-10-22 00:18:54 +0000999 s->cc_op = CC_OP_ADD;
1000 } else {
pbrooke1f38082008-05-24 22:29:16 +00001001 gen_helper_xflag_lt(QREG_CC_X, tmp, src);
1002 tcg_gen_sub_i32(dest, tmp, src);
pbrooke6e59062006-10-22 00:18:54 +00001003 s->cc_op = CC_OP_SUB;
1004 }
pbrooke1f38082008-05-24 22:29:16 +00001005 gen_update_cc_add(dest, src);
pbrooke6e59062006-10-22 00:18:54 +00001006 if (insn & 0x100) {
Blue Swirld4d79bb2012-09-08 10:48:20 +00001007 DEST_EA(env, insn, OS_LONG, dest, &addr);
pbrooke6e59062006-10-22 00:18:54 +00001008 } else {
pbrooke1f38082008-05-24 22:29:16 +00001009 tcg_gen_mov_i32(reg, dest);
pbrooke6e59062006-10-22 00:18:54 +00001010 }
1011}
1012
1013
1014/* Reverse the order of the bits in REG. */
1015DISAS_INSN(bitrev)
1016{
pbrooke1f38082008-05-24 22:29:16 +00001017 TCGv reg;
pbrooke6e59062006-10-22 00:18:54 +00001018 reg = DREG(insn, 0);
pbrooke1f38082008-05-24 22:29:16 +00001019 gen_helper_bitrev(reg, reg);
pbrooke6e59062006-10-22 00:18:54 +00001020}
1021
1022DISAS_INSN(bitop_reg)
1023{
1024 int opsize;
1025 int op;
pbrooke1f38082008-05-24 22:29:16 +00001026 TCGv src1;
1027 TCGv src2;
1028 TCGv tmp;
1029 TCGv addr;
1030 TCGv dest;
pbrooke6e59062006-10-22 00:18:54 +00001031
1032 if ((insn & 0x38) != 0)
1033 opsize = OS_BYTE;
1034 else
1035 opsize = OS_LONG;
1036 op = (insn >> 6) & 3;
Blue Swirld4d79bb2012-09-08 10:48:20 +00001037 SRC_EA(env, src1, opsize, 0, op ? &addr: NULL);
pbrooke6e59062006-10-22 00:18:54 +00001038 src2 = DREG(insn, 9);
pbrooka7812ae2008-11-17 14:43:54 +00001039 dest = tcg_temp_new();
pbrooke6e59062006-10-22 00:18:54 +00001040
1041 gen_flush_flags(s);
pbrooka7812ae2008-11-17 14:43:54 +00001042 tmp = tcg_temp_new();
pbrooke6e59062006-10-22 00:18:54 +00001043 if (opsize == OS_BYTE)
pbrooke1f38082008-05-24 22:29:16 +00001044 tcg_gen_andi_i32(tmp, src2, 7);
pbrooke6e59062006-10-22 00:18:54 +00001045 else
pbrooke1f38082008-05-24 22:29:16 +00001046 tcg_gen_andi_i32(tmp, src2, 31);
pbrooke6e59062006-10-22 00:18:54 +00001047 src2 = tmp;
pbrooka7812ae2008-11-17 14:43:54 +00001048 tmp = tcg_temp_new();
pbrooke1f38082008-05-24 22:29:16 +00001049 tcg_gen_shr_i32(tmp, src1, src2);
1050 tcg_gen_andi_i32(tmp, tmp, 1);
1051 tcg_gen_shli_i32(tmp, tmp, 2);
1052 /* Clear CCF_Z if bit set. */
1053 tcg_gen_ori_i32(QREG_CC_DEST, QREG_CC_DEST, CCF_Z);
1054 tcg_gen_xor_i32(QREG_CC_DEST, QREG_CC_DEST, tmp);
pbrooke6e59062006-10-22 00:18:54 +00001055
pbrooke1f38082008-05-24 22:29:16 +00001056 tcg_gen_shl_i32(tmp, tcg_const_i32(1), src2);
pbrooke6e59062006-10-22 00:18:54 +00001057 switch (op) {
1058 case 1: /* bchg */
pbrooke1f38082008-05-24 22:29:16 +00001059 tcg_gen_xor_i32(dest, src1, tmp);
pbrooke6e59062006-10-22 00:18:54 +00001060 break;
1061 case 2: /* bclr */
pbrooke1f38082008-05-24 22:29:16 +00001062 tcg_gen_not_i32(tmp, tmp);
1063 tcg_gen_and_i32(dest, src1, tmp);
pbrooke6e59062006-10-22 00:18:54 +00001064 break;
1065 case 3: /* bset */
pbrooke1f38082008-05-24 22:29:16 +00001066 tcg_gen_or_i32(dest, src1, tmp);
pbrooke6e59062006-10-22 00:18:54 +00001067 break;
1068 default: /* btst */
1069 break;
1070 }
1071 if (op)
Blue Swirld4d79bb2012-09-08 10:48:20 +00001072 DEST_EA(env, insn, opsize, dest, &addr);
pbrooke6e59062006-10-22 00:18:54 +00001073}
1074
1075DISAS_INSN(sats)
1076{
pbrooke1f38082008-05-24 22:29:16 +00001077 TCGv reg;
pbrooke6e59062006-10-22 00:18:54 +00001078 reg = DREG(insn, 0);
pbrooke6e59062006-10-22 00:18:54 +00001079 gen_flush_flags(s);
pbrooke1f38082008-05-24 22:29:16 +00001080 gen_helper_sats(reg, reg, QREG_CC_DEST);
1081 gen_logic_cc(s, reg);
pbrooke6e59062006-10-22 00:18:54 +00001082}
1083
pbrooke1f38082008-05-24 22:29:16 +00001084static void gen_push(DisasContext *s, TCGv val)
pbrooke6e59062006-10-22 00:18:54 +00001085{
pbrooke1f38082008-05-24 22:29:16 +00001086 TCGv tmp;
pbrooke6e59062006-10-22 00:18:54 +00001087
pbrooka7812ae2008-11-17 14:43:54 +00001088 tmp = tcg_temp_new();
pbrooke1f38082008-05-24 22:29:16 +00001089 tcg_gen_subi_i32(tmp, QREG_SP, 4);
pbrook06338792007-05-23 19:58:11 +00001090 gen_store(s, OS_LONG, tmp, val);
pbrooke1f38082008-05-24 22:29:16 +00001091 tcg_gen_mov_i32(QREG_SP, tmp);
pbrooke6e59062006-10-22 00:18:54 +00001092}
1093
1094DISAS_INSN(movem)
1095{
pbrooke1f38082008-05-24 22:29:16 +00001096 TCGv addr;
pbrooke6e59062006-10-22 00:18:54 +00001097 int i;
1098 uint16_t mask;
pbrooke1f38082008-05-24 22:29:16 +00001099 TCGv reg;
1100 TCGv tmp;
pbrooke6e59062006-10-22 00:18:54 +00001101 int is_load;
1102
Blue Swirld4d79bb2012-09-08 10:48:20 +00001103 mask = cpu_lduw_code(env, s->pc);
pbrooke6e59062006-10-22 00:18:54 +00001104 s->pc += 2;
Blue Swirld4d79bb2012-09-08 10:48:20 +00001105 tmp = gen_lea(env, s, insn, OS_LONG);
pbrooke1f38082008-05-24 22:29:16 +00001106 if (IS_NULL_QREG(tmp)) {
pbrook510ff0b2007-05-26 22:11:13 +00001107 gen_addr_fault(s);
1108 return;
1109 }
pbrooka7812ae2008-11-17 14:43:54 +00001110 addr = tcg_temp_new();
pbrooke1f38082008-05-24 22:29:16 +00001111 tcg_gen_mov_i32(addr, tmp);
pbrooke6e59062006-10-22 00:18:54 +00001112 is_load = ((insn & 0x0400) != 0);
1113 for (i = 0; i < 16; i++, mask >>= 1) {
1114 if (mask & 1) {
1115 if (i < 8)
1116 reg = DREG(i, 0);
1117 else
1118 reg = AREG(i, 0);
1119 if (is_load) {
pbrook06338792007-05-23 19:58:11 +00001120 tmp = gen_load(s, OS_LONG, addr, 0);
pbrooke1f38082008-05-24 22:29:16 +00001121 tcg_gen_mov_i32(reg, tmp);
pbrooke6e59062006-10-22 00:18:54 +00001122 } else {
pbrook06338792007-05-23 19:58:11 +00001123 gen_store(s, OS_LONG, addr, reg);
pbrooke6e59062006-10-22 00:18:54 +00001124 }
1125 if (mask != 1)
pbrooke1f38082008-05-24 22:29:16 +00001126 tcg_gen_addi_i32(addr, addr, 4);
pbrooke6e59062006-10-22 00:18:54 +00001127 }
1128 }
1129}
1130
1131DISAS_INSN(bitop_im)
1132{
1133 int opsize;
1134 int op;
pbrooke1f38082008-05-24 22:29:16 +00001135 TCGv src1;
pbrooke6e59062006-10-22 00:18:54 +00001136 uint32_t mask;
1137 int bitnum;
pbrooke1f38082008-05-24 22:29:16 +00001138 TCGv tmp;
1139 TCGv addr;
pbrooke6e59062006-10-22 00:18:54 +00001140
1141 if ((insn & 0x38) != 0)
1142 opsize = OS_BYTE;
1143 else
1144 opsize = OS_LONG;
1145 op = (insn >> 6) & 3;
1146
Blue Swirld4d79bb2012-09-08 10:48:20 +00001147 bitnum = cpu_lduw_code(env, s->pc);
pbrooke6e59062006-10-22 00:18:54 +00001148 s->pc += 2;
1149 if (bitnum & 0xff00) {
Blue Swirld4d79bb2012-09-08 10:48:20 +00001150 disas_undef(env, s, insn);
pbrooke6e59062006-10-22 00:18:54 +00001151 return;
1152 }
1153
Blue Swirld4d79bb2012-09-08 10:48:20 +00001154 SRC_EA(env, src1, opsize, 0, op ? &addr: NULL);
pbrooke6e59062006-10-22 00:18:54 +00001155
1156 gen_flush_flags(s);
pbrooke6e59062006-10-22 00:18:54 +00001157 if (opsize == OS_BYTE)
1158 bitnum &= 7;
1159 else
1160 bitnum &= 31;
1161 mask = 1 << bitnum;
1162
pbrooka7812ae2008-11-17 14:43:54 +00001163 tmp = tcg_temp_new();
pbrooke1f38082008-05-24 22:29:16 +00001164 assert (CCF_Z == (1 << 2));
1165 if (bitnum > 2)
1166 tcg_gen_shri_i32(tmp, src1, bitnum - 2);
1167 else if (bitnum < 2)
1168 tcg_gen_shli_i32(tmp, src1, 2 - bitnum);
pbrooke6e59062006-10-22 00:18:54 +00001169 else
pbrooke1f38082008-05-24 22:29:16 +00001170 tcg_gen_mov_i32(tmp, src1);
1171 tcg_gen_andi_i32(tmp, tmp, CCF_Z);
1172 /* Clear CCF_Z if bit set. */
1173 tcg_gen_ori_i32(QREG_CC_DEST, QREG_CC_DEST, CCF_Z);
1174 tcg_gen_xor_i32(QREG_CC_DEST, QREG_CC_DEST, tmp);
1175 if (op) {
1176 switch (op) {
1177 case 1: /* bchg */
1178 tcg_gen_xori_i32(tmp, src1, mask);
1179 break;
1180 case 2: /* bclr */
1181 tcg_gen_andi_i32(tmp, src1, ~mask);
1182 break;
1183 case 3: /* bset */
1184 tcg_gen_ori_i32(tmp, src1, mask);
1185 break;
1186 default: /* btst */
1187 break;
1188 }
Blue Swirld4d79bb2012-09-08 10:48:20 +00001189 DEST_EA(env, insn, opsize, tmp, &addr);
pbrooke6e59062006-10-22 00:18:54 +00001190 }
pbrooke6e59062006-10-22 00:18:54 +00001191}
1192
1193DISAS_INSN(arith_im)
1194{
1195 int op;
pbrooke1f38082008-05-24 22:29:16 +00001196 uint32_t im;
1197 TCGv src1;
1198 TCGv dest;
1199 TCGv addr;
pbrooke6e59062006-10-22 00:18:54 +00001200
1201 op = (insn >> 9) & 7;
Blue Swirld4d79bb2012-09-08 10:48:20 +00001202 SRC_EA(env, src1, OS_LONG, 0, (op == 6) ? NULL : &addr);
1203 im = read_im32(env, s);
pbrooka7812ae2008-11-17 14:43:54 +00001204 dest = tcg_temp_new();
pbrooke6e59062006-10-22 00:18:54 +00001205 switch (op) {
1206 case 0: /* ori */
pbrooke1f38082008-05-24 22:29:16 +00001207 tcg_gen_ori_i32(dest, src1, im);
pbrooke6e59062006-10-22 00:18:54 +00001208 gen_logic_cc(s, dest);
1209 break;
1210 case 1: /* andi */
pbrooke1f38082008-05-24 22:29:16 +00001211 tcg_gen_andi_i32(dest, src1, im);
pbrooke6e59062006-10-22 00:18:54 +00001212 gen_logic_cc(s, dest);
1213 break;
1214 case 2: /* subi */
pbrooke1f38082008-05-24 22:29:16 +00001215 tcg_gen_mov_i32(dest, src1);
Laurent Vivier351326a2011-03-25 09:36:36 +00001216 gen_helper_xflag_lt(QREG_CC_X, dest, tcg_const_i32(im));
pbrooke1f38082008-05-24 22:29:16 +00001217 tcg_gen_subi_i32(dest, dest, im);
Laurent Vivier351326a2011-03-25 09:36:36 +00001218 gen_update_cc_add(dest, tcg_const_i32(im));
pbrooke6e59062006-10-22 00:18:54 +00001219 s->cc_op = CC_OP_SUB;
1220 break;
1221 case 3: /* addi */
pbrooke1f38082008-05-24 22:29:16 +00001222 tcg_gen_mov_i32(dest, src1);
1223 tcg_gen_addi_i32(dest, dest, im);
Laurent Vivier351326a2011-03-25 09:36:36 +00001224 gen_update_cc_add(dest, tcg_const_i32(im));
1225 gen_helper_xflag_lt(QREG_CC_X, dest, tcg_const_i32(im));
pbrooke6e59062006-10-22 00:18:54 +00001226 s->cc_op = CC_OP_ADD;
1227 break;
1228 case 5: /* eori */
pbrooke1f38082008-05-24 22:29:16 +00001229 tcg_gen_xori_i32(dest, src1, im);
pbrooke6e59062006-10-22 00:18:54 +00001230 gen_logic_cc(s, dest);
1231 break;
1232 case 6: /* cmpi */
pbrooke1f38082008-05-24 22:29:16 +00001233 tcg_gen_mov_i32(dest, src1);
1234 tcg_gen_subi_i32(dest, dest, im);
Laurent Vivier351326a2011-03-25 09:36:36 +00001235 gen_update_cc_add(dest, tcg_const_i32(im));
pbrooke6e59062006-10-22 00:18:54 +00001236 s->cc_op = CC_OP_SUB;
1237 break;
1238 default:
1239 abort();
1240 }
1241 if (op != 6) {
Blue Swirld4d79bb2012-09-08 10:48:20 +00001242 DEST_EA(env, insn, OS_LONG, dest, &addr);
pbrooke6e59062006-10-22 00:18:54 +00001243 }
1244}
1245
1246DISAS_INSN(byterev)
1247{
pbrooke1f38082008-05-24 22:29:16 +00001248 TCGv reg;
pbrooke6e59062006-10-22 00:18:54 +00001249
1250 reg = DREG(insn, 0);
aurel3266896cb2009-03-13 09:34:48 +00001251 tcg_gen_bswap32_i32(reg, reg);
pbrooke6e59062006-10-22 00:18:54 +00001252}
1253
1254DISAS_INSN(move)
1255{
pbrooke1f38082008-05-24 22:29:16 +00001256 TCGv src;
1257 TCGv dest;
pbrooke6e59062006-10-22 00:18:54 +00001258 int op;
1259 int opsize;
1260
1261 switch (insn >> 12) {
1262 case 1: /* move.b */
1263 opsize = OS_BYTE;
1264 break;
1265 case 2: /* move.l */
1266 opsize = OS_LONG;
1267 break;
1268 case 3: /* move.w */
1269 opsize = OS_WORD;
1270 break;
1271 default:
1272 abort();
1273 }
Blue Swirld4d79bb2012-09-08 10:48:20 +00001274 SRC_EA(env, src, opsize, 1, NULL);
pbrooke6e59062006-10-22 00:18:54 +00001275 op = (insn >> 6) & 7;
1276 if (op == 1) {
1277 /* movea */
1278 /* The value will already have been sign extended. */
1279 dest = AREG(insn, 9);
pbrooke1f38082008-05-24 22:29:16 +00001280 tcg_gen_mov_i32(dest, src);
pbrooke6e59062006-10-22 00:18:54 +00001281 } else {
1282 /* normal move */
1283 uint16_t dest_ea;
1284 dest_ea = ((insn >> 9) & 7) | (op << 3);
Blue Swirld4d79bb2012-09-08 10:48:20 +00001285 DEST_EA(env, dest_ea, opsize, src, NULL);
pbrooke6e59062006-10-22 00:18:54 +00001286 /* This will be correct because loads sign extend. */
1287 gen_logic_cc(s, src);
1288 }
1289}
1290
1291DISAS_INSN(negx)
1292{
pbrooke1f38082008-05-24 22:29:16 +00001293 TCGv reg;
pbrooke6e59062006-10-22 00:18:54 +00001294
1295 gen_flush_flags(s);
1296 reg = DREG(insn, 0);
pbrooke1f38082008-05-24 22:29:16 +00001297 gen_helper_subx_cc(reg, cpu_env, tcg_const_i32(0), reg);
pbrooke6e59062006-10-22 00:18:54 +00001298}
1299
1300DISAS_INSN(lea)
1301{
pbrooke1f38082008-05-24 22:29:16 +00001302 TCGv reg;
1303 TCGv tmp;
pbrooke6e59062006-10-22 00:18:54 +00001304
1305 reg = AREG(insn, 9);
Blue Swirld4d79bb2012-09-08 10:48:20 +00001306 tmp = gen_lea(env, s, insn, OS_LONG);
pbrooke1f38082008-05-24 22:29:16 +00001307 if (IS_NULL_QREG(tmp)) {
pbrook510ff0b2007-05-26 22:11:13 +00001308 gen_addr_fault(s);
1309 return;
1310 }
pbrooke1f38082008-05-24 22:29:16 +00001311 tcg_gen_mov_i32(reg, tmp);
pbrooke6e59062006-10-22 00:18:54 +00001312}
1313
1314DISAS_INSN(clr)
1315{
1316 int opsize;
1317
1318 switch ((insn >> 6) & 3) {
1319 case 0: /* clr.b */
1320 opsize = OS_BYTE;
1321 break;
1322 case 1: /* clr.w */
1323 opsize = OS_WORD;
1324 break;
1325 case 2: /* clr.l */
1326 opsize = OS_LONG;
1327 break;
1328 default:
1329 abort();
1330 }
Blue Swirld4d79bb2012-09-08 10:48:20 +00001331 DEST_EA(env, insn, opsize, tcg_const_i32(0), NULL);
Laurent Vivier351326a2011-03-25 09:36:36 +00001332 gen_logic_cc(s, tcg_const_i32(0));
pbrooke6e59062006-10-22 00:18:54 +00001333}
1334
pbrooke1f38082008-05-24 22:29:16 +00001335static TCGv gen_get_ccr(DisasContext *s)
pbrooke6e59062006-10-22 00:18:54 +00001336{
pbrooke1f38082008-05-24 22:29:16 +00001337 TCGv dest;
pbrooke6e59062006-10-22 00:18:54 +00001338
1339 gen_flush_flags(s);
pbrooka7812ae2008-11-17 14:43:54 +00001340 dest = tcg_temp_new();
pbrooke1f38082008-05-24 22:29:16 +00001341 tcg_gen_shli_i32(dest, QREG_CC_X, 4);
1342 tcg_gen_or_i32(dest, dest, QREG_CC_DEST);
pbrook06338792007-05-23 19:58:11 +00001343 return dest;
1344}
1345
1346DISAS_INSN(move_from_ccr)
1347{
pbrooke1f38082008-05-24 22:29:16 +00001348 TCGv reg;
1349 TCGv ccr;
pbrook06338792007-05-23 19:58:11 +00001350
1351 ccr = gen_get_ccr(s);
pbrooke6e59062006-10-22 00:18:54 +00001352 reg = DREG(insn, 0);
pbrook06338792007-05-23 19:58:11 +00001353 gen_partset_reg(OS_WORD, reg, ccr);
pbrooke6e59062006-10-22 00:18:54 +00001354}
1355
1356DISAS_INSN(neg)
1357{
pbrooke1f38082008-05-24 22:29:16 +00001358 TCGv reg;
1359 TCGv src1;
pbrooke6e59062006-10-22 00:18:54 +00001360
1361 reg = DREG(insn, 0);
pbrooka7812ae2008-11-17 14:43:54 +00001362 src1 = tcg_temp_new();
pbrooke1f38082008-05-24 22:29:16 +00001363 tcg_gen_mov_i32(src1, reg);
1364 tcg_gen_neg_i32(reg, src1);
pbrooke6e59062006-10-22 00:18:54 +00001365 s->cc_op = CC_OP_SUB;
pbrooke1f38082008-05-24 22:29:16 +00001366 gen_update_cc_add(reg, src1);
1367 gen_helper_xflag_lt(QREG_CC_X, tcg_const_i32(0), src1);
pbrooke6e59062006-10-22 00:18:54 +00001368 s->cc_op = CC_OP_SUB;
1369}
1370
pbrook06338792007-05-23 19:58:11 +00001371static void gen_set_sr_im(DisasContext *s, uint16_t val, int ccr_only)
1372{
pbrooke1f38082008-05-24 22:29:16 +00001373 tcg_gen_movi_i32(QREG_CC_DEST, val & 0xf);
1374 tcg_gen_movi_i32(QREG_CC_X, (val & 0x10) >> 4);
pbrook06338792007-05-23 19:58:11 +00001375 if (!ccr_only) {
pbrooke1f38082008-05-24 22:29:16 +00001376 gen_helper_set_sr(cpu_env, tcg_const_i32(val & 0xff00));
pbrook06338792007-05-23 19:58:11 +00001377 }
1378}
1379
Blue Swirld4d79bb2012-09-08 10:48:20 +00001380static void gen_set_sr(CPUM68KState *env, DisasContext *s, uint16_t insn,
1381 int ccr_only)
pbrooke6e59062006-10-22 00:18:54 +00001382{
pbrooke1f38082008-05-24 22:29:16 +00001383 TCGv tmp;
1384 TCGv reg;
pbrooke6e59062006-10-22 00:18:54 +00001385
1386 s->cc_op = CC_OP_FLAGS;
1387 if ((insn & 0x38) == 0)
1388 {
pbrooka7812ae2008-11-17 14:43:54 +00001389 tmp = tcg_temp_new();
pbrooke6e59062006-10-22 00:18:54 +00001390 reg = DREG(insn, 0);
pbrooke1f38082008-05-24 22:29:16 +00001391 tcg_gen_andi_i32(QREG_CC_DEST, reg, 0xf);
1392 tcg_gen_shri_i32(tmp, reg, 4);
1393 tcg_gen_andi_i32(QREG_CC_X, tmp, 1);
pbrook06338792007-05-23 19:58:11 +00001394 if (!ccr_only) {
pbrooke1f38082008-05-24 22:29:16 +00001395 gen_helper_set_sr(cpu_env, reg);
pbrook06338792007-05-23 19:58:11 +00001396 }
pbrooke6e59062006-10-22 00:18:54 +00001397 }
pbrook06338792007-05-23 19:58:11 +00001398 else if ((insn & 0x3f) == 0x3c)
pbrooke6e59062006-10-22 00:18:54 +00001399 {
pbrook06338792007-05-23 19:58:11 +00001400 uint16_t val;
Blue Swirld4d79bb2012-09-08 10:48:20 +00001401 val = cpu_lduw_code(env, s->pc);
pbrooke6e59062006-10-22 00:18:54 +00001402 s->pc += 2;
pbrook06338792007-05-23 19:58:11 +00001403 gen_set_sr_im(s, val, ccr_only);
pbrooke6e59062006-10-22 00:18:54 +00001404 }
1405 else
Blue Swirld4d79bb2012-09-08 10:48:20 +00001406 disas_undef(env, s, insn);
pbrooke6e59062006-10-22 00:18:54 +00001407}
1408
pbrook06338792007-05-23 19:58:11 +00001409DISAS_INSN(move_to_ccr)
1410{
Blue Swirld4d79bb2012-09-08 10:48:20 +00001411 gen_set_sr(env, s, insn, 1);
pbrook06338792007-05-23 19:58:11 +00001412}
1413
pbrooke6e59062006-10-22 00:18:54 +00001414DISAS_INSN(not)
1415{
pbrooke1f38082008-05-24 22:29:16 +00001416 TCGv reg;
pbrooke6e59062006-10-22 00:18:54 +00001417
1418 reg = DREG(insn, 0);
pbrooke1f38082008-05-24 22:29:16 +00001419 tcg_gen_not_i32(reg, reg);
pbrooke6e59062006-10-22 00:18:54 +00001420 gen_logic_cc(s, reg);
1421}
1422
1423DISAS_INSN(swap)
1424{
pbrooke1f38082008-05-24 22:29:16 +00001425 TCGv src1;
1426 TCGv src2;
1427 TCGv reg;
pbrooke6e59062006-10-22 00:18:54 +00001428
pbrooka7812ae2008-11-17 14:43:54 +00001429 src1 = tcg_temp_new();
1430 src2 = tcg_temp_new();
pbrooke6e59062006-10-22 00:18:54 +00001431 reg = DREG(insn, 0);
pbrooke1f38082008-05-24 22:29:16 +00001432 tcg_gen_shli_i32(src1, reg, 16);
1433 tcg_gen_shri_i32(src2, reg, 16);
1434 tcg_gen_or_i32(reg, src1, src2);
1435 gen_logic_cc(s, reg);
pbrooke6e59062006-10-22 00:18:54 +00001436}
1437
1438DISAS_INSN(pea)
1439{
pbrooke1f38082008-05-24 22:29:16 +00001440 TCGv tmp;
pbrooke6e59062006-10-22 00:18:54 +00001441
Blue Swirld4d79bb2012-09-08 10:48:20 +00001442 tmp = gen_lea(env, s, insn, OS_LONG);
pbrooke1f38082008-05-24 22:29:16 +00001443 if (IS_NULL_QREG(tmp)) {
pbrook510ff0b2007-05-26 22:11:13 +00001444 gen_addr_fault(s);
1445 return;
1446 }
pbrook06338792007-05-23 19:58:11 +00001447 gen_push(s, tmp);
pbrooke6e59062006-10-22 00:18:54 +00001448}
1449
1450DISAS_INSN(ext)
1451{
pbrooke6e59062006-10-22 00:18:54 +00001452 int op;
pbrooke1f38082008-05-24 22:29:16 +00001453 TCGv reg;
1454 TCGv tmp;
pbrooke6e59062006-10-22 00:18:54 +00001455
1456 reg = DREG(insn, 0);
1457 op = (insn >> 6) & 7;
pbrooka7812ae2008-11-17 14:43:54 +00001458 tmp = tcg_temp_new();
pbrooke6e59062006-10-22 00:18:54 +00001459 if (op == 3)
pbrooke1f38082008-05-24 22:29:16 +00001460 tcg_gen_ext16s_i32(tmp, reg);
pbrooke6e59062006-10-22 00:18:54 +00001461 else
pbrooke1f38082008-05-24 22:29:16 +00001462 tcg_gen_ext8s_i32(tmp, reg);
pbrooke6e59062006-10-22 00:18:54 +00001463 if (op == 2)
1464 gen_partset_reg(OS_WORD, reg, tmp);
1465 else
pbrooke1f38082008-05-24 22:29:16 +00001466 tcg_gen_mov_i32(reg, tmp);
pbrooke6e59062006-10-22 00:18:54 +00001467 gen_logic_cc(s, tmp);
1468}
1469
1470DISAS_INSN(tst)
1471{
1472 int opsize;
pbrooke1f38082008-05-24 22:29:16 +00001473 TCGv tmp;
pbrooke6e59062006-10-22 00:18:54 +00001474
1475 switch ((insn >> 6) & 3) {
1476 case 0: /* tst.b */
1477 opsize = OS_BYTE;
1478 break;
1479 case 1: /* tst.w */
1480 opsize = OS_WORD;
1481 break;
1482 case 2: /* tst.l */
1483 opsize = OS_LONG;
1484 break;
1485 default:
1486 abort();
1487 }
Blue Swirld4d79bb2012-09-08 10:48:20 +00001488 SRC_EA(env, tmp, opsize, 1, NULL);
pbrooke6e59062006-10-22 00:18:54 +00001489 gen_logic_cc(s, tmp);
1490}
1491
1492DISAS_INSN(pulse)
1493{
1494 /* Implemented as a NOP. */
1495}
1496
1497DISAS_INSN(illegal)
1498{
1499 gen_exception(s, s->pc - 2, EXCP_ILLEGAL);
1500}
1501
1502/* ??? This should be atomic. */
1503DISAS_INSN(tas)
1504{
pbrooke1f38082008-05-24 22:29:16 +00001505 TCGv dest;
1506 TCGv src1;
1507 TCGv addr;
pbrooke6e59062006-10-22 00:18:54 +00001508
pbrooka7812ae2008-11-17 14:43:54 +00001509 dest = tcg_temp_new();
Blue Swirld4d79bb2012-09-08 10:48:20 +00001510 SRC_EA(env, src1, OS_BYTE, 1, &addr);
pbrooke6e59062006-10-22 00:18:54 +00001511 gen_logic_cc(s, src1);
pbrooke1f38082008-05-24 22:29:16 +00001512 tcg_gen_ori_i32(dest, src1, 0x80);
Blue Swirld4d79bb2012-09-08 10:48:20 +00001513 DEST_EA(env, insn, OS_BYTE, dest, &addr);
pbrooke6e59062006-10-22 00:18:54 +00001514}
1515
1516DISAS_INSN(mull)
1517{
1518 uint16_t ext;
pbrooke1f38082008-05-24 22:29:16 +00001519 TCGv reg;
1520 TCGv src1;
1521 TCGv dest;
pbrooke6e59062006-10-22 00:18:54 +00001522
1523 /* The upper 32 bits of the product are discarded, so
1524 muls.l and mulu.l are functionally equivalent. */
Blue Swirld4d79bb2012-09-08 10:48:20 +00001525 ext = cpu_lduw_code(env, s->pc);
pbrooke6e59062006-10-22 00:18:54 +00001526 s->pc += 2;
1527 if (ext & 0x87ff) {
1528 gen_exception(s, s->pc - 4, EXCP_UNSUPPORTED);
1529 return;
1530 }
1531 reg = DREG(ext, 12);
Blue Swirld4d79bb2012-09-08 10:48:20 +00001532 SRC_EA(env, src1, OS_LONG, 0, NULL);
pbrooka7812ae2008-11-17 14:43:54 +00001533 dest = tcg_temp_new();
pbrooke1f38082008-05-24 22:29:16 +00001534 tcg_gen_mul_i32(dest, src1, reg);
1535 tcg_gen_mov_i32(reg, dest);
pbrooke6e59062006-10-22 00:18:54 +00001536 /* Unlike m68k, coldfire always clears the overflow bit. */
1537 gen_logic_cc(s, dest);
1538}
1539
1540DISAS_INSN(link)
1541{
1542 int16_t offset;
pbrooke1f38082008-05-24 22:29:16 +00001543 TCGv reg;
1544 TCGv tmp;
pbrooke6e59062006-10-22 00:18:54 +00001545
Blue Swirld4d79bb2012-09-08 10:48:20 +00001546 offset = cpu_ldsw_code(env, s->pc);
pbrooke6e59062006-10-22 00:18:54 +00001547 s->pc += 2;
1548 reg = AREG(insn, 0);
pbrooka7812ae2008-11-17 14:43:54 +00001549 tmp = tcg_temp_new();
pbrooke1f38082008-05-24 22:29:16 +00001550 tcg_gen_subi_i32(tmp, QREG_SP, 4);
pbrook06338792007-05-23 19:58:11 +00001551 gen_store(s, OS_LONG, tmp, reg);
pbrooke1f38082008-05-24 22:29:16 +00001552 if ((insn & 7) != 7)
1553 tcg_gen_mov_i32(reg, tmp);
1554 tcg_gen_addi_i32(QREG_SP, tmp, offset);
pbrooke6e59062006-10-22 00:18:54 +00001555}
1556
1557DISAS_INSN(unlk)
1558{
pbrooke1f38082008-05-24 22:29:16 +00001559 TCGv src;
1560 TCGv reg;
1561 TCGv tmp;
pbrooke6e59062006-10-22 00:18:54 +00001562
pbrooka7812ae2008-11-17 14:43:54 +00001563 src = tcg_temp_new();
pbrooke6e59062006-10-22 00:18:54 +00001564 reg = AREG(insn, 0);
pbrooke1f38082008-05-24 22:29:16 +00001565 tcg_gen_mov_i32(src, reg);
pbrook06338792007-05-23 19:58:11 +00001566 tmp = gen_load(s, OS_LONG, src, 0);
pbrooke1f38082008-05-24 22:29:16 +00001567 tcg_gen_mov_i32(reg, tmp);
1568 tcg_gen_addi_i32(QREG_SP, src, 4);
pbrooke6e59062006-10-22 00:18:54 +00001569}
1570
1571DISAS_INSN(nop)
1572{
1573}
1574
1575DISAS_INSN(rts)
1576{
pbrooke1f38082008-05-24 22:29:16 +00001577 TCGv tmp;
pbrooke6e59062006-10-22 00:18:54 +00001578
pbrook06338792007-05-23 19:58:11 +00001579 tmp = gen_load(s, OS_LONG, QREG_SP, 0);
pbrooke1f38082008-05-24 22:29:16 +00001580 tcg_gen_addi_i32(QREG_SP, QREG_SP, 4);
pbrooke6e59062006-10-22 00:18:54 +00001581 gen_jmp(s, tmp);
1582}
1583
1584DISAS_INSN(jump)
1585{
pbrooke1f38082008-05-24 22:29:16 +00001586 TCGv tmp;
pbrooke6e59062006-10-22 00:18:54 +00001587
1588 /* Load the target address first to ensure correct exception
1589 behavior. */
Blue Swirld4d79bb2012-09-08 10:48:20 +00001590 tmp = gen_lea(env, s, insn, OS_LONG);
pbrooke1f38082008-05-24 22:29:16 +00001591 if (IS_NULL_QREG(tmp)) {
pbrook510ff0b2007-05-26 22:11:13 +00001592 gen_addr_fault(s);
1593 return;
1594 }
pbrooke6e59062006-10-22 00:18:54 +00001595 if ((insn & 0x40) == 0) {
1596 /* jsr */
Laurent Vivier351326a2011-03-25 09:36:36 +00001597 gen_push(s, tcg_const_i32(s->pc));
pbrooke6e59062006-10-22 00:18:54 +00001598 }
1599 gen_jmp(s, tmp);
1600}
1601
1602DISAS_INSN(addsubq)
1603{
pbrooke1f38082008-05-24 22:29:16 +00001604 TCGv src1;
1605 TCGv src2;
1606 TCGv dest;
pbrooke6e59062006-10-22 00:18:54 +00001607 int val;
pbrooke1f38082008-05-24 22:29:16 +00001608 TCGv addr;
pbrooke6e59062006-10-22 00:18:54 +00001609
Blue Swirld4d79bb2012-09-08 10:48:20 +00001610 SRC_EA(env, src1, OS_LONG, 0, &addr);
pbrooke6e59062006-10-22 00:18:54 +00001611 val = (insn >> 9) & 7;
1612 if (val == 0)
1613 val = 8;
pbrooka7812ae2008-11-17 14:43:54 +00001614 dest = tcg_temp_new();
pbrooke1f38082008-05-24 22:29:16 +00001615 tcg_gen_mov_i32(dest, src1);
pbrooke6e59062006-10-22 00:18:54 +00001616 if ((insn & 0x38) == 0x08) {
1617 /* Don't update condition codes if the destination is an
1618 address register. */
1619 if (insn & 0x0100) {
pbrooke1f38082008-05-24 22:29:16 +00001620 tcg_gen_subi_i32(dest, dest, val);
pbrooke6e59062006-10-22 00:18:54 +00001621 } else {
pbrooke1f38082008-05-24 22:29:16 +00001622 tcg_gen_addi_i32(dest, dest, val);
pbrooke6e59062006-10-22 00:18:54 +00001623 }
1624 } else {
Laurent Vivier351326a2011-03-25 09:36:36 +00001625 src2 = tcg_const_i32(val);
pbrooke6e59062006-10-22 00:18:54 +00001626 if (insn & 0x0100) {
pbrooke1f38082008-05-24 22:29:16 +00001627 gen_helper_xflag_lt(QREG_CC_X, dest, src2);
1628 tcg_gen_subi_i32(dest, dest, val);
pbrooke6e59062006-10-22 00:18:54 +00001629 s->cc_op = CC_OP_SUB;
1630 } else {
pbrooke1f38082008-05-24 22:29:16 +00001631 tcg_gen_addi_i32(dest, dest, val);
1632 gen_helper_xflag_lt(QREG_CC_X, dest, src2);
pbrooke6e59062006-10-22 00:18:54 +00001633 s->cc_op = CC_OP_ADD;
1634 }
pbrooke1f38082008-05-24 22:29:16 +00001635 gen_update_cc_add(dest, src2);
pbrooke6e59062006-10-22 00:18:54 +00001636 }
Blue Swirld4d79bb2012-09-08 10:48:20 +00001637 DEST_EA(env, insn, OS_LONG, dest, &addr);
pbrooke6e59062006-10-22 00:18:54 +00001638}
1639
1640DISAS_INSN(tpf)
1641{
1642 switch (insn & 7) {
1643 case 2: /* One extension word. */
1644 s->pc += 2;
1645 break;
1646 case 3: /* Two extension words. */
1647 s->pc += 4;
1648 break;
1649 case 4: /* No extension words. */
1650 break;
1651 default:
Blue Swirld4d79bb2012-09-08 10:48:20 +00001652 disas_undef(env, s, insn);
pbrooke6e59062006-10-22 00:18:54 +00001653 }
1654}
1655
1656DISAS_INSN(branch)
1657{
1658 int32_t offset;
1659 uint32_t base;
1660 int op;
1661 int l1;
ths3b46e622007-09-17 08:09:54 +00001662
pbrooke6e59062006-10-22 00:18:54 +00001663 base = s->pc;
1664 op = (insn >> 8) & 0xf;
1665 offset = (int8_t)insn;
1666 if (offset == 0) {
Blue Swirld4d79bb2012-09-08 10:48:20 +00001667 offset = cpu_ldsw_code(env, s->pc);
pbrooke6e59062006-10-22 00:18:54 +00001668 s->pc += 2;
1669 } else if (offset == -1) {
Blue Swirld4d79bb2012-09-08 10:48:20 +00001670 offset = read_im32(env, s);
pbrooke6e59062006-10-22 00:18:54 +00001671 }
1672 if (op == 1) {
1673 /* bsr */
Laurent Vivier351326a2011-03-25 09:36:36 +00001674 gen_push(s, tcg_const_i32(s->pc));
pbrooke6e59062006-10-22 00:18:54 +00001675 }
1676 gen_flush_cc_op(s);
1677 if (op > 1) {
1678 /* Bcc */
1679 l1 = gen_new_label();
1680 gen_jmpcc(s, ((insn >> 8) & 0xf) ^ 1, l1);
1681 gen_jmp_tb(s, 1, base + offset);
1682 gen_set_label(l1);
1683 gen_jmp_tb(s, 0, s->pc);
1684 } else {
1685 /* Unconditional branch. */
1686 gen_jmp_tb(s, 0, base + offset);
1687 }
1688}
1689
1690DISAS_INSN(moveq)
1691{
pbrooke1f38082008-05-24 22:29:16 +00001692 uint32_t val;
pbrooke6e59062006-10-22 00:18:54 +00001693
pbrooke1f38082008-05-24 22:29:16 +00001694 val = (int8_t)insn;
1695 tcg_gen_movi_i32(DREG(insn, 9), val);
1696 gen_logic_cc(s, tcg_const_i32(val));
pbrooke6e59062006-10-22 00:18:54 +00001697}
1698
1699DISAS_INSN(mvzs)
1700{
1701 int opsize;
pbrooke1f38082008-05-24 22:29:16 +00001702 TCGv src;
1703 TCGv reg;
pbrooke6e59062006-10-22 00:18:54 +00001704
1705 if (insn & 0x40)
1706 opsize = OS_WORD;
1707 else
1708 opsize = OS_BYTE;
Blue Swirld4d79bb2012-09-08 10:48:20 +00001709 SRC_EA(env, src, opsize, (insn & 0x80) == 0, NULL);
pbrooke6e59062006-10-22 00:18:54 +00001710 reg = DREG(insn, 9);
pbrooke1f38082008-05-24 22:29:16 +00001711 tcg_gen_mov_i32(reg, src);
pbrooke6e59062006-10-22 00:18:54 +00001712 gen_logic_cc(s, src);
1713}
1714
1715DISAS_INSN(or)
1716{
pbrooke1f38082008-05-24 22:29:16 +00001717 TCGv reg;
1718 TCGv dest;
1719 TCGv src;
1720 TCGv addr;
pbrooke6e59062006-10-22 00:18:54 +00001721
1722 reg = DREG(insn, 9);
pbrooka7812ae2008-11-17 14:43:54 +00001723 dest = tcg_temp_new();
pbrooke6e59062006-10-22 00:18:54 +00001724 if (insn & 0x100) {
Blue Swirld4d79bb2012-09-08 10:48:20 +00001725 SRC_EA(env, src, OS_LONG, 0, &addr);
pbrooke1f38082008-05-24 22:29:16 +00001726 tcg_gen_or_i32(dest, src, reg);
Blue Swirld4d79bb2012-09-08 10:48:20 +00001727 DEST_EA(env, insn, OS_LONG, dest, &addr);
pbrooke6e59062006-10-22 00:18:54 +00001728 } else {
Blue Swirld4d79bb2012-09-08 10:48:20 +00001729 SRC_EA(env, src, OS_LONG, 0, NULL);
pbrooke1f38082008-05-24 22:29:16 +00001730 tcg_gen_or_i32(dest, src, reg);
1731 tcg_gen_mov_i32(reg, dest);
pbrooke6e59062006-10-22 00:18:54 +00001732 }
1733 gen_logic_cc(s, dest);
1734}
1735
1736DISAS_INSN(suba)
1737{
pbrooke1f38082008-05-24 22:29:16 +00001738 TCGv src;
1739 TCGv reg;
pbrooke6e59062006-10-22 00:18:54 +00001740
Blue Swirld4d79bb2012-09-08 10:48:20 +00001741 SRC_EA(env, src, OS_LONG, 0, NULL);
pbrooke6e59062006-10-22 00:18:54 +00001742 reg = AREG(insn, 9);
pbrooke1f38082008-05-24 22:29:16 +00001743 tcg_gen_sub_i32(reg, reg, src);
pbrooke6e59062006-10-22 00:18:54 +00001744}
1745
1746DISAS_INSN(subx)
1747{
pbrooke1f38082008-05-24 22:29:16 +00001748 TCGv reg;
1749 TCGv src;
pbrooke6e59062006-10-22 00:18:54 +00001750
1751 gen_flush_flags(s);
1752 reg = DREG(insn, 9);
1753 src = DREG(insn, 0);
pbrooke1f38082008-05-24 22:29:16 +00001754 gen_helper_subx_cc(reg, cpu_env, reg, src);
pbrooke6e59062006-10-22 00:18:54 +00001755}
1756
1757DISAS_INSN(mov3q)
1758{
pbrooke1f38082008-05-24 22:29:16 +00001759 TCGv src;
pbrooke6e59062006-10-22 00:18:54 +00001760 int val;
1761
1762 val = (insn >> 9) & 7;
1763 if (val == 0)
1764 val = -1;
Laurent Vivier351326a2011-03-25 09:36:36 +00001765 src = tcg_const_i32(val);
pbrooke6e59062006-10-22 00:18:54 +00001766 gen_logic_cc(s, src);
Blue Swirld4d79bb2012-09-08 10:48:20 +00001767 DEST_EA(env, insn, OS_LONG, src, NULL);
pbrooke6e59062006-10-22 00:18:54 +00001768}
1769
1770DISAS_INSN(cmp)
1771{
1772 int op;
pbrooke1f38082008-05-24 22:29:16 +00001773 TCGv src;
1774 TCGv reg;
1775 TCGv dest;
pbrooke6e59062006-10-22 00:18:54 +00001776 int opsize;
1777
1778 op = (insn >> 6) & 3;
1779 switch (op) {
1780 case 0: /* cmp.b */
1781 opsize = OS_BYTE;
1782 s->cc_op = CC_OP_CMPB;
1783 break;
1784 case 1: /* cmp.w */
1785 opsize = OS_WORD;
1786 s->cc_op = CC_OP_CMPW;
1787 break;
1788 case 2: /* cmp.l */
1789 opsize = OS_LONG;
1790 s->cc_op = CC_OP_SUB;
1791 break;
1792 default:
1793 abort();
1794 }
Blue Swirld4d79bb2012-09-08 10:48:20 +00001795 SRC_EA(env, src, opsize, 1, NULL);
pbrooke6e59062006-10-22 00:18:54 +00001796 reg = DREG(insn, 9);
pbrooka7812ae2008-11-17 14:43:54 +00001797 dest = tcg_temp_new();
pbrooke1f38082008-05-24 22:29:16 +00001798 tcg_gen_sub_i32(dest, reg, src);
1799 gen_update_cc_add(dest, src);
pbrooke6e59062006-10-22 00:18:54 +00001800}
1801
1802DISAS_INSN(cmpa)
1803{
1804 int opsize;
pbrooke1f38082008-05-24 22:29:16 +00001805 TCGv src;
1806 TCGv reg;
1807 TCGv dest;
pbrooke6e59062006-10-22 00:18:54 +00001808
1809 if (insn & 0x100) {
1810 opsize = OS_LONG;
1811 } else {
1812 opsize = OS_WORD;
1813 }
Blue Swirld4d79bb2012-09-08 10:48:20 +00001814 SRC_EA(env, src, opsize, 1, NULL);
pbrooke6e59062006-10-22 00:18:54 +00001815 reg = AREG(insn, 9);
pbrooka7812ae2008-11-17 14:43:54 +00001816 dest = tcg_temp_new();
pbrooke1f38082008-05-24 22:29:16 +00001817 tcg_gen_sub_i32(dest, reg, src);
1818 gen_update_cc_add(dest, src);
pbrooke6e59062006-10-22 00:18:54 +00001819 s->cc_op = CC_OP_SUB;
1820}
1821
1822DISAS_INSN(eor)
1823{
pbrooke1f38082008-05-24 22:29:16 +00001824 TCGv src;
1825 TCGv reg;
1826 TCGv dest;
1827 TCGv addr;
pbrooke6e59062006-10-22 00:18:54 +00001828
Blue Swirld4d79bb2012-09-08 10:48:20 +00001829 SRC_EA(env, src, OS_LONG, 0, &addr);
pbrooke6e59062006-10-22 00:18:54 +00001830 reg = DREG(insn, 9);
pbrooka7812ae2008-11-17 14:43:54 +00001831 dest = tcg_temp_new();
pbrooke1f38082008-05-24 22:29:16 +00001832 tcg_gen_xor_i32(dest, src, reg);
pbrooke6e59062006-10-22 00:18:54 +00001833 gen_logic_cc(s, dest);
Blue Swirld4d79bb2012-09-08 10:48:20 +00001834 DEST_EA(env, insn, OS_LONG, dest, &addr);
pbrooke6e59062006-10-22 00:18:54 +00001835}
1836
1837DISAS_INSN(and)
1838{
pbrooke1f38082008-05-24 22:29:16 +00001839 TCGv src;
1840 TCGv reg;
1841 TCGv dest;
1842 TCGv addr;
pbrooke6e59062006-10-22 00:18:54 +00001843
1844 reg = DREG(insn, 9);
pbrooka7812ae2008-11-17 14:43:54 +00001845 dest = tcg_temp_new();
pbrooke6e59062006-10-22 00:18:54 +00001846 if (insn & 0x100) {
Blue Swirld4d79bb2012-09-08 10:48:20 +00001847 SRC_EA(env, src, OS_LONG, 0, &addr);
pbrooke1f38082008-05-24 22:29:16 +00001848 tcg_gen_and_i32(dest, src, reg);
Blue Swirld4d79bb2012-09-08 10:48:20 +00001849 DEST_EA(env, insn, OS_LONG, dest, &addr);
pbrooke6e59062006-10-22 00:18:54 +00001850 } else {
Blue Swirld4d79bb2012-09-08 10:48:20 +00001851 SRC_EA(env, src, OS_LONG, 0, NULL);
pbrooke1f38082008-05-24 22:29:16 +00001852 tcg_gen_and_i32(dest, src, reg);
1853 tcg_gen_mov_i32(reg, dest);
pbrooke6e59062006-10-22 00:18:54 +00001854 }
1855 gen_logic_cc(s, dest);
1856}
1857
1858DISAS_INSN(adda)
1859{
pbrooke1f38082008-05-24 22:29:16 +00001860 TCGv src;
1861 TCGv reg;
pbrooke6e59062006-10-22 00:18:54 +00001862
Blue Swirld4d79bb2012-09-08 10:48:20 +00001863 SRC_EA(env, src, OS_LONG, 0, NULL);
pbrooke6e59062006-10-22 00:18:54 +00001864 reg = AREG(insn, 9);
pbrooke1f38082008-05-24 22:29:16 +00001865 tcg_gen_add_i32(reg, reg, src);
pbrooke6e59062006-10-22 00:18:54 +00001866}
1867
1868DISAS_INSN(addx)
1869{
pbrooke1f38082008-05-24 22:29:16 +00001870 TCGv reg;
1871 TCGv src;
pbrooke6e59062006-10-22 00:18:54 +00001872
1873 gen_flush_flags(s);
1874 reg = DREG(insn, 9);
1875 src = DREG(insn, 0);
pbrooke1f38082008-05-24 22:29:16 +00001876 gen_helper_addx_cc(reg, cpu_env, reg, src);
pbrooke6e59062006-10-22 00:18:54 +00001877 s->cc_op = CC_OP_FLAGS;
1878}
1879
pbrooke1f38082008-05-24 22:29:16 +00001880/* TODO: This could be implemented without helper functions. */
pbrooke6e59062006-10-22 00:18:54 +00001881DISAS_INSN(shift_im)
1882{
pbrooke1f38082008-05-24 22:29:16 +00001883 TCGv reg;
pbrooke6e59062006-10-22 00:18:54 +00001884 int tmp;
pbrooke1f38082008-05-24 22:29:16 +00001885 TCGv shift;
pbrooke6e59062006-10-22 00:18:54 +00001886
1887 reg = DREG(insn, 0);
1888 tmp = (insn >> 9) & 7;
1889 if (tmp == 0)
pbrooke1f38082008-05-24 22:29:16 +00001890 tmp = 8;
Laurent Vivier351326a2011-03-25 09:36:36 +00001891 shift = tcg_const_i32(tmp);
pbrooke1f38082008-05-24 22:29:16 +00001892 /* No need to flush flags becuse we know we will set C flag. */
pbrooke6e59062006-10-22 00:18:54 +00001893 if (insn & 0x100) {
pbrooke1f38082008-05-24 22:29:16 +00001894 gen_helper_shl_cc(reg, cpu_env, reg, shift);
pbrooke6e59062006-10-22 00:18:54 +00001895 } else {
1896 if (insn & 8) {
pbrooke1f38082008-05-24 22:29:16 +00001897 gen_helper_shr_cc(reg, cpu_env, reg, shift);
pbrooke6e59062006-10-22 00:18:54 +00001898 } else {
pbrooke1f38082008-05-24 22:29:16 +00001899 gen_helper_sar_cc(reg, cpu_env, reg, shift);
pbrooke6e59062006-10-22 00:18:54 +00001900 }
1901 }
pbrooke1f38082008-05-24 22:29:16 +00001902 s->cc_op = CC_OP_SHIFT;
pbrooke6e59062006-10-22 00:18:54 +00001903}
1904
1905DISAS_INSN(shift_reg)
1906{
pbrooke1f38082008-05-24 22:29:16 +00001907 TCGv reg;
1908 TCGv shift;
pbrooke6e59062006-10-22 00:18:54 +00001909
1910 reg = DREG(insn, 0);
pbrooke1f38082008-05-24 22:29:16 +00001911 shift = DREG(insn, 9);
1912 /* Shift by zero leaves C flag unmodified. */
1913 gen_flush_flags(s);
pbrooke6e59062006-10-22 00:18:54 +00001914 if (insn & 0x100) {
pbrooke1f38082008-05-24 22:29:16 +00001915 gen_helper_shl_cc(reg, cpu_env, reg, shift);
pbrooke6e59062006-10-22 00:18:54 +00001916 } else {
1917 if (insn & 8) {
pbrooke1f38082008-05-24 22:29:16 +00001918 gen_helper_shr_cc(reg, cpu_env, reg, shift);
pbrooke6e59062006-10-22 00:18:54 +00001919 } else {
pbrooke1f38082008-05-24 22:29:16 +00001920 gen_helper_sar_cc(reg, cpu_env, reg, shift);
pbrooke6e59062006-10-22 00:18:54 +00001921 }
1922 }
pbrooke1f38082008-05-24 22:29:16 +00001923 s->cc_op = CC_OP_SHIFT;
pbrooke6e59062006-10-22 00:18:54 +00001924}
1925
1926DISAS_INSN(ff1)
1927{
pbrooke1f38082008-05-24 22:29:16 +00001928 TCGv reg;
pbrook821f7e72007-05-28 02:20:34 +00001929 reg = DREG(insn, 0);
1930 gen_logic_cc(s, reg);
pbrooke1f38082008-05-24 22:29:16 +00001931 gen_helper_ff1(reg, reg);
pbrooke6e59062006-10-22 00:18:54 +00001932}
1933
pbrooke1f38082008-05-24 22:29:16 +00001934static TCGv gen_get_sr(DisasContext *s)
pbrook06338792007-05-23 19:58:11 +00001935{
pbrooke1f38082008-05-24 22:29:16 +00001936 TCGv ccr;
1937 TCGv sr;
pbrook06338792007-05-23 19:58:11 +00001938
1939 ccr = gen_get_ccr(s);
pbrooka7812ae2008-11-17 14:43:54 +00001940 sr = tcg_temp_new();
pbrooke1f38082008-05-24 22:29:16 +00001941 tcg_gen_andi_i32(sr, QREG_SR, 0xffe0);
1942 tcg_gen_or_i32(sr, sr, ccr);
pbrook06338792007-05-23 19:58:11 +00001943 return sr;
1944}
1945
pbrooke6e59062006-10-22 00:18:54 +00001946DISAS_INSN(strldsr)
1947{
1948 uint16_t ext;
1949 uint32_t addr;
1950
1951 addr = s->pc - 2;
Blue Swirld4d79bb2012-09-08 10:48:20 +00001952 ext = cpu_lduw_code(env, s->pc);
pbrooke6e59062006-10-22 00:18:54 +00001953 s->pc += 2;
pbrook06338792007-05-23 19:58:11 +00001954 if (ext != 0x46FC) {
pbrooke6e59062006-10-22 00:18:54 +00001955 gen_exception(s, addr, EXCP_UNSUPPORTED);
pbrook06338792007-05-23 19:58:11 +00001956 return;
1957 }
Blue Swirld4d79bb2012-09-08 10:48:20 +00001958 ext = cpu_lduw_code(env, s->pc);
pbrook06338792007-05-23 19:58:11 +00001959 s->pc += 2;
1960 if (IS_USER(s) || (ext & SR_S) == 0) {
pbrooke6e59062006-10-22 00:18:54 +00001961 gen_exception(s, addr, EXCP_PRIVILEGE);
pbrook06338792007-05-23 19:58:11 +00001962 return;
1963 }
1964 gen_push(s, gen_get_sr(s));
1965 gen_set_sr_im(s, ext, 0);
pbrooke6e59062006-10-22 00:18:54 +00001966}
1967
1968DISAS_INSN(move_from_sr)
1969{
pbrooke1f38082008-05-24 22:29:16 +00001970 TCGv reg;
1971 TCGv sr;
pbrook06338792007-05-23 19:58:11 +00001972
1973 if (IS_USER(s)) {
1974 gen_exception(s, s->pc - 2, EXCP_PRIVILEGE);
1975 return;
1976 }
1977 sr = gen_get_sr(s);
1978 reg = DREG(insn, 0);
1979 gen_partset_reg(OS_WORD, reg, sr);
pbrooke6e59062006-10-22 00:18:54 +00001980}
1981
1982DISAS_INSN(move_to_sr)
1983{
pbrook06338792007-05-23 19:58:11 +00001984 if (IS_USER(s)) {
1985 gen_exception(s, s->pc - 2, EXCP_PRIVILEGE);
1986 return;
1987 }
Blue Swirld4d79bb2012-09-08 10:48:20 +00001988 gen_set_sr(env, s, insn, 0);
pbrook06338792007-05-23 19:58:11 +00001989 gen_lookup_tb(s);
pbrooke6e59062006-10-22 00:18:54 +00001990}
1991
1992DISAS_INSN(move_from_usp)
1993{
pbrook06338792007-05-23 19:58:11 +00001994 if (IS_USER(s)) {
1995 gen_exception(s, s->pc - 2, EXCP_PRIVILEGE);
1996 return;
1997 }
1998 /* TODO: Implement USP. */
1999 gen_exception(s, s->pc - 2, EXCP_ILLEGAL);
pbrooke6e59062006-10-22 00:18:54 +00002000}
2001
2002DISAS_INSN(move_to_usp)
2003{
pbrook06338792007-05-23 19:58:11 +00002004 if (IS_USER(s)) {
2005 gen_exception(s, s->pc - 2, EXCP_PRIVILEGE);
2006 return;
2007 }
2008 /* TODO: Implement USP. */
2009 gen_exception(s, s->pc - 2, EXCP_ILLEGAL);
pbrooke6e59062006-10-22 00:18:54 +00002010}
2011
2012DISAS_INSN(halt)
2013{
pbrooke1f38082008-05-24 22:29:16 +00002014 gen_exception(s, s->pc, EXCP_HALT_INSN);
pbrooke6e59062006-10-22 00:18:54 +00002015}
2016
2017DISAS_INSN(stop)
2018{
pbrook06338792007-05-23 19:58:11 +00002019 uint16_t ext;
2020
2021 if (IS_USER(s)) {
2022 gen_exception(s, s->pc - 2, EXCP_PRIVILEGE);
2023 return;
2024 }
2025
Blue Swirld4d79bb2012-09-08 10:48:20 +00002026 ext = cpu_lduw_code(env, s->pc);
pbrook06338792007-05-23 19:58:11 +00002027 s->pc += 2;
2028
2029 gen_set_sr_im(s, ext, 0);
Andreas Färber259186a2013-01-17 18:51:17 +01002030 tcg_gen_movi_i32(cpu_halted, 1);
pbrooke1f38082008-05-24 22:29:16 +00002031 gen_exception(s, s->pc, EXCP_HLT);
pbrooke6e59062006-10-22 00:18:54 +00002032}
2033
2034DISAS_INSN(rte)
2035{
pbrook06338792007-05-23 19:58:11 +00002036 if (IS_USER(s)) {
2037 gen_exception(s, s->pc - 2, EXCP_PRIVILEGE);
2038 return;
2039 }
2040 gen_exception(s, s->pc - 2, EXCP_RTE);
pbrooke6e59062006-10-22 00:18:54 +00002041}
2042
2043DISAS_INSN(movec)
2044{
pbrook06338792007-05-23 19:58:11 +00002045 uint16_t ext;
pbrooke1f38082008-05-24 22:29:16 +00002046 TCGv reg;
pbrook06338792007-05-23 19:58:11 +00002047
2048 if (IS_USER(s)) {
2049 gen_exception(s, s->pc - 2, EXCP_PRIVILEGE);
2050 return;
2051 }
2052
Blue Swirld4d79bb2012-09-08 10:48:20 +00002053 ext = cpu_lduw_code(env, s->pc);
pbrook06338792007-05-23 19:58:11 +00002054 s->pc += 2;
2055
2056 if (ext & 0x8000) {
2057 reg = AREG(ext, 12);
2058 } else {
2059 reg = DREG(ext, 12);
2060 }
pbrooke1f38082008-05-24 22:29:16 +00002061 gen_helper_movec(cpu_env, tcg_const_i32(ext & 0xfff), reg);
pbrook06338792007-05-23 19:58:11 +00002062 gen_lookup_tb(s);
pbrooke6e59062006-10-22 00:18:54 +00002063}
2064
2065DISAS_INSN(intouch)
2066{
pbrook06338792007-05-23 19:58:11 +00002067 if (IS_USER(s)) {
2068 gen_exception(s, s->pc - 2, EXCP_PRIVILEGE);
2069 return;
2070 }
2071 /* ICache fetch. Implement as no-op. */
pbrooke6e59062006-10-22 00:18:54 +00002072}
2073
2074DISAS_INSN(cpushl)
2075{
pbrook06338792007-05-23 19:58:11 +00002076 if (IS_USER(s)) {
2077 gen_exception(s, s->pc - 2, EXCP_PRIVILEGE);
2078 return;
2079 }
2080 /* Cache push/invalidate. Implement as no-op. */
pbrooke6e59062006-10-22 00:18:54 +00002081}
2082
2083DISAS_INSN(wddata)
2084{
2085 gen_exception(s, s->pc - 2, EXCP_PRIVILEGE);
2086}
2087
2088DISAS_INSN(wdebug)
2089{
Andreas Färbera47dddd2013-09-03 17:38:47 +02002090 M68kCPU *cpu = m68k_env_get_cpu(env);
2091
pbrook06338792007-05-23 19:58:11 +00002092 if (IS_USER(s)) {
2093 gen_exception(s, s->pc - 2, EXCP_PRIVILEGE);
2094 return;
2095 }
2096 /* TODO: Implement wdebug. */
Andreas Färbera47dddd2013-09-03 17:38:47 +02002097 cpu_abort(CPU(cpu), "WDEBUG not implemented");
pbrooke6e59062006-10-22 00:18:54 +00002098}
2099
2100DISAS_INSN(trap)
2101{
2102 gen_exception(s, s->pc - 2, EXCP_TRAP0 + (insn & 0xf));
2103}
2104
2105/* ??? FP exceptions are not implemented. Most exceptions are deferred until
2106 immediately before the next FP instruction is executed. */
2107DISAS_INSN(fpu)
2108{
2109 uint16_t ext;
pbrooka7812ae2008-11-17 14:43:54 +00002110 int32_t offset;
pbrooke6e59062006-10-22 00:18:54 +00002111 int opmode;
pbrooka7812ae2008-11-17 14:43:54 +00002112 TCGv_i64 src;
2113 TCGv_i64 dest;
2114 TCGv_i64 res;
2115 TCGv tmp32;
pbrooke6e59062006-10-22 00:18:54 +00002116 int round;
pbrooka7812ae2008-11-17 14:43:54 +00002117 int set_dest;
pbrooke6e59062006-10-22 00:18:54 +00002118 int opsize;
2119
Blue Swirld4d79bb2012-09-08 10:48:20 +00002120 ext = cpu_lduw_code(env, s->pc);
pbrooke6e59062006-10-22 00:18:54 +00002121 s->pc += 2;
2122 opmode = ext & 0x7f;
2123 switch ((ext >> 13) & 7) {
2124 case 0: case 2:
2125 break;
2126 case 1:
2127 goto undef;
2128 case 3: /* fmove out */
2129 src = FREG(ext, 7);
pbrooka7812ae2008-11-17 14:43:54 +00002130 tmp32 = tcg_temp_new_i32();
pbrooke6e59062006-10-22 00:18:54 +00002131 /* fmove */
2132 /* ??? TODO: Proper behavior on overflow. */
2133 switch ((ext >> 10) & 7) {
2134 case 0:
2135 opsize = OS_LONG;
pbrooka7812ae2008-11-17 14:43:54 +00002136 gen_helper_f64_to_i32(tmp32, cpu_env, src);
pbrooke6e59062006-10-22 00:18:54 +00002137 break;
2138 case 1:
2139 opsize = OS_SINGLE;
pbrooka7812ae2008-11-17 14:43:54 +00002140 gen_helper_f64_to_f32(tmp32, cpu_env, src);
pbrooke6e59062006-10-22 00:18:54 +00002141 break;
2142 case 4:
2143 opsize = OS_WORD;
pbrooka7812ae2008-11-17 14:43:54 +00002144 gen_helper_f64_to_i32(tmp32, cpu_env, src);
pbrooke6e59062006-10-22 00:18:54 +00002145 break;
pbrooka7812ae2008-11-17 14:43:54 +00002146 case 5: /* OS_DOUBLE */
2147 tcg_gen_mov_i32(tmp32, AREG(insn, 0));
pbrookc59b97a2009-02-23 14:17:33 +00002148 switch ((insn >> 3) & 7) {
pbrooka7812ae2008-11-17 14:43:54 +00002149 case 2:
2150 case 3:
pbrook243ee8f2009-02-23 15:19:34 +00002151 break;
pbrooka7812ae2008-11-17 14:43:54 +00002152 case 4:
2153 tcg_gen_addi_i32(tmp32, tmp32, -8);
2154 break;
2155 case 5:
Blue Swirld4d79bb2012-09-08 10:48:20 +00002156 offset = cpu_ldsw_code(env, s->pc);
pbrooka7812ae2008-11-17 14:43:54 +00002157 s->pc += 2;
2158 tcg_gen_addi_i32(tmp32, tmp32, offset);
2159 break;
2160 default:
2161 goto undef;
2162 }
2163 gen_store64(s, tmp32, src);
pbrookc59b97a2009-02-23 14:17:33 +00002164 switch ((insn >> 3) & 7) {
pbrooka7812ae2008-11-17 14:43:54 +00002165 case 3:
2166 tcg_gen_addi_i32(tmp32, tmp32, 8);
2167 tcg_gen_mov_i32(AREG(insn, 0), tmp32);
2168 break;
2169 case 4:
2170 tcg_gen_mov_i32(AREG(insn, 0), tmp32);
2171 break;
2172 }
2173 tcg_temp_free_i32(tmp32);
2174 return;
pbrooke6e59062006-10-22 00:18:54 +00002175 case 6:
2176 opsize = OS_BYTE;
pbrooka7812ae2008-11-17 14:43:54 +00002177 gen_helper_f64_to_i32(tmp32, cpu_env, src);
pbrooke6e59062006-10-22 00:18:54 +00002178 break;
2179 default:
2180 goto undef;
2181 }
Blue Swirld4d79bb2012-09-08 10:48:20 +00002182 DEST_EA(env, insn, opsize, tmp32, NULL);
pbrooka7812ae2008-11-17 14:43:54 +00002183 tcg_temp_free_i32(tmp32);
pbrooke6e59062006-10-22 00:18:54 +00002184 return;
2185 case 4: /* fmove to control register. */
2186 switch ((ext >> 10) & 7) {
2187 case 4: /* FPCR */
2188 /* Not implemented. Ignore writes. */
2189 break;
2190 case 1: /* FPIAR */
2191 case 2: /* FPSR */
2192 default:
2193 cpu_abort(NULL, "Unimplemented: fmove to control %d",
2194 (ext >> 10) & 7);
2195 }
2196 break;
2197 case 5: /* fmove from control register. */
2198 switch ((ext >> 10) & 7) {
2199 case 4: /* FPCR */
2200 /* Not implemented. Always return zero. */
Laurent Vivier351326a2011-03-25 09:36:36 +00002201 tmp32 = tcg_const_i32(0);
pbrooke6e59062006-10-22 00:18:54 +00002202 break;
2203 case 1: /* FPIAR */
2204 case 2: /* FPSR */
2205 default:
2206 cpu_abort(NULL, "Unimplemented: fmove from control %d",
2207 (ext >> 10) & 7);
2208 goto undef;
2209 }
Blue Swirld4d79bb2012-09-08 10:48:20 +00002210 DEST_EA(env, insn, OS_LONG, tmp32, NULL);
pbrooke6e59062006-10-22 00:18:54 +00002211 break;
ths5fafdf22007-09-16 21:08:06 +00002212 case 6: /* fmovem */
pbrooke6e59062006-10-22 00:18:54 +00002213 case 7:
2214 {
pbrooke1f38082008-05-24 22:29:16 +00002215 TCGv addr;
2216 uint16_t mask;
2217 int i;
2218 if ((ext & 0x1f00) != 0x1000 || (ext & 0xff) == 0)
2219 goto undef;
Blue Swirld4d79bb2012-09-08 10:48:20 +00002220 tmp32 = gen_lea(env, s, insn, OS_LONG);
pbrooka7812ae2008-11-17 14:43:54 +00002221 if (IS_NULL_QREG(tmp32)) {
pbrooke1f38082008-05-24 22:29:16 +00002222 gen_addr_fault(s);
2223 return;
pbrooke6e59062006-10-22 00:18:54 +00002224 }
pbrooka7812ae2008-11-17 14:43:54 +00002225 addr = tcg_temp_new_i32();
2226 tcg_gen_mov_i32(addr, tmp32);
pbrooke1f38082008-05-24 22:29:16 +00002227 mask = 0x80;
2228 for (i = 0; i < 8; i++) {
2229 if (ext & mask) {
2230 s->is_mem = 1;
2231 dest = FREG(i, 0);
2232 if (ext & (1 << 13)) {
2233 /* store */
2234 tcg_gen_qemu_stf64(dest, addr, IS_USER(s));
2235 } else {
2236 /* load */
2237 tcg_gen_qemu_ldf64(dest, addr, IS_USER(s));
2238 }
2239 if (ext & (mask - 1))
2240 tcg_gen_addi_i32(addr, addr, 8);
2241 }
2242 mask >>= 1;
2243 }
pbrook18307f22009-02-24 22:17:35 +00002244 tcg_temp_free_i32(addr);
pbrooke6e59062006-10-22 00:18:54 +00002245 }
2246 return;
2247 }
2248 if (ext & (1 << 14)) {
pbrooke6e59062006-10-22 00:18:54 +00002249 /* Source effective address. */
2250 switch ((ext >> 10) & 7) {
2251 case 0: opsize = OS_LONG; break;
2252 case 1: opsize = OS_SINGLE; break;
2253 case 4: opsize = OS_WORD; break;
2254 case 5: opsize = OS_DOUBLE; break;
2255 case 6: opsize = OS_BYTE; break;
2256 default:
2257 goto undef;
2258 }
pbrooke6e59062006-10-22 00:18:54 +00002259 if (opsize == OS_DOUBLE) {
pbrooka7812ae2008-11-17 14:43:54 +00002260 tmp32 = tcg_temp_new_i32();
2261 tcg_gen_mov_i32(tmp32, AREG(insn, 0));
pbrookc59b97a2009-02-23 14:17:33 +00002262 switch ((insn >> 3) & 7) {
pbrooka7812ae2008-11-17 14:43:54 +00002263 case 2:
2264 case 3:
pbrook243ee8f2009-02-23 15:19:34 +00002265 break;
pbrooka7812ae2008-11-17 14:43:54 +00002266 case 4:
2267 tcg_gen_addi_i32(tmp32, tmp32, -8);
2268 break;
2269 case 5:
Blue Swirld4d79bb2012-09-08 10:48:20 +00002270 offset = cpu_ldsw_code(env, s->pc);
pbrooka7812ae2008-11-17 14:43:54 +00002271 s->pc += 2;
2272 tcg_gen_addi_i32(tmp32, tmp32, offset);
2273 break;
2274 case 7:
Blue Swirld4d79bb2012-09-08 10:48:20 +00002275 offset = cpu_ldsw_code(env, s->pc);
pbrooka7812ae2008-11-17 14:43:54 +00002276 offset += s->pc - 2;
2277 s->pc += 2;
2278 tcg_gen_addi_i32(tmp32, tmp32, offset);
2279 break;
2280 default:
2281 goto undef;
2282 }
2283 src = gen_load64(s, tmp32);
pbrookc59b97a2009-02-23 14:17:33 +00002284 switch ((insn >> 3) & 7) {
pbrooka7812ae2008-11-17 14:43:54 +00002285 case 3:
2286 tcg_gen_addi_i32(tmp32, tmp32, 8);
2287 tcg_gen_mov_i32(AREG(insn, 0), tmp32);
2288 break;
2289 case 4:
2290 tcg_gen_mov_i32(AREG(insn, 0), tmp32);
2291 break;
2292 }
2293 tcg_temp_free_i32(tmp32);
pbrooke6e59062006-10-22 00:18:54 +00002294 } else {
Blue Swirld4d79bb2012-09-08 10:48:20 +00002295 SRC_EA(env, tmp32, opsize, 1, NULL);
pbrooka7812ae2008-11-17 14:43:54 +00002296 src = tcg_temp_new_i64();
pbrooke6e59062006-10-22 00:18:54 +00002297 switch (opsize) {
2298 case OS_LONG:
2299 case OS_WORD:
2300 case OS_BYTE:
pbrooka7812ae2008-11-17 14:43:54 +00002301 gen_helper_i32_to_f64(src, cpu_env, tmp32);
pbrooke6e59062006-10-22 00:18:54 +00002302 break;
2303 case OS_SINGLE:
pbrooka7812ae2008-11-17 14:43:54 +00002304 gen_helper_f32_to_f64(src, cpu_env, tmp32);
pbrooke6e59062006-10-22 00:18:54 +00002305 break;
2306 }
2307 }
2308 } else {
2309 /* Source register. */
2310 src = FREG(ext, 10);
2311 }
2312 dest = FREG(ext, 7);
pbrooka7812ae2008-11-17 14:43:54 +00002313 res = tcg_temp_new_i64();
pbrooke6e59062006-10-22 00:18:54 +00002314 if (opmode != 0x3a)
pbrooke1f38082008-05-24 22:29:16 +00002315 tcg_gen_mov_f64(res, dest);
pbrooke6e59062006-10-22 00:18:54 +00002316 round = 1;
pbrooka7812ae2008-11-17 14:43:54 +00002317 set_dest = 1;
pbrooke6e59062006-10-22 00:18:54 +00002318 switch (opmode) {
2319 case 0: case 0x40: case 0x44: /* fmove */
pbrooke1f38082008-05-24 22:29:16 +00002320 tcg_gen_mov_f64(res, src);
pbrooke6e59062006-10-22 00:18:54 +00002321 break;
2322 case 1: /* fint */
pbrooke1f38082008-05-24 22:29:16 +00002323 gen_helper_iround_f64(res, cpu_env, src);
pbrooke6e59062006-10-22 00:18:54 +00002324 round = 0;
2325 break;
2326 case 3: /* fintrz */
pbrooke1f38082008-05-24 22:29:16 +00002327 gen_helper_itrunc_f64(res, cpu_env, src);
pbrooke6e59062006-10-22 00:18:54 +00002328 round = 0;
2329 break;
2330 case 4: case 0x41: case 0x45: /* fsqrt */
pbrooke1f38082008-05-24 22:29:16 +00002331 gen_helper_sqrt_f64(res, cpu_env, src);
pbrooke6e59062006-10-22 00:18:54 +00002332 break;
2333 case 0x18: case 0x58: case 0x5c: /* fabs */
pbrooke1f38082008-05-24 22:29:16 +00002334 gen_helper_abs_f64(res, src);
pbrooke6e59062006-10-22 00:18:54 +00002335 break;
2336 case 0x1a: case 0x5a: case 0x5e: /* fneg */
pbrooke1f38082008-05-24 22:29:16 +00002337 gen_helper_chs_f64(res, src);
pbrooke6e59062006-10-22 00:18:54 +00002338 break;
2339 case 0x20: case 0x60: case 0x64: /* fdiv */
pbrooke1f38082008-05-24 22:29:16 +00002340 gen_helper_div_f64(res, cpu_env, res, src);
pbrooke6e59062006-10-22 00:18:54 +00002341 break;
2342 case 0x22: case 0x62: case 0x66: /* fadd */
pbrooke1f38082008-05-24 22:29:16 +00002343 gen_helper_add_f64(res, cpu_env, res, src);
pbrooke6e59062006-10-22 00:18:54 +00002344 break;
2345 case 0x23: case 0x63: case 0x67: /* fmul */
pbrooke1f38082008-05-24 22:29:16 +00002346 gen_helper_mul_f64(res, cpu_env, res, src);
pbrooke6e59062006-10-22 00:18:54 +00002347 break;
2348 case 0x28: case 0x68: case 0x6c: /* fsub */
pbrooke1f38082008-05-24 22:29:16 +00002349 gen_helper_sub_f64(res, cpu_env, res, src);
pbrooke6e59062006-10-22 00:18:54 +00002350 break;
2351 case 0x38: /* fcmp */
pbrooke1f38082008-05-24 22:29:16 +00002352 gen_helper_sub_cmp_f64(res, cpu_env, res, src);
pbrooka7812ae2008-11-17 14:43:54 +00002353 set_dest = 0;
pbrooke6e59062006-10-22 00:18:54 +00002354 round = 0;
2355 break;
2356 case 0x3a: /* ftst */
pbrooke1f38082008-05-24 22:29:16 +00002357 tcg_gen_mov_f64(res, src);
pbrooka7812ae2008-11-17 14:43:54 +00002358 set_dest = 0;
pbrooke6e59062006-10-22 00:18:54 +00002359 round = 0;
2360 break;
2361 default:
2362 goto undef;
2363 }
pbrooka7812ae2008-11-17 14:43:54 +00002364 if (ext & (1 << 14)) {
2365 tcg_temp_free_i64(src);
2366 }
pbrooke6e59062006-10-22 00:18:54 +00002367 if (round) {
2368 if (opmode & 0x40) {
2369 if ((opmode & 0x4) != 0)
2370 round = 0;
2371 } else if ((s->fpcr & M68K_FPCR_PREC) == 0) {
2372 round = 0;
2373 }
2374 }
2375 if (round) {
pbrooka7812ae2008-11-17 14:43:54 +00002376 TCGv tmp = tcg_temp_new_i32();
pbrooke1f38082008-05-24 22:29:16 +00002377 gen_helper_f64_to_f32(tmp, cpu_env, res);
2378 gen_helper_f32_to_f64(res, cpu_env, tmp);
pbrooka7812ae2008-11-17 14:43:54 +00002379 tcg_temp_free_i32(tmp);
ths5fafdf22007-09-16 21:08:06 +00002380 }
pbrooke1f38082008-05-24 22:29:16 +00002381 tcg_gen_mov_f64(QREG_FP_RESULT, res);
pbrooka7812ae2008-11-17 14:43:54 +00002382 if (set_dest) {
pbrooke1f38082008-05-24 22:29:16 +00002383 tcg_gen_mov_f64(dest, res);
pbrooke6e59062006-10-22 00:18:54 +00002384 }
pbrooka7812ae2008-11-17 14:43:54 +00002385 tcg_temp_free_i64(res);
pbrooke6e59062006-10-22 00:18:54 +00002386 return;
2387undef:
pbrooka7812ae2008-11-17 14:43:54 +00002388 /* FIXME: Is this right for offset addressing modes? */
pbrooke6e59062006-10-22 00:18:54 +00002389 s->pc -= 2;
Blue Swirld4d79bb2012-09-08 10:48:20 +00002390 disas_undef_fpu(env, s, insn);
pbrooke6e59062006-10-22 00:18:54 +00002391}
2392
2393DISAS_INSN(fbcc)
2394{
2395 uint32_t offset;
2396 uint32_t addr;
pbrooke1f38082008-05-24 22:29:16 +00002397 TCGv flag;
pbrooke6e59062006-10-22 00:18:54 +00002398 int l1;
2399
2400 addr = s->pc;
Blue Swirld4d79bb2012-09-08 10:48:20 +00002401 offset = cpu_ldsw_code(env, s->pc);
pbrooke6e59062006-10-22 00:18:54 +00002402 s->pc += 2;
2403 if (insn & (1 << 6)) {
Blue Swirld4d79bb2012-09-08 10:48:20 +00002404 offset = (offset << 16) | cpu_lduw_code(env, s->pc);
pbrooke6e59062006-10-22 00:18:54 +00002405 s->pc += 2;
2406 }
2407
2408 l1 = gen_new_label();
2409 /* TODO: Raise BSUN exception. */
pbrooka7812ae2008-11-17 14:43:54 +00002410 flag = tcg_temp_new();
pbrooke1f38082008-05-24 22:29:16 +00002411 gen_helper_compare_f64(flag, cpu_env, QREG_FP_RESULT);
pbrooke6e59062006-10-22 00:18:54 +00002412 /* Jump to l1 if condition is true. */
2413 switch (insn & 0xf) {
2414 case 0: /* f */
2415 break;
2416 case 1: /* eq (=0) */
pbrooke1f38082008-05-24 22:29:16 +00002417 tcg_gen_brcond_i32(TCG_COND_EQ, flag, tcg_const_i32(0), l1);
pbrooke6e59062006-10-22 00:18:54 +00002418 break;
2419 case 2: /* ogt (=1) */
pbrooke1f38082008-05-24 22:29:16 +00002420 tcg_gen_brcond_i32(TCG_COND_EQ, flag, tcg_const_i32(1), l1);
pbrooke6e59062006-10-22 00:18:54 +00002421 break;
2422 case 3: /* oge (=0 or =1) */
pbrooke1f38082008-05-24 22:29:16 +00002423 tcg_gen_brcond_i32(TCG_COND_LEU, flag, tcg_const_i32(1), l1);
pbrooke6e59062006-10-22 00:18:54 +00002424 break;
2425 case 4: /* olt (=-1) */
pbrooke1f38082008-05-24 22:29:16 +00002426 tcg_gen_brcond_i32(TCG_COND_LT, flag, tcg_const_i32(0), l1);
pbrooke6e59062006-10-22 00:18:54 +00002427 break;
2428 case 5: /* ole (=-1 or =0) */
pbrooke1f38082008-05-24 22:29:16 +00002429 tcg_gen_brcond_i32(TCG_COND_LE, flag, tcg_const_i32(0), l1);
pbrooke6e59062006-10-22 00:18:54 +00002430 break;
2431 case 6: /* ogl (=-1 or =1) */
pbrooke1f38082008-05-24 22:29:16 +00002432 tcg_gen_andi_i32(flag, flag, 1);
2433 tcg_gen_brcond_i32(TCG_COND_NE, flag, tcg_const_i32(0), l1);
pbrooke6e59062006-10-22 00:18:54 +00002434 break;
2435 case 7: /* or (=2) */
pbrooke1f38082008-05-24 22:29:16 +00002436 tcg_gen_brcond_i32(TCG_COND_EQ, flag, tcg_const_i32(2), l1);
pbrooke6e59062006-10-22 00:18:54 +00002437 break;
2438 case 8: /* un (<2) */
pbrooke1f38082008-05-24 22:29:16 +00002439 tcg_gen_brcond_i32(TCG_COND_LT, flag, tcg_const_i32(2), l1);
pbrooke6e59062006-10-22 00:18:54 +00002440 break;
2441 case 9: /* ueq (=0 or =2) */
pbrooke1f38082008-05-24 22:29:16 +00002442 tcg_gen_andi_i32(flag, flag, 1);
2443 tcg_gen_brcond_i32(TCG_COND_EQ, flag, tcg_const_i32(0), l1);
pbrooke6e59062006-10-22 00:18:54 +00002444 break;
2445 case 10: /* ugt (>0) */
pbrooke1f38082008-05-24 22:29:16 +00002446 tcg_gen_brcond_i32(TCG_COND_GT, flag, tcg_const_i32(0), l1);
pbrooke6e59062006-10-22 00:18:54 +00002447 break;
2448 case 11: /* uge (>=0) */
pbrooke1f38082008-05-24 22:29:16 +00002449 tcg_gen_brcond_i32(TCG_COND_GE, flag, tcg_const_i32(0), l1);
pbrooke6e59062006-10-22 00:18:54 +00002450 break;
2451 case 12: /* ult (=-1 or =2) */
pbrooke1f38082008-05-24 22:29:16 +00002452 tcg_gen_brcond_i32(TCG_COND_GEU, flag, tcg_const_i32(2), l1);
pbrooke6e59062006-10-22 00:18:54 +00002453 break;
2454 case 13: /* ule (!=1) */
pbrooke1f38082008-05-24 22:29:16 +00002455 tcg_gen_brcond_i32(TCG_COND_NE, flag, tcg_const_i32(1), l1);
pbrooke6e59062006-10-22 00:18:54 +00002456 break;
2457 case 14: /* ne (!=0) */
pbrooke1f38082008-05-24 22:29:16 +00002458 tcg_gen_brcond_i32(TCG_COND_NE, flag, tcg_const_i32(0), l1);
pbrooke6e59062006-10-22 00:18:54 +00002459 break;
2460 case 15: /* t */
pbrooke1f38082008-05-24 22:29:16 +00002461 tcg_gen_br(l1);
pbrooke6e59062006-10-22 00:18:54 +00002462 break;
2463 }
2464 gen_jmp_tb(s, 0, s->pc);
2465 gen_set_label(l1);
2466 gen_jmp_tb(s, 1, addr + offset);
2467}
2468
pbrook06338792007-05-23 19:58:11 +00002469DISAS_INSN(frestore)
2470{
Andreas Färbera47dddd2013-09-03 17:38:47 +02002471 M68kCPU *cpu = m68k_env_get_cpu(env);
2472
pbrook06338792007-05-23 19:58:11 +00002473 /* TODO: Implement frestore. */
Andreas Färbera47dddd2013-09-03 17:38:47 +02002474 cpu_abort(CPU(cpu), "FRESTORE not implemented");
pbrook06338792007-05-23 19:58:11 +00002475}
2476
2477DISAS_INSN(fsave)
2478{
Andreas Färbera47dddd2013-09-03 17:38:47 +02002479 M68kCPU *cpu = m68k_env_get_cpu(env);
2480
pbrook06338792007-05-23 19:58:11 +00002481 /* TODO: Implement fsave. */
Andreas Färbera47dddd2013-09-03 17:38:47 +02002482 cpu_abort(CPU(cpu), "FSAVE not implemented");
pbrook06338792007-05-23 19:58:11 +00002483}
2484
pbrooke1f38082008-05-24 22:29:16 +00002485static inline TCGv gen_mac_extract_word(DisasContext *s, TCGv val, int upper)
pbrookacf930a2007-05-29 14:57:59 +00002486{
pbrooka7812ae2008-11-17 14:43:54 +00002487 TCGv tmp = tcg_temp_new();
pbrookacf930a2007-05-29 14:57:59 +00002488 if (s->env->macsr & MACSR_FI) {
2489 if (upper)
pbrooke1f38082008-05-24 22:29:16 +00002490 tcg_gen_andi_i32(tmp, val, 0xffff0000);
pbrookacf930a2007-05-29 14:57:59 +00002491 else
pbrooke1f38082008-05-24 22:29:16 +00002492 tcg_gen_shli_i32(tmp, val, 16);
pbrookacf930a2007-05-29 14:57:59 +00002493 } else if (s->env->macsr & MACSR_SU) {
2494 if (upper)
pbrooke1f38082008-05-24 22:29:16 +00002495 tcg_gen_sari_i32(tmp, val, 16);
pbrookacf930a2007-05-29 14:57:59 +00002496 else
pbrooke1f38082008-05-24 22:29:16 +00002497 tcg_gen_ext16s_i32(tmp, val);
pbrookacf930a2007-05-29 14:57:59 +00002498 } else {
2499 if (upper)
pbrooke1f38082008-05-24 22:29:16 +00002500 tcg_gen_shri_i32(tmp, val, 16);
pbrookacf930a2007-05-29 14:57:59 +00002501 else
pbrooke1f38082008-05-24 22:29:16 +00002502 tcg_gen_ext16u_i32(tmp, val);
pbrookacf930a2007-05-29 14:57:59 +00002503 }
2504 return tmp;
2505}
2506
pbrooke1f38082008-05-24 22:29:16 +00002507static void gen_mac_clear_flags(void)
2508{
2509 tcg_gen_andi_i32(QREG_MACSR, QREG_MACSR,
2510 ~(MACSR_V | MACSR_Z | MACSR_N | MACSR_EV));
2511}
2512
pbrookacf930a2007-05-29 14:57:59 +00002513DISAS_INSN(mac)
2514{
pbrooke1f38082008-05-24 22:29:16 +00002515 TCGv rx;
2516 TCGv ry;
pbrookacf930a2007-05-29 14:57:59 +00002517 uint16_t ext;
2518 int acc;
pbrooke1f38082008-05-24 22:29:16 +00002519 TCGv tmp;
2520 TCGv addr;
2521 TCGv loadval;
pbrookacf930a2007-05-29 14:57:59 +00002522 int dual;
pbrooke1f38082008-05-24 22:29:16 +00002523 TCGv saved_flags;
2524
pbrooka7812ae2008-11-17 14:43:54 +00002525 if (!s->done_mac) {
2526 s->mactmp = tcg_temp_new_i64();
2527 s->done_mac = 1;
2528 }
pbrookacf930a2007-05-29 14:57:59 +00002529
Blue Swirld4d79bb2012-09-08 10:48:20 +00002530 ext = cpu_lduw_code(env, s->pc);
pbrookacf930a2007-05-29 14:57:59 +00002531 s->pc += 2;
2532
2533 acc = ((insn >> 7) & 1) | ((ext >> 3) & 2);
2534 dual = ((insn & 0x30) != 0 && (ext & 3) != 0);
pbrookd315c882007-06-03 12:35:08 +00002535 if (dual && !m68k_feature(s->env, M68K_FEATURE_CF_EMAC_B)) {
Blue Swirld4d79bb2012-09-08 10:48:20 +00002536 disas_undef(env, s, insn);
pbrookd315c882007-06-03 12:35:08 +00002537 return;
2538 }
pbrookacf930a2007-05-29 14:57:59 +00002539 if (insn & 0x30) {
2540 /* MAC with load. */
Blue Swirld4d79bb2012-09-08 10:48:20 +00002541 tmp = gen_lea(env, s, insn, OS_LONG);
pbrooka7812ae2008-11-17 14:43:54 +00002542 addr = tcg_temp_new();
pbrooke1f38082008-05-24 22:29:16 +00002543 tcg_gen_and_i32(addr, tmp, QREG_MAC_MASK);
pbrookacf930a2007-05-29 14:57:59 +00002544 /* Load the value now to ensure correct exception behavior.
2545 Perform writeback after reading the MAC inputs. */
2546 loadval = gen_load(s, OS_LONG, addr, 0);
2547
2548 acc ^= 1;
2549 rx = (ext & 0x8000) ? AREG(ext, 12) : DREG(insn, 12);
2550 ry = (ext & 8) ? AREG(ext, 0) : DREG(ext, 0);
2551 } else {
pbrooke1f38082008-05-24 22:29:16 +00002552 loadval = addr = NULL_QREG;
pbrookacf930a2007-05-29 14:57:59 +00002553 rx = (insn & 0x40) ? AREG(insn, 9) : DREG(insn, 9);
2554 ry = (insn & 8) ? AREG(insn, 0) : DREG(insn, 0);
2555 }
2556
pbrooke1f38082008-05-24 22:29:16 +00002557 gen_mac_clear_flags();
2558#if 0
pbrookacf930a2007-05-29 14:57:59 +00002559 l1 = -1;
pbrooke1f38082008-05-24 22:29:16 +00002560 /* Disabled because conditional branches clobber temporary vars. */
pbrookacf930a2007-05-29 14:57:59 +00002561 if ((s->env->macsr & MACSR_OMC) != 0 && !dual) {
2562 /* Skip the multiply if we know we will ignore it. */
2563 l1 = gen_new_label();
pbrooka7812ae2008-11-17 14:43:54 +00002564 tmp = tcg_temp_new();
pbrooke1f38082008-05-24 22:29:16 +00002565 tcg_gen_andi_i32(tmp, QREG_MACSR, 1 << (acc + 8));
pbrookacf930a2007-05-29 14:57:59 +00002566 gen_op_jmp_nz32(tmp, l1);
2567 }
pbrooke1f38082008-05-24 22:29:16 +00002568#endif
pbrookacf930a2007-05-29 14:57:59 +00002569
2570 if ((ext & 0x0800) == 0) {
2571 /* Word. */
2572 rx = gen_mac_extract_word(s, rx, (ext & 0x80) != 0);
2573 ry = gen_mac_extract_word(s, ry, (ext & 0x40) != 0);
2574 }
2575 if (s->env->macsr & MACSR_FI) {
pbrooke1f38082008-05-24 22:29:16 +00002576 gen_helper_macmulf(s->mactmp, cpu_env, rx, ry);
pbrookacf930a2007-05-29 14:57:59 +00002577 } else {
2578 if (s->env->macsr & MACSR_SU)
pbrooke1f38082008-05-24 22:29:16 +00002579 gen_helper_macmuls(s->mactmp, cpu_env, rx, ry);
pbrookacf930a2007-05-29 14:57:59 +00002580 else
pbrooke1f38082008-05-24 22:29:16 +00002581 gen_helper_macmulu(s->mactmp, cpu_env, rx, ry);
pbrookacf930a2007-05-29 14:57:59 +00002582 switch ((ext >> 9) & 3) {
2583 case 1:
pbrooke1f38082008-05-24 22:29:16 +00002584 tcg_gen_shli_i64(s->mactmp, s->mactmp, 1);
pbrookacf930a2007-05-29 14:57:59 +00002585 break;
2586 case 3:
pbrooke1f38082008-05-24 22:29:16 +00002587 tcg_gen_shri_i64(s->mactmp, s->mactmp, 1);
pbrookacf930a2007-05-29 14:57:59 +00002588 break;
2589 }
2590 }
2591
2592 if (dual) {
2593 /* Save the overflow flag from the multiply. */
pbrooka7812ae2008-11-17 14:43:54 +00002594 saved_flags = tcg_temp_new();
pbrooke1f38082008-05-24 22:29:16 +00002595 tcg_gen_mov_i32(saved_flags, QREG_MACSR);
2596 } else {
2597 saved_flags = NULL_QREG;
pbrookacf930a2007-05-29 14:57:59 +00002598 }
2599
pbrooke1f38082008-05-24 22:29:16 +00002600#if 0
2601 /* Disabled because conditional branches clobber temporary vars. */
pbrookacf930a2007-05-29 14:57:59 +00002602 if ((s->env->macsr & MACSR_OMC) != 0 && dual) {
2603 /* Skip the accumulate if the value is already saturated. */
2604 l1 = gen_new_label();
pbrooka7812ae2008-11-17 14:43:54 +00002605 tmp = tcg_temp_new();
Laurent Vivier351326a2011-03-25 09:36:36 +00002606 gen_op_and32(tmp, QREG_MACSR, tcg_const_i32(MACSR_PAV0 << acc));
pbrookacf930a2007-05-29 14:57:59 +00002607 gen_op_jmp_nz32(tmp, l1);
2608 }
pbrooke1f38082008-05-24 22:29:16 +00002609#endif
pbrookacf930a2007-05-29 14:57:59 +00002610
2611 if (insn & 0x100)
pbrooke1f38082008-05-24 22:29:16 +00002612 tcg_gen_sub_i64(MACREG(acc), MACREG(acc), s->mactmp);
pbrookacf930a2007-05-29 14:57:59 +00002613 else
pbrooke1f38082008-05-24 22:29:16 +00002614 tcg_gen_add_i64(MACREG(acc), MACREG(acc), s->mactmp);
pbrookacf930a2007-05-29 14:57:59 +00002615
2616 if (s->env->macsr & MACSR_FI)
pbrooke1f38082008-05-24 22:29:16 +00002617 gen_helper_macsatf(cpu_env, tcg_const_i32(acc));
pbrookacf930a2007-05-29 14:57:59 +00002618 else if (s->env->macsr & MACSR_SU)
pbrooke1f38082008-05-24 22:29:16 +00002619 gen_helper_macsats(cpu_env, tcg_const_i32(acc));
pbrookacf930a2007-05-29 14:57:59 +00002620 else
pbrooke1f38082008-05-24 22:29:16 +00002621 gen_helper_macsatu(cpu_env, tcg_const_i32(acc));
pbrookacf930a2007-05-29 14:57:59 +00002622
pbrooke1f38082008-05-24 22:29:16 +00002623#if 0
2624 /* Disabled because conditional branches clobber temporary vars. */
pbrookacf930a2007-05-29 14:57:59 +00002625 if (l1 != -1)
2626 gen_set_label(l1);
pbrooke1f38082008-05-24 22:29:16 +00002627#endif
pbrookacf930a2007-05-29 14:57:59 +00002628
2629 if (dual) {
2630 /* Dual accumulate variant. */
2631 acc = (ext >> 2) & 3;
2632 /* Restore the overflow flag from the multiplier. */
pbrooke1f38082008-05-24 22:29:16 +00002633 tcg_gen_mov_i32(QREG_MACSR, saved_flags);
2634#if 0
2635 /* Disabled because conditional branches clobber temporary vars. */
pbrookacf930a2007-05-29 14:57:59 +00002636 if ((s->env->macsr & MACSR_OMC) != 0) {
2637 /* Skip the accumulate if the value is already saturated. */
2638 l1 = gen_new_label();
pbrooka7812ae2008-11-17 14:43:54 +00002639 tmp = tcg_temp_new();
Laurent Vivier351326a2011-03-25 09:36:36 +00002640 gen_op_and32(tmp, QREG_MACSR, tcg_const_i32(MACSR_PAV0 << acc));
pbrookacf930a2007-05-29 14:57:59 +00002641 gen_op_jmp_nz32(tmp, l1);
2642 }
pbrooke1f38082008-05-24 22:29:16 +00002643#endif
pbrookacf930a2007-05-29 14:57:59 +00002644 if (ext & 2)
pbrooke1f38082008-05-24 22:29:16 +00002645 tcg_gen_sub_i64(MACREG(acc), MACREG(acc), s->mactmp);
pbrookacf930a2007-05-29 14:57:59 +00002646 else
pbrooke1f38082008-05-24 22:29:16 +00002647 tcg_gen_add_i64(MACREG(acc), MACREG(acc), s->mactmp);
pbrookacf930a2007-05-29 14:57:59 +00002648 if (s->env->macsr & MACSR_FI)
pbrooke1f38082008-05-24 22:29:16 +00002649 gen_helper_macsatf(cpu_env, tcg_const_i32(acc));
pbrookacf930a2007-05-29 14:57:59 +00002650 else if (s->env->macsr & MACSR_SU)
pbrooke1f38082008-05-24 22:29:16 +00002651 gen_helper_macsats(cpu_env, tcg_const_i32(acc));
pbrookacf930a2007-05-29 14:57:59 +00002652 else
pbrooke1f38082008-05-24 22:29:16 +00002653 gen_helper_macsatu(cpu_env, tcg_const_i32(acc));
2654#if 0
2655 /* Disabled because conditional branches clobber temporary vars. */
pbrookacf930a2007-05-29 14:57:59 +00002656 if (l1 != -1)
2657 gen_set_label(l1);
pbrooke1f38082008-05-24 22:29:16 +00002658#endif
pbrookacf930a2007-05-29 14:57:59 +00002659 }
pbrooke1f38082008-05-24 22:29:16 +00002660 gen_helper_mac_set_flags(cpu_env, tcg_const_i32(acc));
pbrookacf930a2007-05-29 14:57:59 +00002661
2662 if (insn & 0x30) {
pbrooke1f38082008-05-24 22:29:16 +00002663 TCGv rw;
pbrookacf930a2007-05-29 14:57:59 +00002664 rw = (insn & 0x40) ? AREG(insn, 9) : DREG(insn, 9);
pbrooke1f38082008-05-24 22:29:16 +00002665 tcg_gen_mov_i32(rw, loadval);
pbrookacf930a2007-05-29 14:57:59 +00002666 /* FIXME: Should address writeback happen with the masked or
2667 unmasked value? */
2668 switch ((insn >> 3) & 7) {
2669 case 3: /* Post-increment. */
pbrooke1f38082008-05-24 22:29:16 +00002670 tcg_gen_addi_i32(AREG(insn, 0), addr, 4);
pbrookacf930a2007-05-29 14:57:59 +00002671 break;
2672 case 4: /* Pre-decrement. */
pbrooke1f38082008-05-24 22:29:16 +00002673 tcg_gen_mov_i32(AREG(insn, 0), addr);
pbrookacf930a2007-05-29 14:57:59 +00002674 }
2675 }
2676}
2677
2678DISAS_INSN(from_mac)
2679{
pbrooke1f38082008-05-24 22:29:16 +00002680 TCGv rx;
pbrooka7812ae2008-11-17 14:43:54 +00002681 TCGv_i64 acc;
pbrooke1f38082008-05-24 22:29:16 +00002682 int accnum;
pbrookacf930a2007-05-29 14:57:59 +00002683
2684 rx = (insn & 8) ? AREG(insn, 0) : DREG(insn, 0);
pbrooke1f38082008-05-24 22:29:16 +00002685 accnum = (insn >> 9) & 3;
2686 acc = MACREG(accnum);
pbrookacf930a2007-05-29 14:57:59 +00002687 if (s->env->macsr & MACSR_FI) {
pbrooka7812ae2008-11-17 14:43:54 +00002688 gen_helper_get_macf(rx, cpu_env, acc);
pbrookacf930a2007-05-29 14:57:59 +00002689 } else if ((s->env->macsr & MACSR_OMC) == 0) {
pbrooke1f38082008-05-24 22:29:16 +00002690 tcg_gen_trunc_i64_i32(rx, acc);
pbrookacf930a2007-05-29 14:57:59 +00002691 } else if (s->env->macsr & MACSR_SU) {
pbrooke1f38082008-05-24 22:29:16 +00002692 gen_helper_get_macs(rx, acc);
pbrookacf930a2007-05-29 14:57:59 +00002693 } else {
pbrooke1f38082008-05-24 22:29:16 +00002694 gen_helper_get_macu(rx, acc);
pbrookacf930a2007-05-29 14:57:59 +00002695 }
pbrooke1f38082008-05-24 22:29:16 +00002696 if (insn & 0x40) {
2697 tcg_gen_movi_i64(acc, 0);
2698 tcg_gen_andi_i32(QREG_MACSR, QREG_MACSR, ~(MACSR_PAV0 << accnum));
2699 }
pbrookacf930a2007-05-29 14:57:59 +00002700}
2701
2702DISAS_INSN(move_mac)
2703{
pbrooke1f38082008-05-24 22:29:16 +00002704 /* FIXME: This can be done without a helper. */
pbrookacf930a2007-05-29 14:57:59 +00002705 int src;
pbrooke1f38082008-05-24 22:29:16 +00002706 TCGv dest;
pbrookacf930a2007-05-29 14:57:59 +00002707 src = insn & 3;
pbrooke1f38082008-05-24 22:29:16 +00002708 dest = tcg_const_i32((insn >> 9) & 3);
2709 gen_helper_mac_move(cpu_env, dest, tcg_const_i32(src));
2710 gen_mac_clear_flags();
2711 gen_helper_mac_set_flags(cpu_env, dest);
pbrookacf930a2007-05-29 14:57:59 +00002712}
2713
2714DISAS_INSN(from_macsr)
2715{
pbrooke1f38082008-05-24 22:29:16 +00002716 TCGv reg;
pbrookacf930a2007-05-29 14:57:59 +00002717
2718 reg = (insn & 8) ? AREG(insn, 0) : DREG(insn, 0);
pbrooke1f38082008-05-24 22:29:16 +00002719 tcg_gen_mov_i32(reg, QREG_MACSR);
pbrookacf930a2007-05-29 14:57:59 +00002720}
2721
2722DISAS_INSN(from_mask)
2723{
pbrooke1f38082008-05-24 22:29:16 +00002724 TCGv reg;
pbrookacf930a2007-05-29 14:57:59 +00002725 reg = (insn & 8) ? AREG(insn, 0) : DREG(insn, 0);
pbrooke1f38082008-05-24 22:29:16 +00002726 tcg_gen_mov_i32(reg, QREG_MAC_MASK);
pbrookacf930a2007-05-29 14:57:59 +00002727}
2728
2729DISAS_INSN(from_mext)
2730{
pbrooke1f38082008-05-24 22:29:16 +00002731 TCGv reg;
2732 TCGv acc;
pbrookacf930a2007-05-29 14:57:59 +00002733 reg = (insn & 8) ? AREG(insn, 0) : DREG(insn, 0);
pbrooke1f38082008-05-24 22:29:16 +00002734 acc = tcg_const_i32((insn & 0x400) ? 2 : 0);
pbrookacf930a2007-05-29 14:57:59 +00002735 if (s->env->macsr & MACSR_FI)
pbrooke1f38082008-05-24 22:29:16 +00002736 gen_helper_get_mac_extf(reg, cpu_env, acc);
pbrookacf930a2007-05-29 14:57:59 +00002737 else
pbrooke1f38082008-05-24 22:29:16 +00002738 gen_helper_get_mac_exti(reg, cpu_env, acc);
pbrookacf930a2007-05-29 14:57:59 +00002739}
2740
2741DISAS_INSN(macsr_to_ccr)
2742{
pbrooke1f38082008-05-24 22:29:16 +00002743 tcg_gen_movi_i32(QREG_CC_X, 0);
2744 tcg_gen_andi_i32(QREG_CC_DEST, QREG_MACSR, 0xf);
pbrookacf930a2007-05-29 14:57:59 +00002745 s->cc_op = CC_OP_FLAGS;
2746}
2747
2748DISAS_INSN(to_mac)
2749{
pbrooka7812ae2008-11-17 14:43:54 +00002750 TCGv_i64 acc;
pbrooke1f38082008-05-24 22:29:16 +00002751 TCGv val;
2752 int accnum;
2753 accnum = (insn >> 9) & 3;
2754 acc = MACREG(accnum);
Blue Swirld4d79bb2012-09-08 10:48:20 +00002755 SRC_EA(env, val, OS_LONG, 0, NULL);
pbrookacf930a2007-05-29 14:57:59 +00002756 if (s->env->macsr & MACSR_FI) {
pbrooke1f38082008-05-24 22:29:16 +00002757 tcg_gen_ext_i32_i64(acc, val);
2758 tcg_gen_shli_i64(acc, acc, 8);
pbrookacf930a2007-05-29 14:57:59 +00002759 } else if (s->env->macsr & MACSR_SU) {
pbrooke1f38082008-05-24 22:29:16 +00002760 tcg_gen_ext_i32_i64(acc, val);
pbrookacf930a2007-05-29 14:57:59 +00002761 } else {
pbrooke1f38082008-05-24 22:29:16 +00002762 tcg_gen_extu_i32_i64(acc, val);
pbrookacf930a2007-05-29 14:57:59 +00002763 }
pbrooke1f38082008-05-24 22:29:16 +00002764 tcg_gen_andi_i32(QREG_MACSR, QREG_MACSR, ~(MACSR_PAV0 << accnum));
2765 gen_mac_clear_flags();
2766 gen_helper_mac_set_flags(cpu_env, tcg_const_i32(accnum));
pbrookacf930a2007-05-29 14:57:59 +00002767}
2768
2769DISAS_INSN(to_macsr)
2770{
pbrooke1f38082008-05-24 22:29:16 +00002771 TCGv val;
Blue Swirld4d79bb2012-09-08 10:48:20 +00002772 SRC_EA(env, val, OS_LONG, 0, NULL);
pbrooke1f38082008-05-24 22:29:16 +00002773 gen_helper_set_macsr(cpu_env, val);
pbrookacf930a2007-05-29 14:57:59 +00002774 gen_lookup_tb(s);
2775}
2776
2777DISAS_INSN(to_mask)
2778{
pbrooke1f38082008-05-24 22:29:16 +00002779 TCGv val;
Blue Swirld4d79bb2012-09-08 10:48:20 +00002780 SRC_EA(env, val, OS_LONG, 0, NULL);
pbrooke1f38082008-05-24 22:29:16 +00002781 tcg_gen_ori_i32(QREG_MAC_MASK, val, 0xffff0000);
pbrookacf930a2007-05-29 14:57:59 +00002782}
2783
2784DISAS_INSN(to_mext)
2785{
pbrooke1f38082008-05-24 22:29:16 +00002786 TCGv val;
2787 TCGv acc;
Blue Swirld4d79bb2012-09-08 10:48:20 +00002788 SRC_EA(env, val, OS_LONG, 0, NULL);
pbrooke1f38082008-05-24 22:29:16 +00002789 acc = tcg_const_i32((insn & 0x400) ? 2 : 0);
pbrookacf930a2007-05-29 14:57:59 +00002790 if (s->env->macsr & MACSR_FI)
pbrooke1f38082008-05-24 22:29:16 +00002791 gen_helper_set_mac_extf(cpu_env, val, acc);
pbrookacf930a2007-05-29 14:57:59 +00002792 else if (s->env->macsr & MACSR_SU)
pbrooke1f38082008-05-24 22:29:16 +00002793 gen_helper_set_mac_exts(cpu_env, val, acc);
pbrookacf930a2007-05-29 14:57:59 +00002794 else
pbrooke1f38082008-05-24 22:29:16 +00002795 gen_helper_set_mac_extu(cpu_env, val, acc);
pbrookacf930a2007-05-29 14:57:59 +00002796}
2797
pbrooke6e59062006-10-22 00:18:54 +00002798static disas_proc opcode_table[65536];
2799
2800static void
2801register_opcode (disas_proc proc, uint16_t opcode, uint16_t mask)
2802{
2803 int i;
2804 int from;
2805 int to;
2806
2807 /* Sanity check. All set bits must be included in the mask. */
pbrook5fc4adf2007-05-28 01:46:43 +00002808 if (opcode & ~mask) {
2809 fprintf(stderr,
2810 "qemu internal error: bogus opcode definition %04x/%04x\n",
2811 opcode, mask);
pbrooke6e59062006-10-22 00:18:54 +00002812 abort();
pbrook5fc4adf2007-05-28 01:46:43 +00002813 }
pbrooke6e59062006-10-22 00:18:54 +00002814 /* This could probably be cleverer. For now just optimize the case where
2815 the top bits are known. */
2816 /* Find the first zero bit in the mask. */
2817 i = 0x8000;
2818 while ((i & mask) != 0)
2819 i >>= 1;
2820 /* Iterate over all combinations of this and lower bits. */
2821 if (i == 0)
2822 i = 1;
2823 else
2824 i <<= 1;
2825 from = opcode & ~(i - 1);
2826 to = from + i;
pbrook06338792007-05-23 19:58:11 +00002827 for (i = from; i < to; i++) {
pbrooke6e59062006-10-22 00:18:54 +00002828 if ((i & mask) == opcode)
2829 opcode_table[i] = proc;
pbrook06338792007-05-23 19:58:11 +00002830 }
pbrooke6e59062006-10-22 00:18:54 +00002831}
2832
2833/* Register m68k opcode handlers. Order is important.
2834 Later insn override earlier ones. */
pbrook0402f762007-05-26 16:52:21 +00002835void register_m68k_insns (CPUM68KState *env)
pbrooke6e59062006-10-22 00:18:54 +00002836{
pbrookd315c882007-06-03 12:35:08 +00002837#define INSN(name, opcode, mask, feature) do { \
pbrook0402f762007-05-26 16:52:21 +00002838 if (m68k_feature(env, M68K_FEATURE_##feature)) \
pbrookd315c882007-06-03 12:35:08 +00002839 register_opcode(disas_##name, 0x##opcode, 0x##mask); \
2840 } while(0)
pbrook0402f762007-05-26 16:52:21 +00002841 INSN(undef, 0000, 0000, CF_ISA_A);
2842 INSN(arith_im, 0080, fff8, CF_ISA_A);
pbrookd315c882007-06-03 12:35:08 +00002843 INSN(bitrev, 00c0, fff8, CF_ISA_APLUSC);
pbrook0402f762007-05-26 16:52:21 +00002844 INSN(bitop_reg, 0100, f1c0, CF_ISA_A);
2845 INSN(bitop_reg, 0140, f1c0, CF_ISA_A);
2846 INSN(bitop_reg, 0180, f1c0, CF_ISA_A);
2847 INSN(bitop_reg, 01c0, f1c0, CF_ISA_A);
2848 INSN(arith_im, 0280, fff8, CF_ISA_A);
pbrookd315c882007-06-03 12:35:08 +00002849 INSN(byterev, 02c0, fff8, CF_ISA_APLUSC);
pbrook0402f762007-05-26 16:52:21 +00002850 INSN(arith_im, 0480, fff8, CF_ISA_A);
pbrookd315c882007-06-03 12:35:08 +00002851 INSN(ff1, 04c0, fff8, CF_ISA_APLUSC);
pbrook0402f762007-05-26 16:52:21 +00002852 INSN(arith_im, 0680, fff8, CF_ISA_A);
2853 INSN(bitop_im, 0800, ffc0, CF_ISA_A);
2854 INSN(bitop_im, 0840, ffc0, CF_ISA_A);
2855 INSN(bitop_im, 0880, ffc0, CF_ISA_A);
2856 INSN(bitop_im, 08c0, ffc0, CF_ISA_A);
2857 INSN(arith_im, 0a80, fff8, CF_ISA_A);
2858 INSN(arith_im, 0c00, ff38, CF_ISA_A);
2859 INSN(move, 1000, f000, CF_ISA_A);
2860 INSN(move, 2000, f000, CF_ISA_A);
2861 INSN(move, 3000, f000, CF_ISA_A);
pbrookd315c882007-06-03 12:35:08 +00002862 INSN(strldsr, 40e7, ffff, CF_ISA_APLUSC);
pbrook0402f762007-05-26 16:52:21 +00002863 INSN(negx, 4080, fff8, CF_ISA_A);
2864 INSN(move_from_sr, 40c0, fff8, CF_ISA_A);
2865 INSN(lea, 41c0, f1c0, CF_ISA_A);
2866 INSN(clr, 4200, ff00, CF_ISA_A);
2867 INSN(undef, 42c0, ffc0, CF_ISA_A);
2868 INSN(move_from_ccr, 42c0, fff8, CF_ISA_A);
2869 INSN(neg, 4480, fff8, CF_ISA_A);
2870 INSN(move_to_ccr, 44c0, ffc0, CF_ISA_A);
2871 INSN(not, 4680, fff8, CF_ISA_A);
2872 INSN(move_to_sr, 46c0, ffc0, CF_ISA_A);
2873 INSN(pea, 4840, ffc0, CF_ISA_A);
2874 INSN(swap, 4840, fff8, CF_ISA_A);
2875 INSN(movem, 48c0, fbc0, CF_ISA_A);
2876 INSN(ext, 4880, fff8, CF_ISA_A);
2877 INSN(ext, 48c0, fff8, CF_ISA_A);
2878 INSN(ext, 49c0, fff8, CF_ISA_A);
2879 INSN(tst, 4a00, ff00, CF_ISA_A);
2880 INSN(tas, 4ac0, ffc0, CF_ISA_B);
2881 INSN(halt, 4ac8, ffff, CF_ISA_A);
2882 INSN(pulse, 4acc, ffff, CF_ISA_A);
2883 INSN(illegal, 4afc, ffff, CF_ISA_A);
2884 INSN(mull, 4c00, ffc0, CF_ISA_A);
2885 INSN(divl, 4c40, ffc0, CF_ISA_A);
2886 INSN(sats, 4c80, fff8, CF_ISA_B);
2887 INSN(trap, 4e40, fff0, CF_ISA_A);
2888 INSN(link, 4e50, fff8, CF_ISA_A);
2889 INSN(unlk, 4e58, fff8, CF_ISA_A);
pbrook20dcee92007-06-03 11:13:39 +00002890 INSN(move_to_usp, 4e60, fff8, USP);
2891 INSN(move_from_usp, 4e68, fff8, USP);
pbrook0402f762007-05-26 16:52:21 +00002892 INSN(nop, 4e71, ffff, CF_ISA_A);
2893 INSN(stop, 4e72, ffff, CF_ISA_A);
2894 INSN(rte, 4e73, ffff, CF_ISA_A);
2895 INSN(rts, 4e75, ffff, CF_ISA_A);
2896 INSN(movec, 4e7b, ffff, CF_ISA_A);
2897 INSN(jump, 4e80, ffc0, CF_ISA_A);
2898 INSN(jump, 4ec0, ffc0, CF_ISA_A);
2899 INSN(addsubq, 5180, f1c0, CF_ISA_A);
2900 INSN(scc, 50c0, f0f8, CF_ISA_A);
2901 INSN(addsubq, 5080, f1c0, CF_ISA_A);
2902 INSN(tpf, 51f8, fff8, CF_ISA_A);
pbrookd315c882007-06-03 12:35:08 +00002903
2904 /* Branch instructions. */
pbrook0402f762007-05-26 16:52:21 +00002905 INSN(branch, 6000, f000, CF_ISA_A);
pbrookd315c882007-06-03 12:35:08 +00002906 /* Disable long branch instructions, then add back the ones we want. */
2907 INSN(undef, 60ff, f0ff, CF_ISA_A); /* All long branches. */
2908 INSN(branch, 60ff, f0ff, CF_ISA_B);
2909 INSN(undef, 60ff, ffff, CF_ISA_B); /* bra.l */
2910 INSN(branch, 60ff, ffff, BRAL);
2911
pbrook0402f762007-05-26 16:52:21 +00002912 INSN(moveq, 7000, f100, CF_ISA_A);
2913 INSN(mvzs, 7100, f100, CF_ISA_B);
2914 INSN(or, 8000, f000, CF_ISA_A);
2915 INSN(divw, 80c0, f0c0, CF_ISA_A);
2916 INSN(addsub, 9000, f000, CF_ISA_A);
2917 INSN(subx, 9180, f1f8, CF_ISA_A);
2918 INSN(suba, 91c0, f1c0, CF_ISA_A);
pbrookacf930a2007-05-29 14:57:59 +00002919
pbrook0402f762007-05-26 16:52:21 +00002920 INSN(undef_mac, a000, f000, CF_ISA_A);
pbrookacf930a2007-05-29 14:57:59 +00002921 INSN(mac, a000, f100, CF_EMAC);
2922 INSN(from_mac, a180, f9b0, CF_EMAC);
2923 INSN(move_mac, a110, f9fc, CF_EMAC);
2924 INSN(from_macsr,a980, f9f0, CF_EMAC);
2925 INSN(from_mask, ad80, fff0, CF_EMAC);
2926 INSN(from_mext, ab80, fbf0, CF_EMAC);
2927 INSN(macsr_to_ccr, a9c0, ffff, CF_EMAC);
2928 INSN(to_mac, a100, f9c0, CF_EMAC);
2929 INSN(to_macsr, a900, ffc0, CF_EMAC);
2930 INSN(to_mext, ab00, fbc0, CF_EMAC);
2931 INSN(to_mask, ad00, ffc0, CF_EMAC);
2932
pbrook0402f762007-05-26 16:52:21 +00002933 INSN(mov3q, a140, f1c0, CF_ISA_B);
2934 INSN(cmp, b000, f1c0, CF_ISA_B); /* cmp.b */
2935 INSN(cmp, b040, f1c0, CF_ISA_B); /* cmp.w */
2936 INSN(cmpa, b0c0, f1c0, CF_ISA_B); /* cmpa.w */
2937 INSN(cmp, b080, f1c0, CF_ISA_A);
2938 INSN(cmpa, b1c0, f1c0, CF_ISA_A);
2939 INSN(eor, b180, f1c0, CF_ISA_A);
2940 INSN(and, c000, f000, CF_ISA_A);
2941 INSN(mulw, c0c0, f0c0, CF_ISA_A);
2942 INSN(addsub, d000, f000, CF_ISA_A);
2943 INSN(addx, d180, f1f8, CF_ISA_A);
2944 INSN(adda, d1c0, f1c0, CF_ISA_A);
2945 INSN(shift_im, e080, f0f0, CF_ISA_A);
2946 INSN(shift_reg, e0a0, f0f0, CF_ISA_A);
2947 INSN(undef_fpu, f000, f000, CF_ISA_A);
pbrooke6e59062006-10-22 00:18:54 +00002948 INSN(fpu, f200, ffc0, CF_FPU);
2949 INSN(fbcc, f280, ffc0, CF_FPU);
pbrook06338792007-05-23 19:58:11 +00002950 INSN(frestore, f340, ffc0, CF_FPU);
2951 INSN(fsave, f340, ffc0, CF_FPU);
pbrook0402f762007-05-26 16:52:21 +00002952 INSN(intouch, f340, ffc0, CF_ISA_A);
2953 INSN(cpushl, f428, ff38, CF_ISA_A);
2954 INSN(wddata, fb00, ff00, CF_ISA_A);
2955 INSN(wdebug, fbc0, ffc0, CF_ISA_A);
pbrooke6e59062006-10-22 00:18:54 +00002956#undef INSN
2957}
2958
2959/* ??? Some of this implementation is not exception safe. We should always
2960 write back the result to memory before setting the condition codes. */
Andreas Färber2b3e3cf2012-03-14 01:38:22 +01002961static void disas_m68k_insn(CPUM68KState * env, DisasContext *s)
pbrooke6e59062006-10-22 00:18:54 +00002962{
2963 uint16_t insn;
2964
Richard Hendersonfa547e62012-09-24 14:55:48 -07002965 if (unlikely(qemu_loglevel_mask(CPU_LOG_TB_OP | CPU_LOG_TB_OP_OPT))) {
2966 tcg_gen_debug_insn_start(s->pc);
2967 }
2968
Blue Swirld4d79bb2012-09-08 10:48:20 +00002969 insn = cpu_lduw_code(env, s->pc);
pbrooke6e59062006-10-22 00:18:54 +00002970 s->pc += 2;
2971
Blue Swirld4d79bb2012-09-08 10:48:20 +00002972 opcode_table[insn](env, s, insn);
pbrooke6e59062006-10-22 00:18:54 +00002973}
2974
pbrooke6e59062006-10-22 00:18:54 +00002975/* generate intermediate code for basic block 'tb'. */
ths2cfc5f12008-07-18 18:01:29 +00002976static inline void
Andreas Färberc296b152013-06-21 22:11:36 +02002977gen_intermediate_code_internal(M68kCPU *cpu, TranslationBlock *tb,
2978 bool search_pc)
pbrooke6e59062006-10-22 00:18:54 +00002979{
Andreas Färbered2803d2013-06-21 20:20:45 +02002980 CPUState *cs = CPU(cpu);
Andreas Färberc296b152013-06-21 22:11:36 +02002981 CPUM68KState *env = &cpu->env;
pbrooke6e59062006-10-22 00:18:54 +00002982 DisasContext dc1, *dc = &dc1;
2983 uint16_t *gen_opc_end;
aliguoria1d1bb32008-11-18 20:07:32 +00002984 CPUBreakpoint *bp;
pbrooke6e59062006-10-22 00:18:54 +00002985 int j, lj;
2986 target_ulong pc_start;
2987 int pc_offset;
pbrook2e70f6e2008-06-29 01:03:05 +00002988 int num_insns;
2989 int max_insns;
pbrooke6e59062006-10-22 00:18:54 +00002990
2991 /* generate intermediate code */
2992 pc_start = tb->pc;
ths3b46e622007-09-17 08:09:54 +00002993
pbrooke6e59062006-10-22 00:18:54 +00002994 dc->tb = tb;
2995
Evgeny Voevodin92414b32012-11-12 13:27:47 +04002996 gen_opc_end = tcg_ctx.gen_opc_buf + OPC_MAX_SIZE;
pbrooke6e59062006-10-22 00:18:54 +00002997
pbrooke6dbd3b2007-05-26 21:16:48 +00002998 dc->env = env;
pbrooke6e59062006-10-22 00:18:54 +00002999 dc->is_jmp = DISAS_NEXT;
3000 dc->pc = pc_start;
3001 dc->cc_op = CC_OP_DYNAMIC;
Andreas Färbered2803d2013-06-21 20:20:45 +02003002 dc->singlestep_enabled = cs->singlestep_enabled;
pbrooke6e59062006-10-22 00:18:54 +00003003 dc->fpcr = env->fpcr;
pbrook06338792007-05-23 19:58:11 +00003004 dc->user = (env->sr & SR_S) == 0;
pbrookc9bac222007-06-09 21:30:14 +00003005 dc->is_mem = 0;
pbrooka7812ae2008-11-17 14:43:54 +00003006 dc->done_mac = 0;
pbrooke6e59062006-10-22 00:18:54 +00003007 lj = -1;
pbrook2e70f6e2008-06-29 01:03:05 +00003008 num_insns = 0;
3009 max_insns = tb->cflags & CF_COUNT_MASK;
3010 if (max_insns == 0)
3011 max_insns = CF_COUNT_MASK;
3012
Peter Maydell806f3522013-02-22 18:10:05 +00003013 gen_tb_start();
pbrooke6e59062006-10-22 00:18:54 +00003014 do {
pbrooke6e59062006-10-22 00:18:54 +00003015 pc_offset = dc->pc - pc_start;
3016 gen_throws_exception = NULL;
Andreas Färberf0c3c502013-08-26 21:22:53 +02003017 if (unlikely(!QTAILQ_EMPTY(&cs->breakpoints))) {
3018 QTAILQ_FOREACH(bp, &cs->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00003019 if (bp->pc == dc->pc) {
pbrooke6e59062006-10-22 00:18:54 +00003020 gen_exception(dc, dc->pc, EXCP_DEBUG);
3021 dc->is_jmp = DISAS_JUMP;
3022 break;
3023 }
3024 }
3025 if (dc->is_jmp)
3026 break;
3027 }
3028 if (search_pc) {
Evgeny Voevodin92414b32012-11-12 13:27:47 +04003029 j = tcg_ctx.gen_opc_ptr - tcg_ctx.gen_opc_buf;
pbrooke6e59062006-10-22 00:18:54 +00003030 if (lj < j) {
3031 lj++;
3032 while (lj < j)
Evgeny Voevodinab1103d2012-11-21 11:43:06 +04003033 tcg_ctx.gen_opc_instr_start[lj++] = 0;
pbrooke6e59062006-10-22 00:18:54 +00003034 }
Evgeny Voevodin25983ca2012-11-21 11:43:04 +04003035 tcg_ctx.gen_opc_pc[lj] = dc->pc;
Evgeny Voevodinab1103d2012-11-21 11:43:06 +04003036 tcg_ctx.gen_opc_instr_start[lj] = 1;
Evgeny Voevodinc9c99c22012-11-21 11:43:05 +04003037 tcg_ctx.gen_opc_icount[lj] = num_insns;
pbrooke6e59062006-10-22 00:18:54 +00003038 }
pbrook2e70f6e2008-06-29 01:03:05 +00003039 if (num_insns + 1 == max_insns && (tb->cflags & CF_LAST_IO))
3040 gen_io_start();
pbrook510ff0b2007-05-26 22:11:13 +00003041 dc->insn_pc = dc->pc;
pbrooke6e59062006-10-22 00:18:54 +00003042 disas_m68k_insn(env, dc);
pbrook2e70f6e2008-06-29 01:03:05 +00003043 num_insns++;
Evgeny Voevodinefd7f482012-11-12 13:27:45 +04003044 } while (!dc->is_jmp && tcg_ctx.gen_opc_ptr < gen_opc_end &&
Andreas Färbered2803d2013-06-21 20:20:45 +02003045 !cs->singlestep_enabled &&
aurel321b530a62009-04-05 20:08:59 +00003046 !singlestep &&
pbrook2e70f6e2008-06-29 01:03:05 +00003047 (pc_offset) < (TARGET_PAGE_SIZE - 32) &&
3048 num_insns < max_insns);
pbrooke6e59062006-10-22 00:18:54 +00003049
pbrook2e70f6e2008-06-29 01:03:05 +00003050 if (tb->cflags & CF_LAST_IO)
3051 gen_io_end();
Andreas Färbered2803d2013-06-21 20:20:45 +02003052 if (unlikely(cs->singlestep_enabled)) {
pbrooke6e59062006-10-22 00:18:54 +00003053 /* Make sure the pc is updated, and raise a debug exception. */
3054 if (!dc->is_jmp) {
3055 gen_flush_cc_op(dc);
pbrooke1f38082008-05-24 22:29:16 +00003056 tcg_gen_movi_i32(QREG_PC, dc->pc);
pbrooke6e59062006-10-22 00:18:54 +00003057 }
Blue Swirl31871142012-09-02 07:27:38 +00003058 gen_helper_raise_exception(cpu_env, tcg_const_i32(EXCP_DEBUG));
pbrooke6e59062006-10-22 00:18:54 +00003059 } else {
3060 switch(dc->is_jmp) {
3061 case DISAS_NEXT:
3062 gen_flush_cc_op(dc);
3063 gen_jmp_tb(dc, 0, dc->pc);
3064 break;
3065 default:
3066 case DISAS_JUMP:
3067 case DISAS_UPDATE:
3068 gen_flush_cc_op(dc);
3069 /* indicate that the hash table must be used to find the next TB */
bellard57fec1f2008-02-01 10:50:11 +00003070 tcg_gen_exit_tb(0);
pbrooke6e59062006-10-22 00:18:54 +00003071 break;
3072 case DISAS_TB_JUMP:
3073 /* nothing more to generate */
3074 break;
3075 }
3076 }
Peter Maydell806f3522013-02-22 18:10:05 +00003077 gen_tb_end(tb, num_insns);
Evgeny Voevodinefd7f482012-11-12 13:27:45 +04003078 *tcg_ctx.gen_opc_ptr = INDEX_op_end;
pbrooke6e59062006-10-22 00:18:54 +00003079
3080#ifdef DEBUG_DISAS
aliguori8fec2b82009-01-15 22:36:53 +00003081 if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)) {
aliguori93fcfe32009-01-15 22:34:14 +00003082 qemu_log("----------------\n");
3083 qemu_log("IN: %s\n", lookup_symbol(pc_start));
Blue Swirlf4359b92012-09-08 12:40:00 +00003084 log_target_disas(env, pc_start, dc->pc - pc_start, 0);
aliguori93fcfe32009-01-15 22:34:14 +00003085 qemu_log("\n");
pbrooke6e59062006-10-22 00:18:54 +00003086 }
3087#endif
3088 if (search_pc) {
Evgeny Voevodin92414b32012-11-12 13:27:47 +04003089 j = tcg_ctx.gen_opc_ptr - tcg_ctx.gen_opc_buf;
pbrooke6e59062006-10-22 00:18:54 +00003090 lj++;
3091 while (lj <= j)
Evgeny Voevodinab1103d2012-11-21 11:43:06 +04003092 tcg_ctx.gen_opc_instr_start[lj++] = 0;
pbrooke6e59062006-10-22 00:18:54 +00003093 } else {
3094 tb->size = dc->pc - pc_start;
pbrook2e70f6e2008-06-29 01:03:05 +00003095 tb->icount = num_insns;
pbrooke6e59062006-10-22 00:18:54 +00003096 }
3097
3098 //optimize_flags();
3099 //expand_target_qops();
pbrooke6e59062006-10-22 00:18:54 +00003100}
3101
Andreas Färber2b3e3cf2012-03-14 01:38:22 +01003102void gen_intermediate_code(CPUM68KState *env, TranslationBlock *tb)
pbrooke6e59062006-10-22 00:18:54 +00003103{
Andreas Färberc296b152013-06-21 22:11:36 +02003104 gen_intermediate_code_internal(m68k_env_get_cpu(env), tb, false);
pbrooke6e59062006-10-22 00:18:54 +00003105}
3106
Andreas Färber2b3e3cf2012-03-14 01:38:22 +01003107void gen_intermediate_code_pc(CPUM68KState *env, TranslationBlock *tb)
pbrooke6e59062006-10-22 00:18:54 +00003108{
Andreas Färberc296b152013-06-21 22:11:36 +02003109 gen_intermediate_code_internal(m68k_env_get_cpu(env), tb, true);
pbrooke6e59062006-10-22 00:18:54 +00003110}
3111
Andreas Färber878096e2013-05-27 01:33:50 +02003112void m68k_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf,
3113 int flags)
pbrooke6e59062006-10-22 00:18:54 +00003114{
Andreas Färber878096e2013-05-27 01:33:50 +02003115 M68kCPU *cpu = M68K_CPU(cs);
3116 CPUM68KState *env = &cpu->env;
pbrooke6e59062006-10-22 00:18:54 +00003117 int i;
3118 uint16_t sr;
3119 CPU_DoubleU u;
3120 for (i = 0; i < 8; i++)
3121 {
3122 u.d = env->fregs[i];
3123 cpu_fprintf (f, "D%d = %08x A%d = %08x F%d = %08x%08x (%12g)\n",
3124 i, env->dregs[i], i, env->aregs[i],
pbrook8fc7cc52007-11-10 17:43:49 +00003125 i, u.l.upper, u.l.lower, *(double *)&u.d);
pbrooke6e59062006-10-22 00:18:54 +00003126 }
3127 cpu_fprintf (f, "PC = %08x ", env->pc);
3128 sr = env->sr;
3129 cpu_fprintf (f, "SR = %04x %c%c%c%c%c ", sr, (sr & 0x10) ? 'X' : '-',
3130 (sr & CCF_N) ? 'N' : '-', (sr & CCF_Z) ? 'Z' : '-',
3131 (sr & CCF_V) ? 'V' : '-', (sr & CCF_C) ? 'C' : '-');
pbrook8fc7cc52007-11-10 17:43:49 +00003132 cpu_fprintf (f, "FPRESULT = %12g\n", *(double *)&env->fp_result);
pbrooke6e59062006-10-22 00:18:54 +00003133}
3134
Andreas Färber2b3e3cf2012-03-14 01:38:22 +01003135void restore_state_to_opc(CPUM68KState *env, TranslationBlock *tb, int pc_pos)
aurel32d2856f12008-04-28 00:32:32 +00003136{
Evgeny Voevodin25983ca2012-11-21 11:43:04 +04003137 env->pc = tcg_ctx.gen_opc_pc[pc_pos];
aurel32d2856f12008-04-28 00:32:32 +00003138}