blob: 967a76e533017c4dff346f1f925671a64fee3e1e [file] [log] [blame]
thse16fe402006-12-06 21:38:37 +00001/*
2 * QEMU/MIPS pseudo-board
3 *
4 * emulates a simple machine with ISA-like bus.
5 * ISA IO space mapped to the 0x14000000 (PHYS) and
6 * ISA memory at the 0x10000000 (PHYS, 16Mb in size).
7 * All peripherial devices are attached to this "bus" with
8 * the standard PC ISA addresses.
9*/
pbrook87ecb682007-11-17 17:14:51 +000010#include "hw.h"
11#include "mips.h"
Blue Swirlb970ea82010-03-27 07:26:16 +000012#include "mips_cpudevs.h"
pbrook87ecb682007-11-17 17:14:51 +000013#include "pc.h"
14#include "isa.h"
15#include "net.h"
16#include "sysemu.h"
17#include "boards.h"
thsb305b5b2008-04-20 06:28:28 +000018#include "flash.h"
blueswir13b3fb322008-10-04 07:20:07 +000019#include "qemu-log.h"
Paul Brookbba831e2009-05-19 14:52:42 +010020#include "mips-bios.h"
Gerd Hoffmannec820262009-08-20 15:22:19 +020021#include "ide.h"
Blue Swirlca20cf32009-09-20 14:58:02 +000022#include "loader.h"
23#include "elf.h"
Isaku Yamahata1d914fa2010-05-14 16:29:17 +090024#include "mc146818rtc.h"
Jan Kiszkab1277b02012-02-01 20:31:39 +010025#include "i8254.h"
Blue Swirl24463332010-08-24 15:22:24 +000026#include "blockdev.h"
Avi Kivitycfe5f012011-08-04 15:55:30 +030027#include "exec-memory.h"
ths44cbbf12007-01-24 22:00:13 +000028
thse4bcb142007-12-02 04:51:10 +000029#define MAX_IDE_BUS 2
30
pbrook58126402006-10-29 15:38:28 +000031static const int ide_iobase[2] = { 0x1f0, 0x170 };
32static const int ide_iobase2[2] = { 0x3f6, 0x376 };
33static const int ide_irq[2] = { 14, 15 };
34
Blue Swirl64d7e9a2011-02-13 19:54:40 +000035static ISADevice *pit; /* PIT i8254 */
bellard697584a2005-08-21 09:41:56 +000036
ths1b660742007-12-07 01:13:37 +000037/* i8254 PIT is attached to the IRQ0 at PIC i8259 */
bellard6af0bf92005-07-02 14:58:51 +000038
ths7df526e2007-11-09 17:52:11 +000039static struct _loaderparams {
40 int ram_size;
41 const char *kernel_filename;
42 const char *kernel_cmdline;
43 const char *initrd_filename;
44} loaderparams;
45
Avi Kivity0ae16452011-08-08 22:22:38 +030046static void mips_qemu_write (void *opaque, target_phys_addr_t addr,
47 uint64_t val, unsigned size)
ths6ae81772006-12-06 17:48:52 +000048{
49 if ((addr & 0xffff) == 0 && val == 42)
50 qemu_system_reset_request ();
51 else if ((addr & 0xffff) == 4 && val == 42)
52 qemu_system_shutdown_request ();
53}
54
Avi Kivity0ae16452011-08-08 22:22:38 +030055static uint64_t mips_qemu_read (void *opaque, target_phys_addr_t addr,
56 unsigned size)
ths6ae81772006-12-06 17:48:52 +000057{
58 return 0;
59}
60
Avi Kivity0ae16452011-08-08 22:22:38 +030061static const MemoryRegionOps mips_qemu_ops = {
62 .read = mips_qemu_read,
63 .write = mips_qemu_write,
64 .endianness = DEVICE_NATIVE_ENDIAN,
ths6ae81772006-12-06 17:48:52 +000065};
66
Aurelien Jarnoe16ad5b2009-11-14 01:04:29 +010067typedef struct ResetData {
Andreas Färberfa156e52012-05-05 14:23:25 +020068 MIPSCPU *cpu;
Aurelien Jarnoe16ad5b2009-11-14 01:04:29 +010069 uint64_t vector;
70} ResetData;
71
72static int64_t load_kernel(void)
ths6ae81772006-12-06 17:48:52 +000073{
Aurelien Jarno409dbce2010-03-14 21:20:59 +010074 int64_t entry, kernel_high;
Aurelien Jarnoe90e7952009-11-15 23:04:20 +010075 long kernel_size, initrd_size, params_size;
Anthony Liguoric227f092009-10-01 16:12:16 -050076 ram_addr_t initrd_offset;
Aurelien Jarnoe90e7952009-11-15 23:04:20 +010077 uint32_t *params_buf;
Blue Swirlca20cf32009-09-20 14:58:02 +000078 int big_endian;
ths6ae81772006-12-06 17:48:52 +000079
Blue Swirlca20cf32009-09-20 14:58:02 +000080#ifdef TARGET_WORDS_BIGENDIAN
81 big_endian = 1;
82#else
83 big_endian = 0;
84#endif
Aurelien Jarno409dbce2010-03-14 21:20:59 +010085 kernel_size = load_elf(loaderparams.kernel_filename, cpu_mips_kseg0_to_phys,
86 NULL, (uint64_t *)&entry, NULL,
87 (uint64_t *)&kernel_high, big_endian,
88 ELF_MACHINE, 1);
thsc570fd12006-12-21 01:19:56 +000089 if (kernel_size >= 0) {
90 if ((entry & ~0x7fffffffULL) == 0x80000000)
ths5dc4b742006-12-21 13:48:28 +000091 entry = (int32_t)entry;
thsc570fd12006-12-21 01:19:56 +000092 } else {
ths9042c0e2006-12-23 14:18:40 +000093 fprintf(stderr, "qemu: could not load kernel '%s'\n",
ths7df526e2007-11-09 17:52:11 +000094 loaderparams.kernel_filename);
ths9042c0e2006-12-23 14:18:40 +000095 exit(1);
ths6ae81772006-12-06 17:48:52 +000096 }
97
98 /* load initrd */
99 initrd_size = 0;
ths74287112007-04-01 17:56:37 +0000100 initrd_offset = 0;
ths7df526e2007-11-09 17:52:11 +0000101 if (loaderparams.initrd_filename) {
102 initrd_size = get_image_size (loaderparams.initrd_filename);
ths74287112007-04-01 17:56:37 +0000103 if (initrd_size > 0) {
104 initrd_offset = (kernel_high + ~TARGET_PAGE_MASK) & TARGET_PAGE_MASK;
105 if (initrd_offset + initrd_size > ram_size) {
106 fprintf(stderr,
107 "qemu: memory too small for initial ram disk '%s'\n",
ths7df526e2007-11-09 17:52:11 +0000108 loaderparams.initrd_filename);
ths74287112007-04-01 17:56:37 +0000109 exit(1);
110 }
pbrookdcac9672009-04-09 20:05:49 +0000111 initrd_size = load_image_targphys(loaderparams.initrd_filename,
112 initrd_offset,
113 ram_size - initrd_offset);
ths74287112007-04-01 17:56:37 +0000114 }
ths6ae81772006-12-06 17:48:52 +0000115 if (initrd_size == (target_ulong) -1) {
116 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
ths7df526e2007-11-09 17:52:11 +0000117 loaderparams.initrd_filename);
ths6ae81772006-12-06 17:48:52 +0000118 exit(1);
119 }
120 }
121
122 /* Store command line. */
Aurelien Jarnoe90e7952009-11-15 23:04:20 +0100123 params_size = 264;
Anthony Liguori7267c092011-08-20 22:09:37 -0500124 params_buf = g_malloc(params_size);
ths6ae81772006-12-06 17:48:52 +0000125
Aurelien Jarnoe90e7952009-11-15 23:04:20 +0100126 params_buf[0] = tswap32(ram_size);
127 params_buf[1] = tswap32(0x12345678);
128
129 if (initrd_size > 0) {
Aurelien Jarno409dbce2010-03-14 21:20:59 +0100130 snprintf((char *)params_buf + 8, 256, "rd_start=0x%" PRIx64 " rd_size=%li %s",
131 cpu_mips_phys_to_kseg0(NULL, initrd_offset),
Aurelien Jarnoe90e7952009-11-15 23:04:20 +0100132 initrd_size, loaderparams.kernel_cmdline);
133 } else {
134 snprintf((char *)params_buf + 8, 256, "%s", loaderparams.kernel_cmdline);
135 }
136
137 rom_add_blob_fixed("params", params_buf, params_size,
138 (16 << 20) - 264);
139
Aurelien Jarnoe16ad5b2009-11-14 01:04:29 +0100140 return entry;
ths6ae81772006-12-06 17:48:52 +0000141}
142
143static void main_cpu_reset(void *opaque)
144{
Aurelien Jarnoe16ad5b2009-11-14 01:04:29 +0100145 ResetData *s = (ResetData *)opaque;
Andreas Färberfa156e52012-05-05 14:23:25 +0200146 CPUMIPSState *env = &s->cpu->env;
ths6ae81772006-12-06 17:48:52 +0000147
Andreas Färberfa156e52012-05-05 14:23:25 +0200148 cpu_reset(CPU(s->cpu));
Aurelien Jarnoe16ad5b2009-11-14 01:04:29 +0100149 env->active_tc.PC = s->vector;
ths6ae81772006-12-06 17:48:52 +0000150}
bellard66a93e02006-04-26 22:06:55 +0000151
thsb305b5b2008-04-20 06:28:28 +0000152static const int sector_len = 32 * 1024;
ths70705262007-02-18 00:10:59 +0000153static
Anthony Liguoric227f092009-10-01 16:12:16 -0500154void mips_r4k_init (ram_addr_t ram_size,
aliguori3023f332009-01-16 19:04:14 +0000155 const char *boot_device,
bellard6af0bf92005-07-02 14:58:51 +0000156 const char *kernel_filename, const char *kernel_cmdline,
j_mayer94fc95c2007-03-05 19:44:02 +0000157 const char *initrd_filename, const char *cpu_model)
bellard6af0bf92005-07-02 14:58:51 +0000158{
Paul Brook5cea8592009-05-30 00:52:44 +0100159 char *filename;
Avi Kivity0ae16452011-08-08 22:22:38 +0300160 MemoryRegion *address_space_mem = get_system_memory();
161 MemoryRegion *ram = g_new(MemoryRegion, 1);
Avi Kivitycfe5f012011-08-04 15:55:30 +0300162 MemoryRegion *bios;
Avi Kivity0ae16452011-08-08 22:22:38 +0300163 MemoryRegion *iomem = g_new(MemoryRegion, 1);
thsf7bcd4e2007-01-06 01:37:51 +0000164 int bios_size;
Andreas Färber9ac67e22012-05-05 14:21:43 +0200165 MIPSCPU *cpu;
Andreas Färber61c56c82012-03-14 01:38:23 +0100166 CPUMIPSState *env;
Aurelien Jarnoe16ad5b2009-11-14 01:04:29 +0100167 ResetData *reset_info;
pbrook58126402006-10-29 15:38:28 +0000168 int i;
pbrookd537cf62007-04-07 18:14:41 +0000169 qemu_irq *i8259;
Hervé Poussineau48a18b32011-12-15 22:09:51 +0100170 ISABus *isa_bus;
Gerd Hoffmannf455e982009-08-28 15:47:03 +0200171 DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
Gerd Hoffmann751c6a12009-07-22 16:42:57 +0200172 DriveInfo *dinfo;
Blue Swirl3d08ff62010-03-29 19:23:56 +0000173 int be;
bellardc68ea702005-11-21 23:33:12 +0000174
ths33d68b52007-03-18 00:30:29 +0000175 /* init CPUs */
176 if (cpu_model == NULL) {
ths60aa19a2007-04-01 12:36:18 +0000177#ifdef TARGET_MIPS64
ths33d68b52007-03-18 00:30:29 +0000178 cpu_model = "R4000";
179#else
ths1c32f432007-04-28 21:07:41 +0000180 cpu_model = "24Kf";
ths33d68b52007-03-18 00:30:29 +0000181#endif
182 }
Andreas Färber9ac67e22012-05-05 14:21:43 +0200183 cpu = cpu_mips_init(cpu_model);
184 if (cpu == NULL) {
bellardaaed9092007-11-10 15:15:54 +0000185 fprintf(stderr, "Unable to find CPU definition\n");
186 exit(1);
187 }
Andreas Färber9ac67e22012-05-05 14:21:43 +0200188 env = &cpu->env;
189
Anthony Liguori7267c092011-08-20 22:09:37 -0500190 reset_info = g_malloc0(sizeof(ResetData));
Andreas Färberfa156e52012-05-05 14:23:25 +0200191 reset_info->cpu = cpu;
Aurelien Jarnoe16ad5b2009-11-14 01:04:29 +0100192 reset_info->vector = env->active_tc.PC;
193 qemu_register_reset(main_cpu_reset, reset_info);
bellardc68ea702005-11-21 23:33:12 +0000194
bellard6af0bf92005-07-02 14:58:51 +0000195 /* allocate RAM */
aurel320ccff152009-01-24 15:07:25 +0000196 if (ram_size > (256 << 20)) {
197 fprintf(stderr,
198 "qemu: Too much memory for this machine: %d MB, maximum 256 MB\n",
199 ((unsigned int)ram_size / (1 << 20)));
200 exit(1);
201 }
Avi Kivityc5705a72011-12-20 15:59:12 +0200202 memory_region_init_ram(ram, "mips_r4k.ram", ram_size);
203 vmstate_register_ram_global(ram);
pbrookdcac9672009-04-09 20:05:49 +0000204
Avi Kivity0ae16452011-08-08 22:22:38 +0300205 memory_region_add_subregion(address_space_mem, 0, ram);
bellard66a93e02006-04-26 22:06:55 +0000206
Avi Kivity0ae16452011-08-08 22:22:38 +0300207 memory_region_init_io(iomem, &mips_qemu_ops, NULL, "mips-qemu", 0x10000);
208 memory_region_add_subregion(address_space_mem, 0x1fbf0000, iomem);
ths6ae81772006-12-06 17:48:52 +0000209
bellard66a93e02006-04-26 22:06:55 +0000210 /* Try to load a BIOS image. If this fails, we continue regardless,
211 but initialize the hardware ourselves. When a kernel gets
212 preloaded we also initialize the hardware, since the BIOS wasn't
213 run. */
j_mayer1192dad2007-10-05 13:08:35 +0000214 if (bios_name == NULL)
215 bios_name = BIOS_FILENAME;
Paul Brook5cea8592009-05-30 00:52:44 +0100216 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
217 if (filename) {
218 bios_size = get_image_size(filename);
219 } else {
220 bios_size = -1;
221 }
Blue Swirl3d08ff62010-03-29 19:23:56 +0000222#ifdef TARGET_WORDS_BIGENDIAN
223 be = 1;
224#else
225 be = 0;
226#endif
ths2909b292007-01-06 02:24:15 +0000227 if ((bios_size > 0) && (bios_size <= BIOS_SIZE)) {
Avi Kivitycfe5f012011-08-04 15:55:30 +0300228 bios = g_new(MemoryRegion, 1);
Avi Kivityc5705a72011-12-20 15:59:12 +0200229 memory_region_init_ram(bios, "mips_r4k.bios", BIOS_SIZE);
230 vmstate_register_ram_global(bios);
Avi Kivitycfe5f012011-08-04 15:55:30 +0300231 memory_region_set_readonly(bios, true);
232 memory_region_add_subregion(get_system_memory(), 0x1fc00000, bios);
Anthony Liguori01e04512011-08-25 14:39:18 -0500233
Paul Brook5cea8592009-05-30 00:52:44 +0100234 load_image_targphys(filename, 0x1fc00000, BIOS_SIZE);
Gerd Hoffmann751c6a12009-07-22 16:42:57 +0200235 } else if ((dinfo = drive_get(IF_PFLASH, 0, 0)) != NULL) {
thsb305b5b2008-04-20 06:28:28 +0000236 uint32_t mips_rom = 0x00400000;
Avi Kivitycfe5f012011-08-04 15:55:30 +0300237 if (!pflash_cfi01_register(0x1fc00000, NULL, "mips_r4k.bios", mips_rom,
Blue Swirl3d08ff62010-03-29 19:23:56 +0000238 dinfo->bdrv, sector_len,
239 mips_rom / sector_len,
Anthony Liguori01e04512011-08-25 14:39:18 -0500240 4, 0, 0, 0, 0, be)) {
thsb305b5b2008-04-20 06:28:28 +0000241 fprintf(stderr, "qemu: Error registering flash memory.\n");
242 }
243 }
244 else {
bellard66a93e02006-04-26 22:06:55 +0000245 /* not fatal */
246 fprintf(stderr, "qemu: Warning, could not load MIPS bios '%s'\n",
Paul Brook5cea8592009-05-30 00:52:44 +0100247 bios_name);
248 }
249 if (filename) {
Anthony Liguori7267c092011-08-20 22:09:37 -0500250 g_free(filename);
bellard6af0bf92005-07-02 14:58:51 +0000251 }
bellard66a93e02006-04-26 22:06:55 +0000252
bellard66a93e02006-04-26 22:06:55 +0000253 if (kernel_filename) {
ths7df526e2007-11-09 17:52:11 +0000254 loaderparams.ram_size = ram_size;
255 loaderparams.kernel_filename = kernel_filename;
256 loaderparams.kernel_cmdline = kernel_cmdline;
257 loaderparams.initrd_filename = initrd_filename;
Aurelien Jarnoe16ad5b2009-11-14 01:04:29 +0100258 reset_info->vector = load_kernel();
bellard6af0bf92005-07-02 14:58:51 +0000259 }
bellard6af0bf92005-07-02 14:58:51 +0000260
thse16fe402006-12-06 21:38:37 +0000261 /* Init CPU internal devices */
pbrookd537cf62007-04-07 18:14:41 +0000262 cpu_mips_irq_init_cpu(env);
bellardc68ea702005-11-21 23:33:12 +0000263 cpu_mips_clock_init(env);
bellard6af0bf92005-07-02 14:58:51 +0000264
pbrookd537cf62007-04-07 18:14:41 +0000265 /* The PIC is attached to the MIPS CPU INT0 pin */
Hervé Poussineau48a18b32011-12-15 22:09:51 +0100266 isa_bus = isa_bus_new(NULL, get_system_io());
267 i8259 = i8259_init(isa_bus, env->irq[2]);
268 isa_bus_irqs(isa_bus, i8259);
pbrookd537cf62007-04-07 18:14:41 +0000269
Hervé Poussineau48a18b32011-12-15 22:09:51 +0100270 rtc_init(isa_bus, 2000, NULL);
thsafdfa782006-12-07 18:15:35 +0000271
bellard0699b542005-07-02 15:20:29 +0000272 /* Register 64 KB of ISA IO space at 0x14000000 */
Alexander Graf968d6832010-12-08 12:05:49 +0100273 isa_mmio_init(0x14000000, 0x00010000);
bellard0699b542005-07-02 15:20:29 +0000274 isa_mem_base = 0x10000000;
275
Jan Kiszka319ba9f2012-02-01 20:31:40 +0100276 pit = pit_init(isa_bus, 0x40, 0, NULL);
thsafdfa782006-12-07 18:15:35 +0000277
thseddbd282006-12-23 00:23:19 +0000278 for(i = 0; i < MAX_SERIAL_PORTS; i++) {
279 if (serial_hds[i]) {
Hervé Poussineau48a18b32011-12-15 22:09:51 +0100280 serial_isa_init(isa_bus, i, serial_hds[i]);
thseddbd282006-12-23 00:23:19 +0000281 }
282 }
283
Hervé Poussineau48a18b32011-12-15 22:09:51 +0100284 isa_vga_init(isa_bus);
bellard9827e952005-07-02 15:26:04 +0000285
Stefan Hajnoczia005d072012-07-24 16:35:11 +0100286 if (nd_table[0].used)
Hervé Poussineau48a18b32011-12-15 22:09:51 +0100287 isa_ne2000_init(isa_bus, 0x300, 9, &nd_table[0]);
pbrook58126402006-10-29 15:38:28 +0000288
Isaku Yamahata75717902011-04-03 20:32:46 +0900289 ide_drive_get(hd, MAX_IDE_BUS);
thse4bcb142007-12-02 04:51:10 +0000290 for(i = 0; i < MAX_IDE_BUS; i++)
Hervé Poussineau48a18b32011-12-15 22:09:51 +0100291 isa_ide_init(isa_bus, ide_iobase[i], ide_iobase2[i], ide_irq[i],
thse4bcb142007-12-02 04:51:10 +0000292 hd[MAX_IDE_DEVS * i],
293 hd[MAX_IDE_DEVS * i + 1]);
ths70705262007-02-18 00:10:59 +0000294
Hervé Poussineau48a18b32011-12-15 22:09:51 +0100295 isa_create_simple(isa_bus, "i8042");
bellard6af0bf92005-07-02 14:58:51 +0000296}
297
Anthony Liguorif80f9ec2009-05-20 18:38:09 -0500298static QEMUMachine mips_machine = {
thseec27432008-08-13 13:01:28 +0000299 .name = "mips",
300 .desc = "mips r4k platform",
301 .init = mips_r4k_init,
bellard6af0bf92005-07-02 14:58:51 +0000302};
Anthony Liguorif80f9ec2009-05-20 18:38:09 -0500303
304static void mips_machine_init(void)
305{
306 qemu_register_machine(&mips_machine);
307}
308
309machine_init(mips_machine_init);