blob: 29b5449ff8dcfd073fe912210a38a4e0de4cc2f5 [file] [log] [blame]
bellard8977f3c2004-01-05 00:09:06 +00001/*
bellard890fa6b2004-10-07 23:10:29 +00002 * QEMU Floppy disk emulator (Intel 82078)
ths5fafdf22007-09-16 21:08:06 +00003 *
blueswir13ccacc42007-04-14 13:01:31 +00004 * Copyright (c) 2003, 2007 Jocelyn Mayer
Stefan Weilbcc4e412011-12-02 10:30:41 +01005 * Copyright (c) 2008 Hervé Poussineau
ths5fafdf22007-09-16 21:08:06 +00006 *
bellard8977f3c2004-01-05 00:09:06 +00007 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
bellarde80cfcf2004-12-19 23:18:01 +000025/*
26 * The controller is used in Sun4m systems in a slightly different
27 * way. There are changes in DOR register and DMA is not available.
28 */
Blue Swirlf64ab222009-07-15 14:41:54 +000029
pbrook87ecb682007-11-17 17:14:51 +000030#include "hw.h"
31#include "fdc.h"
Markus Armbrusterb47b3522010-05-27 20:06:12 +020032#include "qemu-error.h"
pbrook87ecb682007-11-17 17:14:51 +000033#include "qemu-timer.h"
34#include "isa.h"
Blue Swirlf64ab222009-07-15 14:41:54 +000035#include "sysbus.h"
Blue Swirle8133762009-07-17 11:01:48 +000036#include "qdev-addr.h"
Blue Swirl24463332010-08-24 15:22:24 +000037#include "blockdev.h"
Gleb Natapov1ca4d092010-12-08 13:35:05 +020038#include "sysemu.h"
Blue Swirlcced7a12012-06-03 17:16:14 +000039#include "qemu-log.h"
bellard8977f3c2004-01-05 00:09:06 +000040
41/********************************************************/
42/* debug Floppy devices */
43//#define DEBUG_FLOPPY
44
45#ifdef DEBUG_FLOPPY
Blue Swirl001faf32009-05-13 17:53:17 +000046#define FLOPPY_DPRINTF(fmt, ...) \
47 do { printf("FLOPPY: " fmt , ## __VA_ARGS__); } while (0)
bellard8977f3c2004-01-05 00:09:06 +000048#else
Blue Swirl001faf32009-05-13 17:53:17 +000049#define FLOPPY_DPRINTF(fmt, ...)
bellard8977f3c2004-01-05 00:09:06 +000050#endif
51
bellard8977f3c2004-01-05 00:09:06 +000052/********************************************************/
53/* Floppy drive emulation */
54
Markus Armbruster61a8d642012-07-10 11:12:27 +020055typedef enum FDriveRate {
56 FDRIVE_RATE_500K = 0x00, /* 500 Kbps */
57 FDRIVE_RATE_300K = 0x01, /* 300 Kbps */
58 FDRIVE_RATE_250K = 0x02, /* 250 Kbps */
59 FDRIVE_RATE_1M = 0x03, /* 1 Mbps */
60} FDriveRate;
61
62typedef struct FDFormat {
63 FDriveType drive;
64 uint8_t last_sect;
65 uint8_t max_track;
66 uint8_t max_head;
67 FDriveRate rate;
68} FDFormat;
69
70static const FDFormat fd_formats[] = {
71 /* First entry is default format */
72 /* 1.44 MB 3"1/2 floppy disks */
73 { FDRIVE_DRV_144, 18, 80, 1, FDRIVE_RATE_500K, },
74 { FDRIVE_DRV_144, 20, 80, 1, FDRIVE_RATE_500K, },
75 { FDRIVE_DRV_144, 21, 80, 1, FDRIVE_RATE_500K, },
76 { FDRIVE_DRV_144, 21, 82, 1, FDRIVE_RATE_500K, },
77 { FDRIVE_DRV_144, 21, 83, 1, FDRIVE_RATE_500K, },
78 { FDRIVE_DRV_144, 22, 80, 1, FDRIVE_RATE_500K, },
79 { FDRIVE_DRV_144, 23, 80, 1, FDRIVE_RATE_500K, },
80 { FDRIVE_DRV_144, 24, 80, 1, FDRIVE_RATE_500K, },
81 /* 2.88 MB 3"1/2 floppy disks */
82 { FDRIVE_DRV_288, 36, 80, 1, FDRIVE_RATE_1M, },
83 { FDRIVE_DRV_288, 39, 80, 1, FDRIVE_RATE_1M, },
84 { FDRIVE_DRV_288, 40, 80, 1, FDRIVE_RATE_1M, },
85 { FDRIVE_DRV_288, 44, 80, 1, FDRIVE_RATE_1M, },
86 { FDRIVE_DRV_288, 48, 80, 1, FDRIVE_RATE_1M, },
87 /* 720 kB 3"1/2 floppy disks */
88 { FDRIVE_DRV_144, 9, 80, 1, FDRIVE_RATE_250K, },
89 { FDRIVE_DRV_144, 10, 80, 1, FDRIVE_RATE_250K, },
90 { FDRIVE_DRV_144, 10, 82, 1, FDRIVE_RATE_250K, },
91 { FDRIVE_DRV_144, 10, 83, 1, FDRIVE_RATE_250K, },
92 { FDRIVE_DRV_144, 13, 80, 1, FDRIVE_RATE_250K, },
93 { FDRIVE_DRV_144, 14, 80, 1, FDRIVE_RATE_250K, },
94 /* 1.2 MB 5"1/4 floppy disks */
95 { FDRIVE_DRV_120, 15, 80, 1, FDRIVE_RATE_500K, },
96 { FDRIVE_DRV_120, 18, 80, 1, FDRIVE_RATE_500K, },
97 { FDRIVE_DRV_120, 18, 82, 1, FDRIVE_RATE_500K, },
98 { FDRIVE_DRV_120, 18, 83, 1, FDRIVE_RATE_500K, },
99 { FDRIVE_DRV_120, 20, 80, 1, FDRIVE_RATE_500K, },
100 /* 720 kB 5"1/4 floppy disks */
101 { FDRIVE_DRV_120, 9, 80, 1, FDRIVE_RATE_250K, },
102 { FDRIVE_DRV_120, 11, 80, 1, FDRIVE_RATE_250K, },
103 /* 360 kB 5"1/4 floppy disks */
104 { FDRIVE_DRV_120, 9, 40, 1, FDRIVE_RATE_300K, },
105 { FDRIVE_DRV_120, 9, 40, 0, FDRIVE_RATE_300K, },
106 { FDRIVE_DRV_120, 10, 41, 1, FDRIVE_RATE_300K, },
107 { FDRIVE_DRV_120, 10, 42, 1, FDRIVE_RATE_300K, },
108 /* 320 kB 5"1/4 floppy disks */
109 { FDRIVE_DRV_120, 8, 40, 1, FDRIVE_RATE_250K, },
110 { FDRIVE_DRV_120, 8, 40, 0, FDRIVE_RATE_250K, },
111 /* 360 kB must match 5"1/4 better than 3"1/2... */
112 { FDRIVE_DRV_144, 9, 80, 0, FDRIVE_RATE_250K, },
113 /* end */
114 { FDRIVE_DRV_NONE, -1, -1, 0, 0, },
115};
116
117static void pick_geometry(BlockDriverState *bs, int *nb_heads,
118 int *max_track, int *last_sect,
119 FDriveType drive_in, FDriveType *drive,
120 FDriveRate *rate)
121{
122 const FDFormat *parse;
123 uint64_t nb_sectors, size;
124 int i, first_match, match;
125
126 bdrv_get_geometry(bs, &nb_sectors);
127 match = -1;
128 first_match = -1;
129 for (i = 0; ; i++) {
130 parse = &fd_formats[i];
131 if (parse->drive == FDRIVE_DRV_NONE) {
132 break;
133 }
134 if (drive_in == parse->drive ||
135 drive_in == FDRIVE_DRV_NONE) {
136 size = (parse->max_head + 1) * parse->max_track *
137 parse->last_sect;
138 if (nb_sectors == size) {
139 match = i;
140 break;
141 }
142 if (first_match == -1) {
143 first_match = i;
144 }
145 }
146 }
147 if (match == -1) {
148 if (first_match == -1) {
149 match = 1;
150 } else {
151 match = first_match;
152 }
153 parse = &fd_formats[match];
154 }
155 *nb_heads = parse->max_head + 1;
156 *max_track = parse->max_track;
157 *last_sect = parse->last_sect;
158 *drive = parse->drive;
159 *rate = parse->rate;
160}
161
blueswir1cefec4f2008-04-29 16:18:58 +0000162#define GET_CUR_DRV(fdctrl) ((fdctrl)->cur_drv)
163#define SET_CUR_DRV(fdctrl, drive) ((fdctrl)->cur_drv = (drive))
164
bellard8977f3c2004-01-05 00:09:06 +0000165/* Will always be a fixed parameter for us */
blueswir1f2d81b32009-01-24 12:09:52 +0000166#define FD_SECTOR_LEN 512
167#define FD_SECTOR_SC 2 /* Sector size code */
168#define FD_RESET_SENSEI_COUNT 4 /* Number of sense interrupts on RESET */
bellard8977f3c2004-01-05 00:09:06 +0000169
Hervé Poussineau844f65d2012-02-06 22:29:10 +0100170typedef struct FDCtrl FDCtrl;
171
bellard8977f3c2004-01-05 00:09:06 +0000172/* Floppy disk drive emulation */
Blue Swirl5c02c032010-02-07 09:01:18 +0000173typedef enum FDiskFlags {
bellardbaca51f2004-03-19 23:05:34 +0000174 FDISK_DBL_SIDES = 0x01,
Blue Swirl5c02c032010-02-07 09:01:18 +0000175} FDiskFlags;
bellardbaca51f2004-03-19 23:05:34 +0000176
Blue Swirl5c02c032010-02-07 09:01:18 +0000177typedef struct FDrive {
Hervé Poussineau844f65d2012-02-06 22:29:10 +0100178 FDCtrl *fdctrl;
bellard8977f3c2004-01-05 00:09:06 +0000179 BlockDriverState *bs;
180 /* Drive status */
Blue Swirl5c02c032010-02-07 09:01:18 +0000181 FDriveType drive;
bellard8977f3c2004-01-05 00:09:06 +0000182 uint8_t perpendicular; /* 2.88 MB access mode */
bellard8977f3c2004-01-05 00:09:06 +0000183 /* Position */
184 uint8_t head;
185 uint8_t track;
186 uint8_t sect;
bellard8977f3c2004-01-05 00:09:06 +0000187 /* Media */
Blue Swirl5c02c032010-02-07 09:01:18 +0000188 FDiskFlags flags;
bellard8977f3c2004-01-05 00:09:06 +0000189 uint8_t last_sect; /* Nb sector per track */
190 uint8_t max_track; /* Nb of tracks */
bellardbaca51f2004-03-19 23:05:34 +0000191 uint16_t bps; /* Bytes per sector */
bellard8977f3c2004-01-05 00:09:06 +0000192 uint8_t ro; /* Is read-only */
Jason Wang7d905f72011-04-06 18:34:31 +0800193 uint8_t media_changed; /* Is media changed */
Hervé Poussineau844f65d2012-02-06 22:29:10 +0100194 uint8_t media_rate; /* Data rate of medium */
Blue Swirl5c02c032010-02-07 09:01:18 +0000195} FDrive;
bellard8977f3c2004-01-05 00:09:06 +0000196
Blue Swirl5c02c032010-02-07 09:01:18 +0000197static void fd_init(FDrive *drv)
bellard8977f3c2004-01-05 00:09:06 +0000198{
199 /* Drive */
bellardb9397772004-05-12 22:07:40 +0000200 drv->drive = FDRIVE_DRV_NONE;
bellard8977f3c2004-01-05 00:09:06 +0000201 drv->perpendicular = 0;
bellard8977f3c2004-01-05 00:09:06 +0000202 /* Disk */
bellardbaca51f2004-03-19 23:05:34 +0000203 drv->last_sect = 0;
bellard8977f3c2004-01-05 00:09:06 +0000204 drv->max_track = 0;
205}
206
Hervé Poussineau08388272012-02-06 22:29:02 +0100207#define NUM_SIDES(drv) ((drv)->flags & FDISK_DBL_SIDES ? 2 : 1)
208
Blue Swirl7859cb92010-02-07 09:13:51 +0000209static int fd_sector_calc(uint8_t head, uint8_t track, uint8_t sect,
Hervé Poussineau08388272012-02-06 22:29:02 +0100210 uint8_t last_sect, uint8_t num_sides)
bellard8977f3c2004-01-05 00:09:06 +0000211{
Hervé Poussineau08388272012-02-06 22:29:02 +0100212 return (((track * num_sides) + head) * last_sect) + sect - 1;
bellard8977f3c2004-01-05 00:09:06 +0000213}
214
215/* Returns current position, in sectors, for given drive */
Blue Swirl5c02c032010-02-07 09:01:18 +0000216static int fd_sector(FDrive *drv)
bellard8977f3c2004-01-05 00:09:06 +0000217{
Hervé Poussineau08388272012-02-06 22:29:02 +0100218 return fd_sector_calc(drv->head, drv->track, drv->sect, drv->last_sect,
219 NUM_SIDES(drv));
bellard8977f3c2004-01-05 00:09:06 +0000220}
221
blueswir177370522008-04-29 16:17:08 +0000222/* Seek to a new position:
223 * returns 0 if already on right track
224 * returns 1 if track changed
225 * returns 2 if track is invalid
226 * returns 3 if sector is invalid
227 * returns 4 if seek is disabled
228 */
Blue Swirl5c02c032010-02-07 09:01:18 +0000229static int fd_seek(FDrive *drv, uint8_t head, uint8_t track, uint8_t sect,
230 int enable_seek)
bellard8977f3c2004-01-05 00:09:06 +0000231{
232 uint32_t sector;
bellardbaca51f2004-03-19 23:05:34 +0000233 int ret;
bellard8977f3c2004-01-05 00:09:06 +0000234
bellardbaca51f2004-03-19 23:05:34 +0000235 if (track > drv->max_track ||
j_mayer4f431962007-11-05 03:11:37 +0000236 (head != 0 && (drv->flags & FDISK_DBL_SIDES) == 0)) {
bellarded5fd2c2004-05-08 13:14:18 +0000237 FLOPPY_DPRINTF("try to read %d %02x %02x (max=%d %d %02x %02x)\n",
238 head, track, sect, 1,
239 (drv->flags & FDISK_DBL_SIDES) == 0 ? 0 : 1,
240 drv->max_track, drv->last_sect);
bellard8977f3c2004-01-05 00:09:06 +0000241 return 2;
242 }
243 if (sect > drv->last_sect) {
bellarded5fd2c2004-05-08 13:14:18 +0000244 FLOPPY_DPRINTF("try to read %d %02x %02x (max=%d %d %02x %02x)\n",
245 head, track, sect, 1,
246 (drv->flags & FDISK_DBL_SIDES) == 0 ? 0 : 1,
247 drv->max_track, drv->last_sect);
bellard8977f3c2004-01-05 00:09:06 +0000248 return 3;
249 }
Hervé Poussineau08388272012-02-06 22:29:02 +0100250 sector = fd_sector_calc(head, track, sect, drv->last_sect, NUM_SIDES(drv));
bellardbaca51f2004-03-19 23:05:34 +0000251 ret = 0;
bellard8977f3c2004-01-05 00:09:06 +0000252 if (sector != fd_sector(drv)) {
253#if 0
254 if (!enable_seek) {
Blue Swirlcced7a12012-06-03 17:16:14 +0000255 FLOPPY_DPRINTF("error: no implicit seek %d %02x %02x"
256 " (max=%d %02x %02x)\n",
257 head, track, sect, 1, drv->max_track,
258 drv->last_sect);
bellard8977f3c2004-01-05 00:09:06 +0000259 return 4;
260 }
261#endif
262 drv->head = head;
Pavel Hrdina6be01b12012-06-22 12:33:54 +0200263 if (drv->track != track) {
264 if (drv->bs != NULL && bdrv_is_inserted(drv->bs)) {
265 drv->media_changed = 0;
266 }
j_mayer4f431962007-11-05 03:11:37 +0000267 ret = 1;
Pavel Hrdina6be01b12012-06-22 12:33:54 +0200268 }
bellard8977f3c2004-01-05 00:09:06 +0000269 drv->track = track;
270 drv->sect = sect;
bellard8977f3c2004-01-05 00:09:06 +0000271 }
272
Pavel Hrdinac52acf62012-06-13 15:43:11 +0200273 if (drv->bs == NULL || !bdrv_is_inserted(drv->bs)) {
274 ret = 2;
275 }
276
bellardbaca51f2004-03-19 23:05:34 +0000277 return ret;
bellard8977f3c2004-01-05 00:09:06 +0000278}
279
280/* Set drive back to track 0 */
Blue Swirl5c02c032010-02-07 09:01:18 +0000281static void fd_recalibrate(FDrive *drv)
bellard8977f3c2004-01-05 00:09:06 +0000282{
283 FLOPPY_DPRINTF("recalibrate\n");
Pavel Hrdina6be01b12012-06-22 12:33:54 +0200284 fd_seek(drv, 0, 0, 1, 1);
bellard8977f3c2004-01-05 00:09:06 +0000285}
286
287/* Revalidate a disk drive after a disk change */
Blue Swirl5c02c032010-02-07 09:01:18 +0000288static void fd_revalidate(FDrive *drv)
bellard8977f3c2004-01-05 00:09:06 +0000289{
bellardbaca51f2004-03-19 23:05:34 +0000290 int nb_heads, max_track, last_sect, ro;
Blue Swirl5bbdbb42011-02-12 20:43:32 +0000291 FDriveType drive;
Hervé Poussineauf8d3d122012-02-06 22:29:07 +0100292 FDriveRate rate;
bellard8977f3c2004-01-05 00:09:06 +0000293
294 FLOPPY_DPRINTF("revalidate\n");
Pavel Hrdinacfb08fb2012-05-24 11:02:29 +0200295 if (drv->bs != NULL) {
j_mayer4f431962007-11-05 03:11:37 +0000296 ro = bdrv_is_read_only(drv->bs);
Markus Armbruster61a8d642012-07-10 11:12:27 +0200297 pick_geometry(drv->bs, &nb_heads, &max_track,
298 &last_sect, drv->drive, &drive, &rate);
Pavel Hrdinacfb08fb2012-05-24 11:02:29 +0200299 if (!bdrv_is_inserted(drv->bs)) {
300 FLOPPY_DPRINTF("No disk in drive\n");
j_mayer4f431962007-11-05 03:11:37 +0000301 } else {
Blue Swirl5bbdbb42011-02-12 20:43:32 +0000302 FLOPPY_DPRINTF("Floppy disk (%d h %d t %d s) %s\n", nb_heads,
303 max_track, last_sect, ro ? "ro" : "rw");
j_mayer4f431962007-11-05 03:11:37 +0000304 }
305 if (nb_heads == 1) {
306 drv->flags &= ~FDISK_DBL_SIDES;
307 } else {
308 drv->flags |= FDISK_DBL_SIDES;
309 }
310 drv->max_track = max_track;
311 drv->last_sect = last_sect;
312 drv->ro = ro;
Blue Swirl5bbdbb42011-02-12 20:43:32 +0000313 drv->drive = drive;
Hervé Poussineau844f65d2012-02-06 22:29:10 +0100314 drv->media_rate = rate;
bellardbaca51f2004-03-19 23:05:34 +0000315 } else {
Pavel Hrdinacfb08fb2012-05-24 11:02:29 +0200316 FLOPPY_DPRINTF("No drive connected\n");
bellardbaca51f2004-03-19 23:05:34 +0000317 drv->last_sect = 0;
j_mayer4f431962007-11-05 03:11:37 +0000318 drv->max_track = 0;
319 drv->flags &= ~FDISK_DBL_SIDES;
bellardbaca51f2004-03-19 23:05:34 +0000320 }
bellardcaed8802004-03-14 21:40:43 +0000321}
322
bellard8977f3c2004-01-05 00:09:06 +0000323/********************************************************/
bellard4b19ec02004-10-09 16:44:33 +0000324/* Intel 82078 floppy disk controller emulation */
bellard8977f3c2004-01-05 00:09:06 +0000325
Blue Swirl5c02c032010-02-07 09:01:18 +0000326static void fdctrl_reset(FDCtrl *fdctrl, int do_irq);
327static void fdctrl_reset_fifo(FDCtrl *fdctrl);
bellard85571bc2004-11-07 18:04:02 +0000328static int fdctrl_transfer_handler (void *opaque, int nchan,
Anthony Liguoric227f092009-10-01 16:12:16 -0500329 int dma_pos, int dma_len);
Hervé Poussineaud497d532012-08-19 10:21:14 +0200330static void fdctrl_raise_irq(FDCtrl *fdctrl);
Hervé Poussineaua2df5fa2012-02-06 22:29:12 +0100331static FDrive *get_cur_drv(FDCtrl *fdctrl);
bellard8977f3c2004-01-05 00:09:06 +0000332
Blue Swirl5c02c032010-02-07 09:01:18 +0000333static uint32_t fdctrl_read_statusA(FDCtrl *fdctrl);
334static uint32_t fdctrl_read_statusB(FDCtrl *fdctrl);
335static uint32_t fdctrl_read_dor(FDCtrl *fdctrl);
336static void fdctrl_write_dor(FDCtrl *fdctrl, uint32_t value);
337static uint32_t fdctrl_read_tape(FDCtrl *fdctrl);
338static void fdctrl_write_tape(FDCtrl *fdctrl, uint32_t value);
339static uint32_t fdctrl_read_main_status(FDCtrl *fdctrl);
340static void fdctrl_write_rate(FDCtrl *fdctrl, uint32_t value);
341static uint32_t fdctrl_read_data(FDCtrl *fdctrl);
342static void fdctrl_write_data(FDCtrl *fdctrl, uint32_t value);
343static uint32_t fdctrl_read_dir(FDCtrl *fdctrl);
Hervé Poussineaua758f8f2012-02-06 22:29:06 +0100344static void fdctrl_write_ccr(FDCtrl *fdctrl, uint32_t value);
bellard8977f3c2004-01-05 00:09:06 +0000345
346enum {
bellard8977f3c2004-01-05 00:09:06 +0000347 FD_DIR_WRITE = 0,
348 FD_DIR_READ = 1,
349 FD_DIR_SCANE = 2,
350 FD_DIR_SCANL = 3,
351 FD_DIR_SCANH = 4,
Hervé Poussineau7ea004e2012-09-18 23:04:10 +0200352 FD_DIR_VERIFY = 5,
bellard8977f3c2004-01-05 00:09:06 +0000353};
354
355enum {
blueswir1b9b3d222008-04-29 16:16:30 +0000356 FD_STATE_MULTI = 0x01, /* multi track flag */
357 FD_STATE_FORMAT = 0x02, /* format flag */
bellard8977f3c2004-01-05 00:09:06 +0000358};
359
blueswir19fea8082008-02-29 19:24:00 +0000360enum {
blueswir18c6a4d72008-04-29 16:14:15 +0000361 FD_REG_SRA = 0x00,
362 FD_REG_SRB = 0x01,
blueswir19fea8082008-02-29 19:24:00 +0000363 FD_REG_DOR = 0x02,
364 FD_REG_TDR = 0x03,
365 FD_REG_MSR = 0x04,
366 FD_REG_DSR = 0x04,
367 FD_REG_FIFO = 0x05,
368 FD_REG_DIR = 0x07,
Hervé Poussineaua758f8f2012-02-06 22:29:06 +0100369 FD_REG_CCR = 0x07,
blueswir19fea8082008-02-29 19:24:00 +0000370};
371
372enum {
blueswir165cef782008-04-08 17:18:53 +0000373 FD_CMD_READ_TRACK = 0x02,
blueswir19fea8082008-02-29 19:24:00 +0000374 FD_CMD_SPECIFY = 0x03,
375 FD_CMD_SENSE_DRIVE_STATUS = 0x04,
blueswir165cef782008-04-08 17:18:53 +0000376 FD_CMD_WRITE = 0x05,
377 FD_CMD_READ = 0x06,
blueswir19fea8082008-02-29 19:24:00 +0000378 FD_CMD_RECALIBRATE = 0x07,
379 FD_CMD_SENSE_INTERRUPT_STATUS = 0x08,
blueswir165cef782008-04-08 17:18:53 +0000380 FD_CMD_WRITE_DELETED = 0x09,
381 FD_CMD_READ_ID = 0x0a,
382 FD_CMD_READ_DELETED = 0x0c,
383 FD_CMD_FORMAT_TRACK = 0x0d,
blueswir19fea8082008-02-29 19:24:00 +0000384 FD_CMD_DUMPREG = 0x0e,
385 FD_CMD_SEEK = 0x0f,
386 FD_CMD_VERSION = 0x10,
blueswir165cef782008-04-08 17:18:53 +0000387 FD_CMD_SCAN_EQUAL = 0x11,
blueswir19fea8082008-02-29 19:24:00 +0000388 FD_CMD_PERPENDICULAR_MODE = 0x12,
389 FD_CMD_CONFIGURE = 0x13,
blueswir165cef782008-04-08 17:18:53 +0000390 FD_CMD_LOCK = 0x14,
391 FD_CMD_VERIFY = 0x16,
blueswir19fea8082008-02-29 19:24:00 +0000392 FD_CMD_POWERDOWN_MODE = 0x17,
393 FD_CMD_PART_ID = 0x18,
blueswir165cef782008-04-08 17:18:53 +0000394 FD_CMD_SCAN_LOW_OR_EQUAL = 0x19,
395 FD_CMD_SCAN_HIGH_OR_EQUAL = 0x1d,
Jes Sorensenbb350a52010-06-11 16:02:34 +0200396 FD_CMD_SAVE = 0x2e,
blueswir19fea8082008-02-29 19:24:00 +0000397 FD_CMD_OPTION = 0x33,
Jes Sorensenbb350a52010-06-11 16:02:34 +0200398 FD_CMD_RESTORE = 0x4e,
blueswir19fea8082008-02-29 19:24:00 +0000399 FD_CMD_DRIVE_SPECIFICATION_COMMAND = 0x8e,
400 FD_CMD_RELATIVE_SEEK_OUT = 0x8f,
blueswir19fea8082008-02-29 19:24:00 +0000401 FD_CMD_FORMAT_AND_WRITE = 0xcd,
402 FD_CMD_RELATIVE_SEEK_IN = 0xcf,
403};
404
405enum {
406 FD_CONFIG_PRETRK = 0xff, /* Pre-compensation set to track 0 */
407 FD_CONFIG_FIFOTHR = 0x0f, /* FIFO threshold set to 1 byte */
408 FD_CONFIG_POLL = 0x10, /* Poll enabled */
409 FD_CONFIG_EFIFO = 0x20, /* FIFO disabled */
410 FD_CONFIG_EIS = 0x40, /* No implied seeks */
411};
412
413enum {
Pavel Hrdina2fee0082012-06-22 12:33:55 +0200414 FD_SR0_DS0 = 0x01,
415 FD_SR0_DS1 = 0x02,
416 FD_SR0_HEAD = 0x04,
blueswir19fea8082008-02-29 19:24:00 +0000417 FD_SR0_EQPMT = 0x10,
418 FD_SR0_SEEK = 0x20,
419 FD_SR0_ABNTERM = 0x40,
420 FD_SR0_INVCMD = 0x80,
421 FD_SR0_RDYCHG = 0xc0,
422};
423
424enum {
Hervé Poussineau844f65d2012-02-06 22:29:10 +0100425 FD_SR1_MA = 0x01, /* Missing address mark */
Hervé Poussineau85108542012-02-06 22:29:05 +0100426 FD_SR1_NW = 0x02, /* Not writable */
blueswir177370522008-04-29 16:17:08 +0000427 FD_SR1_EC = 0x80, /* End of cylinder */
428};
429
430enum {
431 FD_SR2_SNS = 0x04, /* Scan not satisfied */
432 FD_SR2_SEH = 0x08, /* Scan equal hit */
433};
434
435enum {
blueswir18c6a4d72008-04-29 16:14:15 +0000436 FD_SRA_DIR = 0x01,
437 FD_SRA_nWP = 0x02,
438 FD_SRA_nINDX = 0x04,
439 FD_SRA_HDSEL = 0x08,
440 FD_SRA_nTRK0 = 0x10,
441 FD_SRA_STEP = 0x20,
442 FD_SRA_nDRV2 = 0x40,
443 FD_SRA_INTPEND = 0x80,
444};
445
446enum {
447 FD_SRB_MTR0 = 0x01,
448 FD_SRB_MTR1 = 0x02,
449 FD_SRB_WGATE = 0x04,
450 FD_SRB_RDATA = 0x08,
451 FD_SRB_WDATA = 0x10,
452 FD_SRB_DR0 = 0x20,
453};
454
455enum {
blueswir178ae8202008-04-29 16:18:26 +0000456#if MAX_FD == 4
457 FD_DOR_SELMASK = 0x03,
458#else
blueswir19fea8082008-02-29 19:24:00 +0000459 FD_DOR_SELMASK = 0x01,
blueswir178ae8202008-04-29 16:18:26 +0000460#endif
blueswir19fea8082008-02-29 19:24:00 +0000461 FD_DOR_nRESET = 0x04,
462 FD_DOR_DMAEN = 0x08,
463 FD_DOR_MOTEN0 = 0x10,
464 FD_DOR_MOTEN1 = 0x20,
465 FD_DOR_MOTEN2 = 0x40,
466 FD_DOR_MOTEN3 = 0x80,
467};
468
469enum {
blueswir178ae8202008-04-29 16:18:26 +0000470#if MAX_FD == 4
blueswir19fea8082008-02-29 19:24:00 +0000471 FD_TDR_BOOTSEL = 0x0c,
blueswir178ae8202008-04-29 16:18:26 +0000472#else
473 FD_TDR_BOOTSEL = 0x04,
474#endif
blueswir19fea8082008-02-29 19:24:00 +0000475};
476
477enum {
478 FD_DSR_DRATEMASK= 0x03,
479 FD_DSR_PWRDOWN = 0x40,
480 FD_DSR_SWRESET = 0x80,
481};
482
483enum {
484 FD_MSR_DRV0BUSY = 0x01,
485 FD_MSR_DRV1BUSY = 0x02,
486 FD_MSR_DRV2BUSY = 0x04,
487 FD_MSR_DRV3BUSY = 0x08,
488 FD_MSR_CMDBUSY = 0x10,
489 FD_MSR_NONDMA = 0x20,
490 FD_MSR_DIO = 0x40,
491 FD_MSR_RQM = 0x80,
492};
493
494enum {
495 FD_DIR_DSKCHG = 0x80,
496};
497
bellard8977f3c2004-01-05 00:09:06 +0000498#define FD_MULTI_TRACK(state) ((state) & FD_STATE_MULTI)
bellardbaca51f2004-03-19 23:05:34 +0000499#define FD_FORMAT_CMD(state) ((state) & FD_STATE_FORMAT)
bellard8977f3c2004-01-05 00:09:06 +0000500
Blue Swirl5c02c032010-02-07 09:01:18 +0000501struct FDCtrl {
Avi Kivitydc6c1b32011-10-11 15:52:48 +0200502 MemoryRegion iomem;
Blue Swirl242cca42011-08-07 19:43:38 +0000503 qemu_irq irq;
504 /* Controller state */
505 QEMUTimer *result_timer;
506 int dma_chann;
bellard4b19ec02004-10-09 16:44:33 +0000507 /* Controller's identification */
bellard8977f3c2004-01-05 00:09:06 +0000508 uint8_t version;
509 /* HW */
blueswir18c6a4d72008-04-29 16:14:15 +0000510 uint8_t sra;
511 uint8_t srb;
blueswir1368df942008-04-29 16:15:12 +0000512 uint8_t dor;
Juan Quintelad7a6c272009-09-10 03:04:37 +0200513 uint8_t dor_vmstate; /* only used as temp during vmstate */
blueswir146d32332008-04-29 16:17:42 +0000514 uint8_t tdr;
blueswir1b9b3d222008-04-29 16:16:30 +0000515 uint8_t dsr;
blueswir1368df942008-04-29 16:15:12 +0000516 uint8_t msr;
bellard8977f3c2004-01-05 00:09:06 +0000517 uint8_t cur_drv;
blueswir177370522008-04-29 16:17:08 +0000518 uint8_t status0;
519 uint8_t status1;
520 uint8_t status2;
bellard8977f3c2004-01-05 00:09:06 +0000521 /* Command FIFO */
balrog33f00272007-12-24 14:33:24 +0000522 uint8_t *fifo;
Juan Quintelad7a6c272009-09-10 03:04:37 +0200523 int32_t fifo_size;
bellard8977f3c2004-01-05 00:09:06 +0000524 uint32_t data_pos;
525 uint32_t data_len;
526 uint8_t data_state;
527 uint8_t data_dir;
bellard890fa6b2004-10-07 23:10:29 +0000528 uint8_t eot; /* last wanted sector */
bellard8977f3c2004-01-05 00:09:06 +0000529 /* States kept only to be returned back */
bellard8977f3c2004-01-05 00:09:06 +0000530 /* precompensation */
531 uint8_t precomp_trk;
532 uint8_t config;
533 uint8_t lock;
534 /* Power down config (also with status regB access mode */
535 uint8_t pwrd;
536 /* Floppy drives */
Juan Quintelad7a6c272009-09-10 03:04:37 +0200537 uint8_t num_floppies;
Blue Swirl242cca42011-08-07 19:43:38 +0000538 /* Sun4m quirks? */
539 int sun4m;
Blue Swirl5c02c032010-02-07 09:01:18 +0000540 FDrive drives[MAX_FD];
blueswir1f2d81b32009-01-24 12:09:52 +0000541 int reset_sensei;
Hervé Poussineau09c6d582012-02-06 22:29:09 +0100542 uint32_t check_media_rate;
Blue Swirl242cca42011-08-07 19:43:38 +0000543 /* Timers state */
544 uint8_t timer0;
545 uint8_t timer1;
bellardbaca51f2004-03-19 23:05:34 +0000546};
bellard8977f3c2004-01-05 00:09:06 +0000547
Blue Swirl5c02c032010-02-07 09:01:18 +0000548typedef struct FDCtrlSysBus {
Gerd Hoffmann8baf73a2009-07-31 12:30:18 +0200549 SysBusDevice busdev;
Blue Swirl5c02c032010-02-07 09:01:18 +0000550 struct FDCtrl state;
551} FDCtrlSysBus;
Gerd Hoffmann8baf73a2009-07-31 12:30:18 +0200552
Blue Swirl5c02c032010-02-07 09:01:18 +0000553typedef struct FDCtrlISABus {
Gerd Hoffmann8baf73a2009-07-31 12:30:18 +0200554 ISADevice busdev;
Hervé Poussineauc9ae7032012-03-17 15:39:44 +0100555 uint32_t iobase;
556 uint32_t irq;
557 uint32_t dma;
Blue Swirl5c02c032010-02-07 09:01:18 +0000558 struct FDCtrl state;
Gleb Natapov1ca4d092010-12-08 13:35:05 +0200559 int32_t bootindexA;
560 int32_t bootindexB;
Blue Swirl5c02c032010-02-07 09:01:18 +0000561} FDCtrlISABus;
Gerd Hoffmann8baf73a2009-07-31 12:30:18 +0200562
bellardbaca51f2004-03-19 23:05:34 +0000563static uint32_t fdctrl_read (void *opaque, uint32_t reg)
bellard8977f3c2004-01-05 00:09:06 +0000564{
Blue Swirl5c02c032010-02-07 09:01:18 +0000565 FDCtrl *fdctrl = opaque;
bellardbaca51f2004-03-19 23:05:34 +0000566 uint32_t retval;
567
Kevin Wolfa18e67f2011-10-18 16:41:45 +0200568 reg &= 7;
blueswir1e64d7d52008-12-02 17:47:02 +0000569 switch (reg) {
blueswir18c6a4d72008-04-29 16:14:15 +0000570 case FD_REG_SRA:
571 retval = fdctrl_read_statusA(fdctrl);
j_mayer4f431962007-11-05 03:11:37 +0000572 break;
blueswir18c6a4d72008-04-29 16:14:15 +0000573 case FD_REG_SRB:
j_mayer4f431962007-11-05 03:11:37 +0000574 retval = fdctrl_read_statusB(fdctrl);
575 break;
blueswir19fea8082008-02-29 19:24:00 +0000576 case FD_REG_DOR:
j_mayer4f431962007-11-05 03:11:37 +0000577 retval = fdctrl_read_dor(fdctrl);
578 break;
blueswir19fea8082008-02-29 19:24:00 +0000579 case FD_REG_TDR:
bellardbaca51f2004-03-19 23:05:34 +0000580 retval = fdctrl_read_tape(fdctrl);
j_mayer4f431962007-11-05 03:11:37 +0000581 break;
blueswir19fea8082008-02-29 19:24:00 +0000582 case FD_REG_MSR:
bellardbaca51f2004-03-19 23:05:34 +0000583 retval = fdctrl_read_main_status(fdctrl);
j_mayer4f431962007-11-05 03:11:37 +0000584 break;
blueswir19fea8082008-02-29 19:24:00 +0000585 case FD_REG_FIFO:
bellardbaca51f2004-03-19 23:05:34 +0000586 retval = fdctrl_read_data(fdctrl);
j_mayer4f431962007-11-05 03:11:37 +0000587 break;
blueswir19fea8082008-02-29 19:24:00 +0000588 case FD_REG_DIR:
bellardbaca51f2004-03-19 23:05:34 +0000589 retval = fdctrl_read_dir(fdctrl);
j_mayer4f431962007-11-05 03:11:37 +0000590 break;
bellarda541f292004-04-12 20:39:29 +0000591 default:
j_mayer4f431962007-11-05 03:11:37 +0000592 retval = (uint32_t)(-1);
593 break;
bellarda541f292004-04-12 20:39:29 +0000594 }
bellarded5fd2c2004-05-08 13:14:18 +0000595 FLOPPY_DPRINTF("read reg%d: 0x%02x\n", reg & 7, retval);
bellardbaca51f2004-03-19 23:05:34 +0000596
597 return retval;
598}
599
600static void fdctrl_write (void *opaque, uint32_t reg, uint32_t value)
601{
Blue Swirl5c02c032010-02-07 09:01:18 +0000602 FDCtrl *fdctrl = opaque;
bellardbaca51f2004-03-19 23:05:34 +0000603
bellarded5fd2c2004-05-08 13:14:18 +0000604 FLOPPY_DPRINTF("write reg%d: 0x%02x\n", reg & 7, value);
605
Kevin Wolfa18e67f2011-10-18 16:41:45 +0200606 reg &= 7;
blueswir1e64d7d52008-12-02 17:47:02 +0000607 switch (reg) {
blueswir19fea8082008-02-29 19:24:00 +0000608 case FD_REG_DOR:
j_mayer4f431962007-11-05 03:11:37 +0000609 fdctrl_write_dor(fdctrl, value);
610 break;
blueswir19fea8082008-02-29 19:24:00 +0000611 case FD_REG_TDR:
bellardbaca51f2004-03-19 23:05:34 +0000612 fdctrl_write_tape(fdctrl, value);
j_mayer4f431962007-11-05 03:11:37 +0000613 break;
blueswir19fea8082008-02-29 19:24:00 +0000614 case FD_REG_DSR:
bellardbaca51f2004-03-19 23:05:34 +0000615 fdctrl_write_rate(fdctrl, value);
j_mayer4f431962007-11-05 03:11:37 +0000616 break;
blueswir19fea8082008-02-29 19:24:00 +0000617 case FD_REG_FIFO:
bellardbaca51f2004-03-19 23:05:34 +0000618 fdctrl_write_data(fdctrl, value);
j_mayer4f431962007-11-05 03:11:37 +0000619 break;
Hervé Poussineaua758f8f2012-02-06 22:29:06 +0100620 case FD_REG_CCR:
621 fdctrl_write_ccr(fdctrl, value);
622 break;
bellarda541f292004-04-12 20:39:29 +0000623 default:
j_mayer4f431962007-11-05 03:11:37 +0000624 break;
bellarda541f292004-04-12 20:39:29 +0000625 }
bellardbaca51f2004-03-19 23:05:34 +0000626}
627
Avi Kivitya8170e52012-10-23 12:30:10 +0200628static uint64_t fdctrl_read_mem (void *opaque, hwaddr reg,
Avi Kivitydc6c1b32011-10-11 15:52:48 +0200629 unsigned ize)
bellard62a46c62005-01-03 23:28:27 +0000630{
blueswir15dcb6b92007-05-19 12:58:30 +0000631 return fdctrl_read(opaque, (uint32_t)reg);
bellard62a46c62005-01-03 23:28:27 +0000632}
633
Avi Kivitya8170e52012-10-23 12:30:10 +0200634static void fdctrl_write_mem (void *opaque, hwaddr reg,
Avi Kivitydc6c1b32011-10-11 15:52:48 +0200635 uint64_t value, unsigned size)
bellard62a46c62005-01-03 23:28:27 +0000636{
blueswir15dcb6b92007-05-19 12:58:30 +0000637 fdctrl_write(opaque, (uint32_t)reg, value);
bellard62a46c62005-01-03 23:28:27 +0000638}
639
Avi Kivitydc6c1b32011-10-11 15:52:48 +0200640static const MemoryRegionOps fdctrl_mem_ops = {
641 .read = fdctrl_read_mem,
642 .write = fdctrl_write_mem,
643 .endianness = DEVICE_NATIVE_ENDIAN,
bellarde80cfcf2004-12-19 23:18:01 +0000644};
645
Avi Kivitydc6c1b32011-10-11 15:52:48 +0200646static const MemoryRegionOps fdctrl_mem_strict_ops = {
647 .read = fdctrl_read_mem,
648 .write = fdctrl_write_mem,
649 .endianness = DEVICE_NATIVE_ENDIAN,
650 .valid = {
651 .min_access_size = 1,
652 .max_access_size = 1,
653 },
blueswir17c560452008-01-01 17:06:38 +0000654};
655
Jason Wang7d905f72011-04-06 18:34:31 +0800656static bool fdrive_media_changed_needed(void *opaque)
657{
658 FDrive *drive = opaque;
659
Markus Armbruster8e49ca42011-08-03 15:08:08 +0200660 return (drive->bs != NULL && drive->media_changed != 1);
Jason Wang7d905f72011-04-06 18:34:31 +0800661}
662
663static const VMStateDescription vmstate_fdrive_media_changed = {
664 .name = "fdrive/media_changed",
665 .version_id = 1,
666 .minimum_version_id = 1,
667 .minimum_version_id_old = 1,
Jason Wang7d905f72011-04-06 18:34:31 +0800668 .fields = (VMStateField[]) {
669 VMSTATE_UINT8(media_changed, FDrive),
670 VMSTATE_END_OF_LIST()
671 }
672};
673
Hervé Poussineau844f65d2012-02-06 22:29:10 +0100674static bool fdrive_media_rate_needed(void *opaque)
675{
676 FDrive *drive = opaque;
677
678 return drive->fdctrl->check_media_rate;
679}
680
681static const VMStateDescription vmstate_fdrive_media_rate = {
682 .name = "fdrive/media_rate",
683 .version_id = 1,
684 .minimum_version_id = 1,
685 .minimum_version_id_old = 1,
686 .fields = (VMStateField[]) {
687 VMSTATE_UINT8(media_rate, FDrive),
688 VMSTATE_END_OF_LIST()
689 }
690};
691
Juan Quintelad7a6c272009-09-10 03:04:37 +0200692static const VMStateDescription vmstate_fdrive = {
693 .name = "fdrive",
694 .version_id = 1,
695 .minimum_version_id = 1,
696 .minimum_version_id_old = 1,
Jason Wang7d905f72011-04-06 18:34:31 +0800697 .fields = (VMStateField[]) {
Blue Swirl5c02c032010-02-07 09:01:18 +0000698 VMSTATE_UINT8(head, FDrive),
699 VMSTATE_UINT8(track, FDrive),
700 VMSTATE_UINT8(sect, FDrive),
Juan Quintelad7a6c272009-09-10 03:04:37 +0200701 VMSTATE_END_OF_LIST()
Jason Wang7d905f72011-04-06 18:34:31 +0800702 },
703 .subsections = (VMStateSubsection[]) {
704 {
705 .vmsd = &vmstate_fdrive_media_changed,
706 .needed = &fdrive_media_changed_needed,
707 } , {
Hervé Poussineau844f65d2012-02-06 22:29:10 +0100708 .vmsd = &vmstate_fdrive_media_rate,
709 .needed = &fdrive_media_rate_needed,
710 } , {
Jason Wang7d905f72011-04-06 18:34:31 +0800711 /* empty */
712 }
Juan Quintelad7a6c272009-09-10 03:04:37 +0200713 }
714};
715
Juan Quintelad4bfa4d2009-09-29 22:48:22 +0200716static void fdc_pre_save(void *opaque)
blueswir13ccacc42007-04-14 13:01:31 +0000717{
Blue Swirl5c02c032010-02-07 09:01:18 +0000718 FDCtrl *s = opaque;
Juan Quintelad7a6c272009-09-10 03:04:37 +0200719
720 s->dor_vmstate = s->dor | GET_CUR_DRV(s);
blueswir13ccacc42007-04-14 13:01:31 +0000721}
722
Juan Quintelae59fb372009-09-29 22:48:21 +0200723static int fdc_post_load(void *opaque, int version_id)
blueswir13ccacc42007-04-14 13:01:31 +0000724{
Blue Swirl5c02c032010-02-07 09:01:18 +0000725 FDCtrl *s = opaque;
blueswir13ccacc42007-04-14 13:01:31 +0000726
Juan Quintelad7a6c272009-09-10 03:04:37 +0200727 SET_CUR_DRV(s, s->dor_vmstate & FD_DOR_SELMASK);
728 s->dor = s->dor_vmstate & ~FD_DOR_SELMASK;
blueswir13ccacc42007-04-14 13:01:31 +0000729 return 0;
730}
731
Juan Quintelad7a6c272009-09-10 03:04:37 +0200732static const VMStateDescription vmstate_fdc = {
Juan Quintelaaef30c32009-12-15 14:34:34 +0100733 .name = "fdc",
Juan Quintelad7a6c272009-09-10 03:04:37 +0200734 .version_id = 2,
735 .minimum_version_id = 2,
736 .minimum_version_id_old = 2,
737 .pre_save = fdc_pre_save,
738 .post_load = fdc_post_load,
739 .fields = (VMStateField []) {
740 /* Controller State */
Blue Swirl5c02c032010-02-07 09:01:18 +0000741 VMSTATE_UINT8(sra, FDCtrl),
742 VMSTATE_UINT8(srb, FDCtrl),
743 VMSTATE_UINT8(dor_vmstate, FDCtrl),
744 VMSTATE_UINT8(tdr, FDCtrl),
745 VMSTATE_UINT8(dsr, FDCtrl),
746 VMSTATE_UINT8(msr, FDCtrl),
747 VMSTATE_UINT8(status0, FDCtrl),
748 VMSTATE_UINT8(status1, FDCtrl),
749 VMSTATE_UINT8(status2, FDCtrl),
Juan Quintelad7a6c272009-09-10 03:04:37 +0200750 /* Command FIFO */
Blue Swirl8ec68b02010-03-21 12:30:46 +0000751 VMSTATE_VARRAY_INT32(fifo, FDCtrl, fifo_size, 0, vmstate_info_uint8,
752 uint8_t),
Blue Swirl5c02c032010-02-07 09:01:18 +0000753 VMSTATE_UINT32(data_pos, FDCtrl),
754 VMSTATE_UINT32(data_len, FDCtrl),
755 VMSTATE_UINT8(data_state, FDCtrl),
756 VMSTATE_UINT8(data_dir, FDCtrl),
757 VMSTATE_UINT8(eot, FDCtrl),
Juan Quintelad7a6c272009-09-10 03:04:37 +0200758 /* States kept only to be returned back */
Blue Swirl5c02c032010-02-07 09:01:18 +0000759 VMSTATE_UINT8(timer0, FDCtrl),
760 VMSTATE_UINT8(timer1, FDCtrl),
761 VMSTATE_UINT8(precomp_trk, FDCtrl),
762 VMSTATE_UINT8(config, FDCtrl),
763 VMSTATE_UINT8(lock, FDCtrl),
764 VMSTATE_UINT8(pwrd, FDCtrl),
765 VMSTATE_UINT8_EQUAL(num_floppies, FDCtrl),
766 VMSTATE_STRUCT_ARRAY(drives, FDCtrl, MAX_FD, 1,
767 vmstate_fdrive, FDrive),
Juan Quintelad7a6c272009-09-10 03:04:37 +0200768 VMSTATE_END_OF_LIST()
blueswir178ae8202008-04-29 16:18:26 +0000769 }
Juan Quintelad7a6c272009-09-10 03:04:37 +0200770};
blueswir13ccacc42007-04-14 13:01:31 +0000771
Blue Swirl2be37832009-10-24 16:56:20 +0000772static void fdctrl_external_reset_sysbus(DeviceState *d)
blueswir13ccacc42007-04-14 13:01:31 +0000773{
Blue Swirl5c02c032010-02-07 09:01:18 +0000774 FDCtrlSysBus *sys = container_of(d, FDCtrlSysBus, busdev.qdev);
775 FDCtrl *s = &sys->state;
Blue Swirl2be37832009-10-24 16:56:20 +0000776
777 fdctrl_reset(s, 0);
778}
779
780static void fdctrl_external_reset_isa(DeviceState *d)
781{
Blue Swirl5c02c032010-02-07 09:01:18 +0000782 FDCtrlISABus *isa = container_of(d, FDCtrlISABus, busdev.qdev);
783 FDCtrl *s = &isa->state;
blueswir13ccacc42007-04-14 13:01:31 +0000784
785 fdctrl_reset(s, 0);
786}
787
blueswir12be17eb2008-03-21 18:05:23 +0000788static void fdctrl_handle_tc(void *opaque, int irq, int level)
789{
Blue Swirl5c02c032010-02-07 09:01:18 +0000790 //FDCtrl *s = opaque;
blueswir12be17eb2008-03-21 18:05:23 +0000791
792 if (level) {
793 // XXX
794 FLOPPY_DPRINTF("TC pulsed\n");
795 }
796}
797
bellard8977f3c2004-01-05 00:09:06 +0000798/* Change IRQ state */
Blue Swirl5c02c032010-02-07 09:01:18 +0000799static void fdctrl_reset_irq(FDCtrl *fdctrl)
bellard8977f3c2004-01-05 00:09:06 +0000800{
Hervé Poussineaud497d532012-08-19 10:21:14 +0200801 fdctrl->status0 = 0;
blueswir18c6a4d72008-04-29 16:14:15 +0000802 if (!(fdctrl->sra & FD_SRA_INTPEND))
803 return;
bellarded5fd2c2004-05-08 13:14:18 +0000804 FLOPPY_DPRINTF("Reset interrupt\n");
pbrookd537cf62007-04-07 18:14:41 +0000805 qemu_set_irq(fdctrl->irq, 0);
blueswir18c6a4d72008-04-29 16:14:15 +0000806 fdctrl->sra &= ~FD_SRA_INTPEND;
bellard8977f3c2004-01-05 00:09:06 +0000807}
808
Hervé Poussineaud497d532012-08-19 10:21:14 +0200809static void fdctrl_raise_irq(FDCtrl *fdctrl)
bellard8977f3c2004-01-05 00:09:06 +0000810{
blueswir1b9b3d222008-04-29 16:16:30 +0000811 /* Sparc mutation */
812 if (fdctrl->sun4m && (fdctrl->msr & FD_MSR_CMDBUSY)) {
813 /* XXX: not sure */
814 fdctrl->msr &= ~FD_MSR_CMDBUSY;
815 fdctrl->msr |= FD_MSR_RQM | FD_MSR_DIO;
j_mayer4f431962007-11-05 03:11:37 +0000816 return;
bellard6f7e9ae2005-03-13 09:43:36 +0000817 }
blueswir18c6a4d72008-04-29 16:14:15 +0000818 if (!(fdctrl->sra & FD_SRA_INTPEND)) {
pbrookd537cf62007-04-07 18:14:41 +0000819 qemu_set_irq(fdctrl->irq, 1);
blueswir18c6a4d72008-04-29 16:14:15 +0000820 fdctrl->sra |= FD_SRA_INTPEND;
bellard8977f3c2004-01-05 00:09:06 +0000821 }
Hervé Poussineau21fcf362012-05-05 19:43:28 +0200822
blueswir1f2d81b32009-01-24 12:09:52 +0000823 fdctrl->reset_sensei = 0;
blueswir177370522008-04-29 16:17:08 +0000824 FLOPPY_DPRINTF("Set interrupt status to 0x%02x\n", fdctrl->status0);
bellard8977f3c2004-01-05 00:09:06 +0000825}
826
bellard4b19ec02004-10-09 16:44:33 +0000827/* Reset controller */
Blue Swirl5c02c032010-02-07 09:01:18 +0000828static void fdctrl_reset(FDCtrl *fdctrl, int do_irq)
bellard8977f3c2004-01-05 00:09:06 +0000829{
830 int i;
831
bellard4b19ec02004-10-09 16:44:33 +0000832 FLOPPY_DPRINTF("reset controller\n");
bellardbaca51f2004-03-19 23:05:34 +0000833 fdctrl_reset_irq(fdctrl);
bellard4b19ec02004-10-09 16:44:33 +0000834 /* Initialise controller */
blueswir18c6a4d72008-04-29 16:14:15 +0000835 fdctrl->sra = 0;
836 fdctrl->srb = 0xc0;
837 if (!fdctrl->drives[1].bs)
838 fdctrl->sra |= FD_SRA_nDRV2;
bellardbaca51f2004-03-19 23:05:34 +0000839 fdctrl->cur_drv = 0;
blueswir11c346df2008-04-29 16:15:53 +0000840 fdctrl->dor = FD_DOR_nRESET;
blueswir1368df942008-04-29 16:15:12 +0000841 fdctrl->dor |= (fdctrl->dma_chann != -1) ? FD_DOR_DMAEN : 0;
blueswir1b9b3d222008-04-29 16:16:30 +0000842 fdctrl->msr = FD_MSR_RQM;
bellard8977f3c2004-01-05 00:09:06 +0000843 /* FIFO state */
bellardbaca51f2004-03-19 23:05:34 +0000844 fdctrl->data_pos = 0;
845 fdctrl->data_len = 0;
blueswir1b9b3d222008-04-29 16:16:30 +0000846 fdctrl->data_state = 0;
bellardbaca51f2004-03-19 23:05:34 +0000847 fdctrl->data_dir = FD_DIR_WRITE;
bellard8977f3c2004-01-05 00:09:06 +0000848 for (i = 0; i < MAX_FD; i++)
blueswir11c346df2008-04-29 16:15:53 +0000849 fd_recalibrate(&fdctrl->drives[i]);
bellardbaca51f2004-03-19 23:05:34 +0000850 fdctrl_reset_fifo(fdctrl);
blueswir177370522008-04-29 16:17:08 +0000851 if (do_irq) {
Hervé Poussineaud497d532012-08-19 10:21:14 +0200852 fdctrl->status0 |= FD_SR0_RDYCHG;
853 fdctrl_raise_irq(fdctrl);
blueswir1f2d81b32009-01-24 12:09:52 +0000854 fdctrl->reset_sensei = FD_RESET_SENSEI_COUNT;
blueswir177370522008-04-29 16:17:08 +0000855 }
bellardbaca51f2004-03-19 23:05:34 +0000856}
857
Blue Swirl5c02c032010-02-07 09:01:18 +0000858static inline FDrive *drv0(FDCtrl *fdctrl)
bellardbaca51f2004-03-19 23:05:34 +0000859{
blueswir146d32332008-04-29 16:17:42 +0000860 return &fdctrl->drives[(fdctrl->tdr & FD_TDR_BOOTSEL) >> 2];
bellardbaca51f2004-03-19 23:05:34 +0000861}
862
Blue Swirl5c02c032010-02-07 09:01:18 +0000863static inline FDrive *drv1(FDCtrl *fdctrl)
bellardbaca51f2004-03-19 23:05:34 +0000864{
blueswir146d32332008-04-29 16:17:42 +0000865 if ((fdctrl->tdr & FD_TDR_BOOTSEL) < (1 << 2))
866 return &fdctrl->drives[1];
867 else
868 return &fdctrl->drives[0];
bellardbaca51f2004-03-19 23:05:34 +0000869}
870
blueswir178ae8202008-04-29 16:18:26 +0000871#if MAX_FD == 4
Blue Swirl5c02c032010-02-07 09:01:18 +0000872static inline FDrive *drv2(FDCtrl *fdctrl)
blueswir178ae8202008-04-29 16:18:26 +0000873{
874 if ((fdctrl->tdr & FD_TDR_BOOTSEL) < (2 << 2))
875 return &fdctrl->drives[2];
876 else
877 return &fdctrl->drives[1];
878}
879
Blue Swirl5c02c032010-02-07 09:01:18 +0000880static inline FDrive *drv3(FDCtrl *fdctrl)
blueswir178ae8202008-04-29 16:18:26 +0000881{
882 if ((fdctrl->tdr & FD_TDR_BOOTSEL) < (3 << 2))
883 return &fdctrl->drives[3];
884 else
885 return &fdctrl->drives[2];
886}
887#endif
888
Blue Swirl5c02c032010-02-07 09:01:18 +0000889static FDrive *get_cur_drv(FDCtrl *fdctrl)
bellardbaca51f2004-03-19 23:05:34 +0000890{
blueswir178ae8202008-04-29 16:18:26 +0000891 switch (fdctrl->cur_drv) {
892 case 0: return drv0(fdctrl);
893 case 1: return drv1(fdctrl);
894#if MAX_FD == 4
895 case 2: return drv2(fdctrl);
896 case 3: return drv3(fdctrl);
897#endif
898 default: return NULL;
899 }
bellard8977f3c2004-01-05 00:09:06 +0000900}
901
blueswir18c6a4d72008-04-29 16:14:15 +0000902/* Status A register : 0x00 (read-only) */
Blue Swirl5c02c032010-02-07 09:01:18 +0000903static uint32_t fdctrl_read_statusA(FDCtrl *fdctrl)
blueswir18c6a4d72008-04-29 16:14:15 +0000904{
905 uint32_t retval = fdctrl->sra;
906
907 FLOPPY_DPRINTF("status register A: 0x%02x\n", retval);
908
909 return retval;
910}
911
bellard8977f3c2004-01-05 00:09:06 +0000912/* Status B register : 0x01 (read-only) */
Blue Swirl5c02c032010-02-07 09:01:18 +0000913static uint32_t fdctrl_read_statusB(FDCtrl *fdctrl)
bellard8977f3c2004-01-05 00:09:06 +0000914{
blueswir18c6a4d72008-04-29 16:14:15 +0000915 uint32_t retval = fdctrl->srb;
916
917 FLOPPY_DPRINTF("status register B: 0x%02x\n", retval);
918
919 return retval;
bellard8977f3c2004-01-05 00:09:06 +0000920}
921
922/* Digital output register : 0x02 */
Blue Swirl5c02c032010-02-07 09:01:18 +0000923static uint32_t fdctrl_read_dor(FDCtrl *fdctrl)
bellard8977f3c2004-01-05 00:09:06 +0000924{
blueswir11c346df2008-04-29 16:15:53 +0000925 uint32_t retval = fdctrl->dor;
bellard8977f3c2004-01-05 00:09:06 +0000926
bellard8977f3c2004-01-05 00:09:06 +0000927 /* Selected drive */
bellardbaca51f2004-03-19 23:05:34 +0000928 retval |= fdctrl->cur_drv;
bellard8977f3c2004-01-05 00:09:06 +0000929 FLOPPY_DPRINTF("digital output register: 0x%02x\n", retval);
930
931 return retval;
932}
933
Blue Swirl5c02c032010-02-07 09:01:18 +0000934static void fdctrl_write_dor(FDCtrl *fdctrl, uint32_t value)
bellard8977f3c2004-01-05 00:09:06 +0000935{
bellard8977f3c2004-01-05 00:09:06 +0000936 FLOPPY_DPRINTF("digital output register set to 0x%02x\n", value);
blueswir18c6a4d72008-04-29 16:14:15 +0000937
938 /* Motors */
939 if (value & FD_DOR_MOTEN0)
940 fdctrl->srb |= FD_SRB_MTR0;
941 else
942 fdctrl->srb &= ~FD_SRB_MTR0;
943 if (value & FD_DOR_MOTEN1)
944 fdctrl->srb |= FD_SRB_MTR1;
945 else
946 fdctrl->srb &= ~FD_SRB_MTR1;
947
948 /* Drive */
949 if (value & 1)
950 fdctrl->srb |= FD_SRB_DR0;
951 else
952 fdctrl->srb &= ~FD_SRB_DR0;
953
bellard8977f3c2004-01-05 00:09:06 +0000954 /* Reset */
blueswir19fea8082008-02-29 19:24:00 +0000955 if (!(value & FD_DOR_nRESET)) {
blueswir11c346df2008-04-29 16:15:53 +0000956 if (fdctrl->dor & FD_DOR_nRESET) {
bellard4b19ec02004-10-09 16:44:33 +0000957 FLOPPY_DPRINTF("controller enter RESET state\n");
bellard8977f3c2004-01-05 00:09:06 +0000958 }
959 } else {
blueswir11c346df2008-04-29 16:15:53 +0000960 if (!(fdctrl->dor & FD_DOR_nRESET)) {
bellard4b19ec02004-10-09 16:44:33 +0000961 FLOPPY_DPRINTF("controller out of RESET state\n");
bellardfb6cf1d2004-05-04 02:04:17 +0000962 fdctrl_reset(fdctrl, 1);
blueswir1b9b3d222008-04-29 16:16:30 +0000963 fdctrl->dsr &= ~FD_DSR_PWRDOWN;
bellard8977f3c2004-01-05 00:09:06 +0000964 }
965 }
966 /* Selected drive */
blueswir19fea8082008-02-29 19:24:00 +0000967 fdctrl->cur_drv = value & FD_DOR_SELMASK;
blueswir1368df942008-04-29 16:15:12 +0000968
969 fdctrl->dor = value;
bellard8977f3c2004-01-05 00:09:06 +0000970}
971
972/* Tape drive register : 0x03 */
Blue Swirl5c02c032010-02-07 09:01:18 +0000973static uint32_t fdctrl_read_tape(FDCtrl *fdctrl)
bellard8977f3c2004-01-05 00:09:06 +0000974{
blueswir146d32332008-04-29 16:17:42 +0000975 uint32_t retval = fdctrl->tdr;
bellard8977f3c2004-01-05 00:09:06 +0000976
bellard8977f3c2004-01-05 00:09:06 +0000977 FLOPPY_DPRINTF("tape drive register: 0x%02x\n", retval);
978
979 return retval;
980}
981
Blue Swirl5c02c032010-02-07 09:01:18 +0000982static void fdctrl_write_tape(FDCtrl *fdctrl, uint32_t value)
bellard8977f3c2004-01-05 00:09:06 +0000983{
bellard8977f3c2004-01-05 00:09:06 +0000984 /* Reset mode */
blueswir11c346df2008-04-29 16:15:53 +0000985 if (!(fdctrl->dor & FD_DOR_nRESET)) {
bellard4b19ec02004-10-09 16:44:33 +0000986 FLOPPY_DPRINTF("Floppy controller in RESET state !\n");
bellard8977f3c2004-01-05 00:09:06 +0000987 return;
988 }
989 FLOPPY_DPRINTF("tape drive register set to 0x%02x\n", value);
990 /* Disk boot selection indicator */
blueswir146d32332008-04-29 16:17:42 +0000991 fdctrl->tdr = value & FD_TDR_BOOTSEL;
bellard8977f3c2004-01-05 00:09:06 +0000992 /* Tape indicators: never allow */
993}
994
995/* Main status register : 0x04 (read) */
Blue Swirl5c02c032010-02-07 09:01:18 +0000996static uint32_t fdctrl_read_main_status(FDCtrl *fdctrl)
bellard8977f3c2004-01-05 00:09:06 +0000997{
blueswir1b9b3d222008-04-29 16:16:30 +0000998 uint32_t retval = fdctrl->msr;
bellard8977f3c2004-01-05 00:09:06 +0000999
blueswir1b9b3d222008-04-29 16:16:30 +00001000 fdctrl->dsr &= ~FD_DSR_PWRDOWN;
blueswir11c346df2008-04-29 16:15:53 +00001001 fdctrl->dor |= FD_DOR_nRESET;
blueswir1b9b3d222008-04-29 16:16:30 +00001002
Artyom Tarasenko82407d12009-12-13 13:30:44 +00001003 /* Sparc mutation */
1004 if (fdctrl->sun4m) {
1005 retval |= FD_MSR_DIO;
1006 fdctrl_reset_irq(fdctrl);
1007 };
1008
bellard8977f3c2004-01-05 00:09:06 +00001009 FLOPPY_DPRINTF("main status register: 0x%02x\n", retval);
1010
1011 return retval;
1012}
1013
1014/* Data select rate register : 0x04 (write) */
Blue Swirl5c02c032010-02-07 09:01:18 +00001015static void fdctrl_write_rate(FDCtrl *fdctrl, uint32_t value)
bellard8977f3c2004-01-05 00:09:06 +00001016{
bellard8977f3c2004-01-05 00:09:06 +00001017 /* Reset mode */
blueswir11c346df2008-04-29 16:15:53 +00001018 if (!(fdctrl->dor & FD_DOR_nRESET)) {
j_mayer4f431962007-11-05 03:11:37 +00001019 FLOPPY_DPRINTF("Floppy controller in RESET state !\n");
1020 return;
1021 }
bellard8977f3c2004-01-05 00:09:06 +00001022 FLOPPY_DPRINTF("select rate register set to 0x%02x\n", value);
1023 /* Reset: autoclear */
blueswir19fea8082008-02-29 19:24:00 +00001024 if (value & FD_DSR_SWRESET) {
blueswir11c346df2008-04-29 16:15:53 +00001025 fdctrl->dor &= ~FD_DOR_nRESET;
bellardbaca51f2004-03-19 23:05:34 +00001026 fdctrl_reset(fdctrl, 1);
blueswir11c346df2008-04-29 16:15:53 +00001027 fdctrl->dor |= FD_DOR_nRESET;
bellard8977f3c2004-01-05 00:09:06 +00001028 }
blueswir19fea8082008-02-29 19:24:00 +00001029 if (value & FD_DSR_PWRDOWN) {
bellardbaca51f2004-03-19 23:05:34 +00001030 fdctrl_reset(fdctrl, 1);
bellard8977f3c2004-01-05 00:09:06 +00001031 }
blueswir1b9b3d222008-04-29 16:16:30 +00001032 fdctrl->dsr = value;
bellard8977f3c2004-01-05 00:09:06 +00001033}
1034
Hervé Poussineaua758f8f2012-02-06 22:29:06 +01001035/* Configuration control register: 0x07 (write) */
1036static void fdctrl_write_ccr(FDCtrl *fdctrl, uint32_t value)
1037{
1038 /* Reset mode */
1039 if (!(fdctrl->dor & FD_DOR_nRESET)) {
1040 FLOPPY_DPRINTF("Floppy controller in RESET state !\n");
1041 return;
1042 }
1043 FLOPPY_DPRINTF("configuration control register set to 0x%02x\n", value);
1044
1045 /* Only the rate selection bits used in AT mode, and we
1046 * store those in the DSR.
1047 */
1048 fdctrl->dsr = (fdctrl->dsr & ~FD_DSR_DRATEMASK) |
1049 (value & FD_DSR_DRATEMASK);
1050}
1051
Blue Swirl5c02c032010-02-07 09:01:18 +00001052static int fdctrl_media_changed(FDrive *drv)
bellardea185bb2006-08-19 11:43:22 +00001053{
Hervé Poussineau21fcf362012-05-05 19:43:28 +02001054 return drv->media_changed;
bellardea185bb2006-08-19 11:43:22 +00001055}
1056
bellard8977f3c2004-01-05 00:09:06 +00001057/* Digital input register : 0x07 (read-only) */
Blue Swirl5c02c032010-02-07 09:01:18 +00001058static uint32_t fdctrl_read_dir(FDCtrl *fdctrl)
bellard8977f3c2004-01-05 00:09:06 +00001059{
bellard8977f3c2004-01-05 00:09:06 +00001060 uint32_t retval = 0;
1061
Hervé Poussineaua2df5fa2012-02-06 22:29:12 +01001062 if (fdctrl_media_changed(get_cur_drv(fdctrl))) {
blueswir19fea8082008-02-29 19:24:00 +00001063 retval |= FD_DIR_DSKCHG;
Hervé Poussineaua2df5fa2012-02-06 22:29:12 +01001064 }
Blue Swirl3c83eb42010-04-18 08:45:03 +00001065 if (retval != 0) {
bellardbaca51f2004-03-19 23:05:34 +00001066 FLOPPY_DPRINTF("Floppy digital input register: 0x%02x\n", retval);
Blue Swirl3c83eb42010-04-18 08:45:03 +00001067 }
bellard8977f3c2004-01-05 00:09:06 +00001068
1069 return retval;
1070}
1071
1072/* FIFO state control */
Blue Swirl5c02c032010-02-07 09:01:18 +00001073static void fdctrl_reset_fifo(FDCtrl *fdctrl)
bellard8977f3c2004-01-05 00:09:06 +00001074{
bellardbaca51f2004-03-19 23:05:34 +00001075 fdctrl->data_dir = FD_DIR_WRITE;
1076 fdctrl->data_pos = 0;
blueswir1b9b3d222008-04-29 16:16:30 +00001077 fdctrl->msr &= ~(FD_MSR_CMDBUSY | FD_MSR_DIO);
bellard8977f3c2004-01-05 00:09:06 +00001078}
1079
1080/* Set FIFO status for the host to read */
Kevin Wolf34abf9a2012-09-03 23:46:54 +00001081static void fdctrl_set_fifo(FDCtrl *fdctrl, int fifo_len)
bellard8977f3c2004-01-05 00:09:06 +00001082{
bellardbaca51f2004-03-19 23:05:34 +00001083 fdctrl->data_dir = FD_DIR_READ;
1084 fdctrl->data_len = fifo_len;
1085 fdctrl->data_pos = 0;
blueswir1b9b3d222008-04-29 16:16:30 +00001086 fdctrl->msr |= FD_MSR_CMDBUSY | FD_MSR_RQM | FD_MSR_DIO;
bellard8977f3c2004-01-05 00:09:06 +00001087}
1088
1089/* Set an error: unimplemented/unknown command */
Blue Swirl5c02c032010-02-07 09:01:18 +00001090static void fdctrl_unimplemented(FDCtrl *fdctrl, int direction)
bellard8977f3c2004-01-05 00:09:06 +00001091{
Blue Swirlcced7a12012-06-03 17:16:14 +00001092 qemu_log_mask(LOG_UNIMP, "fdc: unimplemented command 0x%02x\n",
1093 fdctrl->fifo[0]);
blueswir19fea8082008-02-29 19:24:00 +00001094 fdctrl->fifo[0] = FD_SR0_INVCMD;
Kevin Wolf34abf9a2012-09-03 23:46:54 +00001095 fdctrl_set_fifo(fdctrl, 1);
bellard8977f3c2004-01-05 00:09:06 +00001096}
1097
Pavel Hrdina6be01b12012-06-22 12:33:54 +02001098/* Seek to next sector
1099 * returns 0 when end of track reached (for DBL_SIDES on head 1)
1100 * otherwise returns 1
1101 */
Blue Swirl5c02c032010-02-07 09:01:18 +00001102static int fdctrl_seek_to_next_sect(FDCtrl *fdctrl, FDrive *cur_drv)
blueswir1746d6de2008-04-29 16:13:36 +00001103{
1104 FLOPPY_DPRINTF("seek to next sector (%d %02x %02x => %d)\n",
1105 cur_drv->head, cur_drv->track, cur_drv->sect,
1106 fd_sector(cur_drv));
1107 /* XXX: cur_drv->sect >= cur_drv->last_sect should be an
1108 error in fact */
Pavel Hrdina6be01b12012-06-22 12:33:54 +02001109 uint8_t new_head = cur_drv->head;
1110 uint8_t new_track = cur_drv->track;
1111 uint8_t new_sect = cur_drv->sect;
1112
1113 int ret = 1;
1114
1115 if (new_sect >= cur_drv->last_sect ||
1116 new_sect == fdctrl->eot) {
1117 new_sect = 1;
blueswir1746d6de2008-04-29 16:13:36 +00001118 if (FD_MULTI_TRACK(fdctrl->data_state)) {
Pavel Hrdina6be01b12012-06-22 12:33:54 +02001119 if (new_head == 0 &&
blueswir1746d6de2008-04-29 16:13:36 +00001120 (cur_drv->flags & FDISK_DBL_SIDES) != 0) {
Pavel Hrdina6be01b12012-06-22 12:33:54 +02001121 new_head = 1;
blueswir1746d6de2008-04-29 16:13:36 +00001122 } else {
Pavel Hrdina6be01b12012-06-22 12:33:54 +02001123 new_head = 0;
1124 new_track++;
Hervé Poussineauc5139bd2012-09-20 22:50:17 +02001125 fdctrl->status0 |= FD_SR0_SEEK;
Pavel Hrdina6be01b12012-06-22 12:33:54 +02001126 if ((cur_drv->flags & FDISK_DBL_SIDES) == 0) {
1127 ret = 0;
1128 }
blueswir1746d6de2008-04-29 16:13:36 +00001129 }
1130 } else {
Hervé Poussineauc5139bd2012-09-20 22:50:17 +02001131 fdctrl->status0 |= FD_SR0_SEEK;
Pavel Hrdina6be01b12012-06-22 12:33:54 +02001132 new_track++;
1133 ret = 0;
blueswir1746d6de2008-04-29 16:13:36 +00001134 }
Pavel Hrdina6be01b12012-06-22 12:33:54 +02001135 if (ret == 1) {
1136 FLOPPY_DPRINTF("seek to next track (%d %02x %02x => %d)\n",
1137 new_head, new_track, new_sect, fd_sector(cur_drv));
1138 }
blueswir1746d6de2008-04-29 16:13:36 +00001139 } else {
Pavel Hrdina6be01b12012-06-22 12:33:54 +02001140 new_sect++;
blueswir1746d6de2008-04-29 16:13:36 +00001141 }
Pavel Hrdina6be01b12012-06-22 12:33:54 +02001142 fd_seek(cur_drv, new_head, new_track, new_sect, 1);
1143 return ret;
blueswir1746d6de2008-04-29 16:13:36 +00001144}
1145
bellard8977f3c2004-01-05 00:09:06 +00001146/* Callback for transfer end (stop or abort) */
Blue Swirl5c02c032010-02-07 09:01:18 +00001147static void fdctrl_stop_transfer(FDCtrl *fdctrl, uint8_t status0,
1148 uint8_t status1, uint8_t status2)
bellard8977f3c2004-01-05 00:09:06 +00001149{
Blue Swirl5c02c032010-02-07 09:01:18 +00001150 FDrive *cur_drv;
bellardbaca51f2004-03-19 23:05:34 +00001151 cur_drv = get_cur_drv(fdctrl);
Hervé Poussineau075f5532012-09-20 23:07:53 +02001152
1153 fdctrl->status0 &= ~(FD_SR0_DS0 | FD_SR0_DS1 | FD_SR0_HEAD);
1154 fdctrl->status0 |= GET_CUR_DRV(fdctrl);
1155 if (cur_drv->head) {
1156 fdctrl->status0 |= FD_SR0_HEAD;
1157 }
1158 fdctrl->status0 |= status0;
Pavel Hrdina2fee0082012-06-22 12:33:55 +02001159
bellard8977f3c2004-01-05 00:09:06 +00001160 FLOPPY_DPRINTF("transfer status: %02x %02x %02x (%02x)\n",
Pavel Hrdina2fee0082012-06-22 12:33:55 +02001161 status0, status1, status2, fdctrl->status0);
1162 fdctrl->fifo[0] = fdctrl->status0;
bellardbaca51f2004-03-19 23:05:34 +00001163 fdctrl->fifo[1] = status1;
1164 fdctrl->fifo[2] = status2;
1165 fdctrl->fifo[3] = cur_drv->track;
1166 fdctrl->fifo[4] = cur_drv->head;
1167 fdctrl->fifo[5] = cur_drv->sect;
1168 fdctrl->fifo[6] = FD_SECTOR_SC;
1169 fdctrl->data_dir = FD_DIR_READ;
blueswir1368df942008-04-29 16:15:12 +00001170 if (!(fdctrl->msr & FD_MSR_NONDMA)) {
bellardbaca51f2004-03-19 23:05:34 +00001171 DMA_release_DREQ(fdctrl->dma_chann);
bellarded5fd2c2004-05-08 13:14:18 +00001172 }
blueswir1b9b3d222008-04-29 16:16:30 +00001173 fdctrl->msr |= FD_MSR_RQM | FD_MSR_DIO;
blueswir1368df942008-04-29 16:15:12 +00001174 fdctrl->msr &= ~FD_MSR_NONDMA;
Kevin Wolf34abf9a2012-09-03 23:46:54 +00001175
1176 fdctrl_set_fifo(fdctrl, 7);
Hervé Poussineaud497d532012-08-19 10:21:14 +02001177 fdctrl_raise_irq(fdctrl);
bellard8977f3c2004-01-05 00:09:06 +00001178}
1179
1180/* Prepare a data transfer (either DMA or FIFO) */
Blue Swirl5c02c032010-02-07 09:01:18 +00001181static void fdctrl_start_transfer(FDCtrl *fdctrl, int direction)
bellard8977f3c2004-01-05 00:09:06 +00001182{
Blue Swirl5c02c032010-02-07 09:01:18 +00001183 FDrive *cur_drv;
bellard8977f3c2004-01-05 00:09:06 +00001184 uint8_t kh, kt, ks;
bellard8977f3c2004-01-05 00:09:06 +00001185
blueswir1cefec4f2008-04-29 16:18:58 +00001186 SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK);
bellardbaca51f2004-03-19 23:05:34 +00001187 cur_drv = get_cur_drv(fdctrl);
1188 kt = fdctrl->fifo[2];
1189 kh = fdctrl->fifo[3];
1190 ks = fdctrl->fifo[4];
bellard4b19ec02004-10-09 16:44:33 +00001191 FLOPPY_DPRINTF("Start transfer at %d %d %02x %02x (%d)\n",
blueswir1cefec4f2008-04-29 16:18:58 +00001192 GET_CUR_DRV(fdctrl), kh, kt, ks,
Hervé Poussineau08388272012-02-06 22:29:02 +01001193 fd_sector_calc(kh, kt, ks, cur_drv->last_sect,
1194 NUM_SIDES(cur_drv)));
blueswir177370522008-04-29 16:17:08 +00001195 switch (fd_seek(cur_drv, kh, kt, ks, fdctrl->config & FD_CONFIG_EIS)) {
bellard8977f3c2004-01-05 00:09:06 +00001196 case 2:
1197 /* sect too big */
blueswir19fea8082008-02-29 19:24:00 +00001198 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, 0x00, 0x00);
bellardbaca51f2004-03-19 23:05:34 +00001199 fdctrl->fifo[3] = kt;
1200 fdctrl->fifo[4] = kh;
1201 fdctrl->fifo[5] = ks;
bellard8977f3c2004-01-05 00:09:06 +00001202 return;
1203 case 3:
1204 /* track too big */
blueswir177370522008-04-29 16:17:08 +00001205 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, FD_SR1_EC, 0x00);
bellardbaca51f2004-03-19 23:05:34 +00001206 fdctrl->fifo[3] = kt;
1207 fdctrl->fifo[4] = kh;
1208 fdctrl->fifo[5] = ks;
bellard8977f3c2004-01-05 00:09:06 +00001209 return;
1210 case 4:
1211 /* No seek enabled */
blueswir19fea8082008-02-29 19:24:00 +00001212 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, 0x00, 0x00);
bellardbaca51f2004-03-19 23:05:34 +00001213 fdctrl->fifo[3] = kt;
1214 fdctrl->fifo[4] = kh;
1215 fdctrl->fifo[5] = ks;
bellard8977f3c2004-01-05 00:09:06 +00001216 return;
1217 case 1:
Hervé Poussineaud6ed4e22012-09-20 23:01:58 +02001218 fdctrl->status0 |= FD_SR0_SEEK;
bellard8977f3c2004-01-05 00:09:06 +00001219 break;
1220 default:
1221 break;
1222 }
blueswir1b9b3d222008-04-29 16:16:30 +00001223
Hervé Poussineau844f65d2012-02-06 22:29:10 +01001224 /* Check the data rate. If the programmed data rate does not match
1225 * the currently inserted medium, the operation has to fail. */
1226 if (fdctrl->check_media_rate &&
1227 (fdctrl->dsr & FD_DSR_DRATEMASK) != cur_drv->media_rate) {
1228 FLOPPY_DPRINTF("data rate mismatch (fdc=%d, media=%d)\n",
1229 fdctrl->dsr & FD_DSR_DRATEMASK, cur_drv->media_rate);
1230 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, FD_SR1_MA, 0x00);
1231 fdctrl->fifo[3] = kt;
1232 fdctrl->fifo[4] = kh;
1233 fdctrl->fifo[5] = ks;
1234 return;
1235 }
1236
bellard8977f3c2004-01-05 00:09:06 +00001237 /* Set the FIFO state */
bellardbaca51f2004-03-19 23:05:34 +00001238 fdctrl->data_dir = direction;
1239 fdctrl->data_pos = 0;
Hervé Poussineau27c86e22012-08-19 22:04:43 +02001240 assert(fdctrl->msr & FD_MSR_CMDBUSY);
bellardbaca51f2004-03-19 23:05:34 +00001241 if (fdctrl->fifo[0] & 0x80)
1242 fdctrl->data_state |= FD_STATE_MULTI;
1243 else
1244 fdctrl->data_state &= ~FD_STATE_MULTI;
Hervé Poussineauc83f97b2012-08-20 13:50:34 +02001245 if (fdctrl->fifo[5] == 0) {
bellardbaca51f2004-03-19 23:05:34 +00001246 fdctrl->data_len = fdctrl->fifo[8];
1247 } else {
j_mayer4f431962007-11-05 03:11:37 +00001248 int tmp;
ths3bcb80f2006-12-10 23:07:39 +00001249 fdctrl->data_len = 128 << (fdctrl->fifo[5] > 7 ? 7 : fdctrl->fifo[5]);
blueswir1771effe2008-05-01 19:05:12 +00001250 tmp = (fdctrl->fifo[6] - ks + 1);
bellardbaca51f2004-03-19 23:05:34 +00001251 if (fdctrl->fifo[0] & 0x80)
blueswir1771effe2008-05-01 19:05:12 +00001252 tmp += fdctrl->fifo[6];
j_mayer4f431962007-11-05 03:11:37 +00001253 fdctrl->data_len *= tmp;
bellardbaca51f2004-03-19 23:05:34 +00001254 }
bellard890fa6b2004-10-07 23:10:29 +00001255 fdctrl->eot = fdctrl->fifo[6];
blueswir1368df942008-04-29 16:15:12 +00001256 if (fdctrl->dor & FD_DOR_DMAEN) {
bellard8977f3c2004-01-05 00:09:06 +00001257 int dma_mode;
1258 /* DMA transfer are enabled. Check if DMA channel is well programmed */
bellardbaca51f2004-03-19 23:05:34 +00001259 dma_mode = DMA_get_channel_mode(fdctrl->dma_chann);
bellard8977f3c2004-01-05 00:09:06 +00001260 dma_mode = (dma_mode >> 2) & 3;
bellardbaca51f2004-03-19 23:05:34 +00001261 FLOPPY_DPRINTF("dma_mode=%d direction=%d (%d - %d)\n",
j_mayer4f431962007-11-05 03:11:37 +00001262 dma_mode, direction,
bellardbaca51f2004-03-19 23:05:34 +00001263 (128 << fdctrl->fifo[5]) *
j_mayer4f431962007-11-05 03:11:37 +00001264 (cur_drv->last_sect - ks + 1), fdctrl->data_len);
bellard8977f3c2004-01-05 00:09:06 +00001265 if (((direction == FD_DIR_SCANE || direction == FD_DIR_SCANL ||
1266 direction == FD_DIR_SCANH) && dma_mode == 0) ||
1267 (direction == FD_DIR_WRITE && dma_mode == 2) ||
Hervé Poussineau7ea004e2012-09-18 23:04:10 +02001268 (direction == FD_DIR_READ && dma_mode == 1) ||
1269 (direction == FD_DIR_VERIFY)) {
bellard8977f3c2004-01-05 00:09:06 +00001270 /* No access is allowed until DMA transfer has completed */
blueswir1b9b3d222008-04-29 16:16:30 +00001271 fdctrl->msr &= ~FD_MSR_RQM;
Hervé Poussineau7ea004e2012-09-18 23:04:10 +02001272 if (direction != FD_DIR_VERIFY) {
1273 /* Now, we just have to wait for the DMA controller to
1274 * recall us...
1275 */
1276 DMA_hold_DREQ(fdctrl->dma_chann);
1277 DMA_schedule(fdctrl->dma_chann);
1278 } else {
1279 /* Start transfer */
1280 fdctrl_transfer_handler(fdctrl, fdctrl->dma_chann, 0,
1281 fdctrl->data_len);
1282 }
bellard8977f3c2004-01-05 00:09:06 +00001283 return;
bellardbaca51f2004-03-19 23:05:34 +00001284 } else {
Blue Swirlcced7a12012-06-03 17:16:14 +00001285 FLOPPY_DPRINTF("bad dma_mode=%d direction=%d\n", dma_mode,
1286 direction);
bellard8977f3c2004-01-05 00:09:06 +00001287 }
1288 }
1289 FLOPPY_DPRINTF("start non-DMA transfer\n");
blueswir1368df942008-04-29 16:15:12 +00001290 fdctrl->msr |= FD_MSR_NONDMA;
blueswir1b9b3d222008-04-29 16:16:30 +00001291 if (direction != FD_DIR_WRITE)
1292 fdctrl->msr |= FD_MSR_DIO;
bellard8977f3c2004-01-05 00:09:06 +00001293 /* IO based transfer: calculate len */
Hervé Poussineaud497d532012-08-19 10:21:14 +02001294 fdctrl_raise_irq(fdctrl);
bellard8977f3c2004-01-05 00:09:06 +00001295}
1296
1297/* Prepare a transfer of deleted data */
Blue Swirl5c02c032010-02-07 09:01:18 +00001298static void fdctrl_start_transfer_del(FDCtrl *fdctrl, int direction)
bellard8977f3c2004-01-05 00:09:06 +00001299{
Blue Swirlcced7a12012-06-03 17:16:14 +00001300 qemu_log_mask(LOG_UNIMP, "fdctrl_start_transfer_del() unimplemented\n");
blueswir177370522008-04-29 16:17:08 +00001301
bellard8977f3c2004-01-05 00:09:06 +00001302 /* We don't handle deleted data,
1303 * so we don't return *ANYTHING*
1304 */
blueswir19fea8082008-02-29 19:24:00 +00001305 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM | FD_SR0_SEEK, 0x00, 0x00);
bellard8977f3c2004-01-05 00:09:06 +00001306}
1307
1308/* handlers for DMA transfers */
bellard85571bc2004-11-07 18:04:02 +00001309static int fdctrl_transfer_handler (void *opaque, int nchan,
1310 int dma_pos, int dma_len)
bellard8977f3c2004-01-05 00:09:06 +00001311{
Blue Swirl5c02c032010-02-07 09:01:18 +00001312 FDCtrl *fdctrl;
1313 FDrive *cur_drv;
bellardbaca51f2004-03-19 23:05:34 +00001314 int len, start_pos, rel_pos;
bellard8977f3c2004-01-05 00:09:06 +00001315 uint8_t status0 = 0x00, status1 = 0x00, status2 = 0x00;
1316
bellardbaca51f2004-03-19 23:05:34 +00001317 fdctrl = opaque;
blueswir1b9b3d222008-04-29 16:16:30 +00001318 if (fdctrl->msr & FD_MSR_RQM) {
bellard8977f3c2004-01-05 00:09:06 +00001319 FLOPPY_DPRINTF("Not in DMA transfer mode !\n");
1320 return 0;
1321 }
bellardbaca51f2004-03-19 23:05:34 +00001322 cur_drv = get_cur_drv(fdctrl);
1323 if (fdctrl->data_dir == FD_DIR_SCANE || fdctrl->data_dir == FD_DIR_SCANL ||
1324 fdctrl->data_dir == FD_DIR_SCANH)
blueswir177370522008-04-29 16:17:08 +00001325 status2 = FD_SR2_SNS;
bellard85571bc2004-11-07 18:04:02 +00001326 if (dma_len > fdctrl->data_len)
1327 dma_len = fdctrl->data_len;
bellard890fa6b2004-10-07 23:10:29 +00001328 if (cur_drv->bs == NULL) {
j_mayer4f431962007-11-05 03:11:37 +00001329 if (fdctrl->data_dir == FD_DIR_WRITE)
blueswir19fea8082008-02-29 19:24:00 +00001330 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM | FD_SR0_SEEK, 0x00, 0x00);
j_mayer4f431962007-11-05 03:11:37 +00001331 else
blueswir19fea8082008-02-29 19:24:00 +00001332 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, 0x00, 0x00);
j_mayer4f431962007-11-05 03:11:37 +00001333 len = 0;
bellard890fa6b2004-10-07 23:10:29 +00001334 goto transfer_error;
1335 }
bellardbaca51f2004-03-19 23:05:34 +00001336 rel_pos = fdctrl->data_pos % FD_SECTOR_LEN;
bellard85571bc2004-11-07 18:04:02 +00001337 for (start_pos = fdctrl->data_pos; fdctrl->data_pos < dma_len;) {
1338 len = dma_len - fdctrl->data_pos;
bellardbaca51f2004-03-19 23:05:34 +00001339 if (len + rel_pos > FD_SECTOR_LEN)
1340 len = FD_SECTOR_LEN - rel_pos;
bellard6f7e9ae2005-03-13 09:43:36 +00001341 FLOPPY_DPRINTF("copy %d bytes (%d %d %d) %d pos %d %02x "
1342 "(%d-0x%08x 0x%08x)\n", len, dma_len, fdctrl->data_pos,
blueswir1cefec4f2008-04-29 16:18:58 +00001343 fdctrl->data_len, GET_CUR_DRV(fdctrl), cur_drv->head,
bellardbaca51f2004-03-19 23:05:34 +00001344 cur_drv->track, cur_drv->sect, fd_sector(cur_drv),
blueswir19fea8082008-02-29 19:24:00 +00001345 fd_sector(cur_drv) * FD_SECTOR_LEN);
bellardbaca51f2004-03-19 23:05:34 +00001346 if (fdctrl->data_dir != FD_DIR_WRITE ||
j_mayer4f431962007-11-05 03:11:37 +00001347 len < FD_SECTOR_LEN || rel_pos != 0) {
bellardbaca51f2004-03-19 23:05:34 +00001348 /* READ & SCAN commands and realign to a sector for WRITE */
1349 if (bdrv_read(cur_drv->bs, fd_sector(cur_drv),
j_mayer4f431962007-11-05 03:11:37 +00001350 fdctrl->fifo, 1) < 0) {
bellard8977f3c2004-01-05 00:09:06 +00001351 FLOPPY_DPRINTF("Floppy: error getting sector %d\n",
1352 fd_sector(cur_drv));
1353 /* Sure, image size is too small... */
bellardbaca51f2004-03-19 23:05:34 +00001354 memset(fdctrl->fifo, 0, FD_SECTOR_LEN);
bellard8977f3c2004-01-05 00:09:06 +00001355 }
bellard890fa6b2004-10-07 23:10:29 +00001356 }
j_mayer4f431962007-11-05 03:11:37 +00001357 switch (fdctrl->data_dir) {
1358 case FD_DIR_READ:
1359 /* READ commands */
bellard85571bc2004-11-07 18:04:02 +00001360 DMA_write_memory (nchan, fdctrl->fifo + rel_pos,
1361 fdctrl->data_pos, len);
j_mayer4f431962007-11-05 03:11:37 +00001362 break;
1363 case FD_DIR_WRITE:
bellardbaca51f2004-03-19 23:05:34 +00001364 /* WRITE commands */
Hervé Poussineau85108542012-02-06 22:29:05 +01001365 if (cur_drv->ro) {
1366 /* Handle readonly medium early, no need to do DMA, touch the
1367 * LED or attempt any writes. A real floppy doesn't attempt
1368 * to write to readonly media either. */
1369 fdctrl_stop_transfer(fdctrl,
1370 FD_SR0_ABNTERM | FD_SR0_SEEK, FD_SR1_NW,
1371 0x00);
1372 goto transfer_error;
1373 }
1374
bellard85571bc2004-11-07 18:04:02 +00001375 DMA_read_memory (nchan, fdctrl->fifo + rel_pos,
1376 fdctrl->data_pos, len);
bellardbaca51f2004-03-19 23:05:34 +00001377 if (bdrv_write(cur_drv->bs, fd_sector(cur_drv),
j_mayer4f431962007-11-05 03:11:37 +00001378 fdctrl->fifo, 1) < 0) {
Blue Swirlcced7a12012-06-03 17:16:14 +00001379 FLOPPY_DPRINTF("error writing sector %d\n",
1380 fd_sector(cur_drv));
blueswir19fea8082008-02-29 19:24:00 +00001381 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM | FD_SR0_SEEK, 0x00, 0x00);
bellardbaca51f2004-03-19 23:05:34 +00001382 goto transfer_error;
bellard890fa6b2004-10-07 23:10:29 +00001383 }
j_mayer4f431962007-11-05 03:11:37 +00001384 break;
Hervé Poussineau7ea004e2012-09-18 23:04:10 +02001385 case FD_DIR_VERIFY:
1386 /* VERIFY commands */
1387 break;
j_mayer4f431962007-11-05 03:11:37 +00001388 default:
1389 /* SCAN commands */
bellardbaca51f2004-03-19 23:05:34 +00001390 {
j_mayer4f431962007-11-05 03:11:37 +00001391 uint8_t tmpbuf[FD_SECTOR_LEN];
bellard8977f3c2004-01-05 00:09:06 +00001392 int ret;
bellard85571bc2004-11-07 18:04:02 +00001393 DMA_read_memory (nchan, tmpbuf, fdctrl->data_pos, len);
bellardbaca51f2004-03-19 23:05:34 +00001394 ret = memcmp(tmpbuf, fdctrl->fifo + rel_pos, len);
bellard8977f3c2004-01-05 00:09:06 +00001395 if (ret == 0) {
blueswir177370522008-04-29 16:17:08 +00001396 status2 = FD_SR2_SEH;
bellard8977f3c2004-01-05 00:09:06 +00001397 goto end_transfer;
1398 }
bellardbaca51f2004-03-19 23:05:34 +00001399 if ((ret < 0 && fdctrl->data_dir == FD_DIR_SCANL) ||
1400 (ret > 0 && fdctrl->data_dir == FD_DIR_SCANH)) {
bellard8977f3c2004-01-05 00:09:06 +00001401 status2 = 0x00;
1402 goto end_transfer;
1403 }
1404 }
j_mayer4f431962007-11-05 03:11:37 +00001405 break;
bellard8977f3c2004-01-05 00:09:06 +00001406 }
j_mayer4f431962007-11-05 03:11:37 +00001407 fdctrl->data_pos += len;
1408 rel_pos = fdctrl->data_pos % FD_SECTOR_LEN;
bellardbaca51f2004-03-19 23:05:34 +00001409 if (rel_pos == 0) {
bellard8977f3c2004-01-05 00:09:06 +00001410 /* Seek to next sector */
blueswir1746d6de2008-04-29 16:13:36 +00001411 if (!fdctrl_seek_to_next_sect(fdctrl, cur_drv))
1412 break;
bellard8977f3c2004-01-05 00:09:06 +00001413 }
1414 }
j_mayer4f431962007-11-05 03:11:37 +00001415 end_transfer:
bellardbaca51f2004-03-19 23:05:34 +00001416 len = fdctrl->data_pos - start_pos;
1417 FLOPPY_DPRINTF("end transfer %d %d %d\n",
j_mayer4f431962007-11-05 03:11:37 +00001418 fdctrl->data_pos, len, fdctrl->data_len);
bellardbaca51f2004-03-19 23:05:34 +00001419 if (fdctrl->data_dir == FD_DIR_SCANE ||
1420 fdctrl->data_dir == FD_DIR_SCANL ||
1421 fdctrl->data_dir == FD_DIR_SCANH)
blueswir177370522008-04-29 16:17:08 +00001422 status2 = FD_SR2_SEH;
bellardbaca51f2004-03-19 23:05:34 +00001423 fdctrl->data_len -= len;
bellard890fa6b2004-10-07 23:10:29 +00001424 fdctrl_stop_transfer(fdctrl, status0, status1, status2);
j_mayer4f431962007-11-05 03:11:37 +00001425 transfer_error:
bellard8977f3c2004-01-05 00:09:06 +00001426
bellardbaca51f2004-03-19 23:05:34 +00001427 return len;
bellard8977f3c2004-01-05 00:09:06 +00001428}
1429
bellard8977f3c2004-01-05 00:09:06 +00001430/* Data register : 0x05 */
Blue Swirl5c02c032010-02-07 09:01:18 +00001431static uint32_t fdctrl_read_data(FDCtrl *fdctrl)
bellard8977f3c2004-01-05 00:09:06 +00001432{
Blue Swirl5c02c032010-02-07 09:01:18 +00001433 FDrive *cur_drv;
bellard8977f3c2004-01-05 00:09:06 +00001434 uint32_t retval = 0;
blueswir1746d6de2008-04-29 16:13:36 +00001435 int pos;
bellard8977f3c2004-01-05 00:09:06 +00001436
bellardbaca51f2004-03-19 23:05:34 +00001437 cur_drv = get_cur_drv(fdctrl);
blueswir1b9b3d222008-04-29 16:16:30 +00001438 fdctrl->dsr &= ~FD_DSR_PWRDOWN;
1439 if (!(fdctrl->msr & FD_MSR_RQM) || !(fdctrl->msr & FD_MSR_DIO)) {
Blue Swirlcced7a12012-06-03 17:16:14 +00001440 FLOPPY_DPRINTF("error: controller not ready for reading\n");
bellard8977f3c2004-01-05 00:09:06 +00001441 return 0;
1442 }
bellardbaca51f2004-03-19 23:05:34 +00001443 pos = fdctrl->data_pos;
blueswir1368df942008-04-29 16:15:12 +00001444 if (fdctrl->msr & FD_MSR_NONDMA) {
bellard8977f3c2004-01-05 00:09:06 +00001445 pos %= FD_SECTOR_LEN;
1446 if (pos == 0) {
blueswir1746d6de2008-04-29 16:13:36 +00001447 if (fdctrl->data_pos != 0)
1448 if (!fdctrl_seek_to_next_sect(fdctrl, cur_drv)) {
1449 FLOPPY_DPRINTF("error seeking to next sector %d\n",
1450 fd_sector(cur_drv));
1451 return 0;
1452 }
blueswir177370522008-04-29 16:17:08 +00001453 if (bdrv_read(cur_drv->bs, fd_sector(cur_drv), fdctrl->fifo, 1) < 0) {
1454 FLOPPY_DPRINTF("error getting sector %d\n",
1455 fd_sector(cur_drv));
1456 /* Sure, image size is too small... */
1457 memset(fdctrl->fifo, 0, FD_SECTOR_LEN);
1458 }
bellard8977f3c2004-01-05 00:09:06 +00001459 }
1460 }
bellardbaca51f2004-03-19 23:05:34 +00001461 retval = fdctrl->fifo[pos];
1462 if (++fdctrl->data_pos == fdctrl->data_len) {
1463 fdctrl->data_pos = 0;
bellard890fa6b2004-10-07 23:10:29 +00001464 /* Switch from transfer mode to status mode
bellard8977f3c2004-01-05 00:09:06 +00001465 * then from status mode to command mode
1466 */
blueswir1368df942008-04-29 16:15:12 +00001467 if (fdctrl->msr & FD_MSR_NONDMA) {
Hervé Poussineauc5139bd2012-09-20 22:50:17 +02001468 fdctrl_stop_transfer(fdctrl, 0x00, 0x00, 0x00);
bellarded5fd2c2004-05-08 13:14:18 +00001469 } else {
bellardbaca51f2004-03-19 23:05:34 +00001470 fdctrl_reset_fifo(fdctrl);
bellarded5fd2c2004-05-08 13:14:18 +00001471 fdctrl_reset_irq(fdctrl);
1472 }
bellard8977f3c2004-01-05 00:09:06 +00001473 }
1474 FLOPPY_DPRINTF("data register: 0x%02x\n", retval);
1475
1476 return retval;
1477}
1478
Blue Swirl5c02c032010-02-07 09:01:18 +00001479static void fdctrl_format_sector(FDCtrl *fdctrl)
bellard8977f3c2004-01-05 00:09:06 +00001480{
Blue Swirl5c02c032010-02-07 09:01:18 +00001481 FDrive *cur_drv;
bellardbaca51f2004-03-19 23:05:34 +00001482 uint8_t kh, kt, ks;
bellard8977f3c2004-01-05 00:09:06 +00001483
blueswir1cefec4f2008-04-29 16:18:58 +00001484 SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK);
bellardbaca51f2004-03-19 23:05:34 +00001485 cur_drv = get_cur_drv(fdctrl);
1486 kt = fdctrl->fifo[6];
1487 kh = fdctrl->fifo[7];
1488 ks = fdctrl->fifo[8];
1489 FLOPPY_DPRINTF("format sector at %d %d %02x %02x (%d)\n",
blueswir1cefec4f2008-04-29 16:18:58 +00001490 GET_CUR_DRV(fdctrl), kh, kt, ks,
Hervé Poussineau08388272012-02-06 22:29:02 +01001491 fd_sector_calc(kh, kt, ks, cur_drv->last_sect,
1492 NUM_SIDES(cur_drv)));
blueswir19fea8082008-02-29 19:24:00 +00001493 switch (fd_seek(cur_drv, kh, kt, ks, fdctrl->config & FD_CONFIG_EIS)) {
bellardbaca51f2004-03-19 23:05:34 +00001494 case 2:
1495 /* sect too big */
blueswir19fea8082008-02-29 19:24:00 +00001496 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, 0x00, 0x00);
bellardbaca51f2004-03-19 23:05:34 +00001497 fdctrl->fifo[3] = kt;
1498 fdctrl->fifo[4] = kh;
1499 fdctrl->fifo[5] = ks;
1500 return;
1501 case 3:
1502 /* track too big */
blueswir177370522008-04-29 16:17:08 +00001503 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, FD_SR1_EC, 0x00);
bellardbaca51f2004-03-19 23:05:34 +00001504 fdctrl->fifo[3] = kt;
1505 fdctrl->fifo[4] = kh;
1506 fdctrl->fifo[5] = ks;
1507 return;
1508 case 4:
1509 /* No seek enabled */
blueswir19fea8082008-02-29 19:24:00 +00001510 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, 0x00, 0x00);
bellardbaca51f2004-03-19 23:05:34 +00001511 fdctrl->fifo[3] = kt;
1512 fdctrl->fifo[4] = kh;
1513 fdctrl->fifo[5] = ks;
1514 return;
1515 case 1:
Hervé Poussineaucd30b532012-09-20 23:11:58 +02001516 fdctrl->status0 |= FD_SR0_SEEK;
bellardbaca51f2004-03-19 23:05:34 +00001517 break;
1518 default:
1519 break;
1520 }
1521 memset(fdctrl->fifo, 0, FD_SECTOR_LEN);
1522 if (cur_drv->bs == NULL ||
1523 bdrv_write(cur_drv->bs, fd_sector(cur_drv), fdctrl->fifo, 1) < 0) {
Blue Swirlcced7a12012-06-03 17:16:14 +00001524 FLOPPY_DPRINTF("error formatting sector %d\n", fd_sector(cur_drv));
blueswir19fea8082008-02-29 19:24:00 +00001525 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM | FD_SR0_SEEK, 0x00, 0x00);
bellardbaca51f2004-03-19 23:05:34 +00001526 } else {
j_mayer4f431962007-11-05 03:11:37 +00001527 if (cur_drv->sect == cur_drv->last_sect) {
1528 fdctrl->data_state &= ~FD_STATE_FORMAT;
1529 /* Last sector done */
Hervé Poussineaucd30b532012-09-20 23:11:58 +02001530 fdctrl_stop_transfer(fdctrl, 0x00, 0x00, 0x00);
j_mayer4f431962007-11-05 03:11:37 +00001531 } else {
1532 /* More to do */
1533 fdctrl->data_pos = 0;
1534 fdctrl->data_len = 4;
1535 }
bellardbaca51f2004-03-19 23:05:34 +00001536 }
1537}
1538
Blue Swirl5c02c032010-02-07 09:01:18 +00001539static void fdctrl_handle_lock(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001540{
1541 fdctrl->lock = (fdctrl->fifo[0] & 0x80) ? 1 : 0;
1542 fdctrl->fifo[0] = fdctrl->lock << 4;
Kevin Wolf34abf9a2012-09-03 23:46:54 +00001543 fdctrl_set_fifo(fdctrl, 1);
blueswir165cef782008-04-08 17:18:53 +00001544}
1545
Blue Swirl5c02c032010-02-07 09:01:18 +00001546static void fdctrl_handle_dumpreg(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001547{
Blue Swirl5c02c032010-02-07 09:01:18 +00001548 FDrive *cur_drv = get_cur_drv(fdctrl);
blueswir165cef782008-04-08 17:18:53 +00001549
1550 /* Drives position */
1551 fdctrl->fifo[0] = drv0(fdctrl)->track;
1552 fdctrl->fifo[1] = drv1(fdctrl)->track;
blueswir178ae8202008-04-29 16:18:26 +00001553#if MAX_FD == 4
1554 fdctrl->fifo[2] = drv2(fdctrl)->track;
1555 fdctrl->fifo[3] = drv3(fdctrl)->track;
1556#else
blueswir165cef782008-04-08 17:18:53 +00001557 fdctrl->fifo[2] = 0;
1558 fdctrl->fifo[3] = 0;
blueswir178ae8202008-04-29 16:18:26 +00001559#endif
blueswir165cef782008-04-08 17:18:53 +00001560 /* timers */
1561 fdctrl->fifo[4] = fdctrl->timer0;
blueswir1368df942008-04-29 16:15:12 +00001562 fdctrl->fifo[5] = (fdctrl->timer1 << 1) | (fdctrl->dor & FD_DOR_DMAEN ? 1 : 0);
blueswir165cef782008-04-08 17:18:53 +00001563 fdctrl->fifo[6] = cur_drv->last_sect;
1564 fdctrl->fifo[7] = (fdctrl->lock << 7) |
1565 (cur_drv->perpendicular << 2);
1566 fdctrl->fifo[8] = fdctrl->config;
1567 fdctrl->fifo[9] = fdctrl->precomp_trk;
Kevin Wolf34abf9a2012-09-03 23:46:54 +00001568 fdctrl_set_fifo(fdctrl, 10);
blueswir165cef782008-04-08 17:18:53 +00001569}
1570
Blue Swirl5c02c032010-02-07 09:01:18 +00001571static void fdctrl_handle_version(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001572{
1573 /* Controller's version */
1574 fdctrl->fifo[0] = fdctrl->version;
Kevin Wolf34abf9a2012-09-03 23:46:54 +00001575 fdctrl_set_fifo(fdctrl, 1);
blueswir165cef782008-04-08 17:18:53 +00001576}
1577
Blue Swirl5c02c032010-02-07 09:01:18 +00001578static void fdctrl_handle_partid(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001579{
1580 fdctrl->fifo[0] = 0x41; /* Stepping 1 */
Kevin Wolf34abf9a2012-09-03 23:46:54 +00001581 fdctrl_set_fifo(fdctrl, 1);
blueswir165cef782008-04-08 17:18:53 +00001582}
1583
Blue Swirl5c02c032010-02-07 09:01:18 +00001584static void fdctrl_handle_restore(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001585{
Blue Swirl5c02c032010-02-07 09:01:18 +00001586 FDrive *cur_drv = get_cur_drv(fdctrl);
blueswir165cef782008-04-08 17:18:53 +00001587
1588 /* Drives position */
1589 drv0(fdctrl)->track = fdctrl->fifo[3];
1590 drv1(fdctrl)->track = fdctrl->fifo[4];
blueswir178ae8202008-04-29 16:18:26 +00001591#if MAX_FD == 4
1592 drv2(fdctrl)->track = fdctrl->fifo[5];
1593 drv3(fdctrl)->track = fdctrl->fifo[6];
1594#endif
blueswir165cef782008-04-08 17:18:53 +00001595 /* timers */
1596 fdctrl->timer0 = fdctrl->fifo[7];
1597 fdctrl->timer1 = fdctrl->fifo[8];
1598 cur_drv->last_sect = fdctrl->fifo[9];
1599 fdctrl->lock = fdctrl->fifo[10] >> 7;
1600 cur_drv->perpendicular = (fdctrl->fifo[10] >> 2) & 0xF;
1601 fdctrl->config = fdctrl->fifo[11];
1602 fdctrl->precomp_trk = fdctrl->fifo[12];
1603 fdctrl->pwrd = fdctrl->fifo[13];
1604 fdctrl_reset_fifo(fdctrl);
1605}
1606
Blue Swirl5c02c032010-02-07 09:01:18 +00001607static void fdctrl_handle_save(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001608{
Blue Swirl5c02c032010-02-07 09:01:18 +00001609 FDrive *cur_drv = get_cur_drv(fdctrl);
blueswir165cef782008-04-08 17:18:53 +00001610
1611 fdctrl->fifo[0] = 0;
1612 fdctrl->fifo[1] = 0;
1613 /* Drives position */
1614 fdctrl->fifo[2] = drv0(fdctrl)->track;
1615 fdctrl->fifo[3] = drv1(fdctrl)->track;
blueswir178ae8202008-04-29 16:18:26 +00001616#if MAX_FD == 4
1617 fdctrl->fifo[4] = drv2(fdctrl)->track;
1618 fdctrl->fifo[5] = drv3(fdctrl)->track;
1619#else
blueswir165cef782008-04-08 17:18:53 +00001620 fdctrl->fifo[4] = 0;
1621 fdctrl->fifo[5] = 0;
blueswir178ae8202008-04-29 16:18:26 +00001622#endif
blueswir165cef782008-04-08 17:18:53 +00001623 /* timers */
1624 fdctrl->fifo[6] = fdctrl->timer0;
1625 fdctrl->fifo[7] = fdctrl->timer1;
1626 fdctrl->fifo[8] = cur_drv->last_sect;
1627 fdctrl->fifo[9] = (fdctrl->lock << 7) |
1628 (cur_drv->perpendicular << 2);
1629 fdctrl->fifo[10] = fdctrl->config;
1630 fdctrl->fifo[11] = fdctrl->precomp_trk;
1631 fdctrl->fifo[12] = fdctrl->pwrd;
1632 fdctrl->fifo[13] = 0;
1633 fdctrl->fifo[14] = 0;
Kevin Wolf34abf9a2012-09-03 23:46:54 +00001634 fdctrl_set_fifo(fdctrl, 15);
blueswir165cef782008-04-08 17:18:53 +00001635}
1636
Blue Swirl5c02c032010-02-07 09:01:18 +00001637static void fdctrl_handle_readid(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001638{
Blue Swirl5c02c032010-02-07 09:01:18 +00001639 FDrive *cur_drv = get_cur_drv(fdctrl);
blueswir165cef782008-04-08 17:18:53 +00001640
blueswir165cef782008-04-08 17:18:53 +00001641 cur_drv->head = (fdctrl->fifo[1] >> 2) & 1;
1642 qemu_mod_timer(fdctrl->result_timer,
Paolo Bonzini74475452011-03-11 16:47:48 +01001643 qemu_get_clock_ns(vm_clock) + (get_ticks_per_sec() / 50));
blueswir165cef782008-04-08 17:18:53 +00001644}
1645
Blue Swirl5c02c032010-02-07 09:01:18 +00001646static void fdctrl_handle_format_track(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001647{
Blue Swirl5c02c032010-02-07 09:01:18 +00001648 FDrive *cur_drv;
blueswir165cef782008-04-08 17:18:53 +00001649
blueswir1cefec4f2008-04-29 16:18:58 +00001650 SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK);
blueswir165cef782008-04-08 17:18:53 +00001651 cur_drv = get_cur_drv(fdctrl);
1652 fdctrl->data_state |= FD_STATE_FORMAT;
1653 if (fdctrl->fifo[0] & 0x80)
1654 fdctrl->data_state |= FD_STATE_MULTI;
1655 else
1656 fdctrl->data_state &= ~FD_STATE_MULTI;
blueswir165cef782008-04-08 17:18:53 +00001657 cur_drv->bps =
1658 fdctrl->fifo[2] > 7 ? 16384 : 128 << fdctrl->fifo[2];
1659#if 0
1660 cur_drv->last_sect =
1661 cur_drv->flags & FDISK_DBL_SIDES ? fdctrl->fifo[3] :
1662 fdctrl->fifo[3] / 2;
1663#else
1664 cur_drv->last_sect = fdctrl->fifo[3];
1665#endif
1666 /* TODO: implement format using DMA expected by the Bochs BIOS
1667 * and Linux fdformat (read 3 bytes per sector via DMA and fill
1668 * the sector with the specified fill byte
1669 */
1670 fdctrl->data_state &= ~FD_STATE_FORMAT;
1671 fdctrl_stop_transfer(fdctrl, 0x00, 0x00, 0x00);
1672}
1673
Blue Swirl5c02c032010-02-07 09:01:18 +00001674static void fdctrl_handle_specify(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001675{
1676 fdctrl->timer0 = (fdctrl->fifo[1] >> 4) & 0xF;
1677 fdctrl->timer1 = fdctrl->fifo[2] >> 1;
blueswir1368df942008-04-29 16:15:12 +00001678 if (fdctrl->fifo[2] & 1)
1679 fdctrl->dor &= ~FD_DOR_DMAEN;
1680 else
1681 fdctrl->dor |= FD_DOR_DMAEN;
blueswir165cef782008-04-08 17:18:53 +00001682 /* No result back */
1683 fdctrl_reset_fifo(fdctrl);
1684}
1685
Blue Swirl5c02c032010-02-07 09:01:18 +00001686static void fdctrl_handle_sense_drive_status(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001687{
Blue Swirl5c02c032010-02-07 09:01:18 +00001688 FDrive *cur_drv;
blueswir165cef782008-04-08 17:18:53 +00001689
blueswir1cefec4f2008-04-29 16:18:58 +00001690 SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK);
blueswir165cef782008-04-08 17:18:53 +00001691 cur_drv = get_cur_drv(fdctrl);
1692 cur_drv->head = (fdctrl->fifo[1] >> 2) & 1;
1693 /* 1 Byte status back */
1694 fdctrl->fifo[0] = (cur_drv->ro << 6) |
1695 (cur_drv->track == 0 ? 0x10 : 0x00) |
1696 (cur_drv->head << 2) |
blueswir1cefec4f2008-04-29 16:18:58 +00001697 GET_CUR_DRV(fdctrl) |
blueswir165cef782008-04-08 17:18:53 +00001698 0x28;
Kevin Wolf34abf9a2012-09-03 23:46:54 +00001699 fdctrl_set_fifo(fdctrl, 1);
blueswir165cef782008-04-08 17:18:53 +00001700}
1701
Blue Swirl5c02c032010-02-07 09:01:18 +00001702static void fdctrl_handle_recalibrate(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001703{
Blue Swirl5c02c032010-02-07 09:01:18 +00001704 FDrive *cur_drv;
blueswir165cef782008-04-08 17:18:53 +00001705
blueswir1cefec4f2008-04-29 16:18:58 +00001706 SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK);
blueswir165cef782008-04-08 17:18:53 +00001707 cur_drv = get_cur_drv(fdctrl);
1708 fd_recalibrate(cur_drv);
1709 fdctrl_reset_fifo(fdctrl);
1710 /* Raise Interrupt */
Hervé Poussineaud497d532012-08-19 10:21:14 +02001711 fdctrl->status0 |= FD_SR0_SEEK;
1712 fdctrl_raise_irq(fdctrl);
blueswir165cef782008-04-08 17:18:53 +00001713}
1714
Blue Swirl5c02c032010-02-07 09:01:18 +00001715static void fdctrl_handle_sense_interrupt_status(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001716{
Blue Swirl5c02c032010-02-07 09:01:18 +00001717 FDrive *cur_drv = get_cur_drv(fdctrl);
blueswir165cef782008-04-08 17:18:53 +00001718
Pavel Hrdina2fee0082012-06-22 12:33:55 +02001719 if (fdctrl->reset_sensei > 0) {
blueswir1f2d81b32009-01-24 12:09:52 +00001720 fdctrl->fifo[0] =
1721 FD_SR0_RDYCHG + FD_RESET_SENSEI_COUNT - fdctrl->reset_sensei;
1722 fdctrl->reset_sensei--;
Pavel Hrdina2fee0082012-06-22 12:33:55 +02001723 } else if (!(fdctrl->sra & FD_SRA_INTPEND)) {
1724 fdctrl->fifo[0] = FD_SR0_INVCMD;
Kevin Wolf34abf9a2012-09-03 23:46:54 +00001725 fdctrl_set_fifo(fdctrl, 1);
Pavel Hrdina2fee0082012-06-22 12:33:55 +02001726 return;
blueswir1f2d81b32009-01-24 12:09:52 +00001727 } else {
blueswir1f2d81b32009-01-24 12:09:52 +00001728 fdctrl->fifo[0] =
Pavel Hrdina2fee0082012-06-22 12:33:55 +02001729 (fdctrl->status0 & ~(FD_SR0_HEAD | FD_SR0_DS1 | FD_SR0_DS0))
1730 | GET_CUR_DRV(fdctrl);
blueswir1f2d81b32009-01-24 12:09:52 +00001731 }
1732
blueswir165cef782008-04-08 17:18:53 +00001733 fdctrl->fifo[1] = cur_drv->track;
Kevin Wolf34abf9a2012-09-03 23:46:54 +00001734 fdctrl_set_fifo(fdctrl, 2);
blueswir165cef782008-04-08 17:18:53 +00001735 fdctrl_reset_irq(fdctrl);
blueswir177370522008-04-29 16:17:08 +00001736 fdctrl->status0 = FD_SR0_RDYCHG;
blueswir165cef782008-04-08 17:18:53 +00001737}
1738
Blue Swirl5c02c032010-02-07 09:01:18 +00001739static void fdctrl_handle_seek(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001740{
Blue Swirl5c02c032010-02-07 09:01:18 +00001741 FDrive *cur_drv;
blueswir165cef782008-04-08 17:18:53 +00001742
blueswir1cefec4f2008-04-29 16:18:58 +00001743 SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK);
blueswir165cef782008-04-08 17:18:53 +00001744 cur_drv = get_cur_drv(fdctrl);
blueswir165cef782008-04-08 17:18:53 +00001745 fdctrl_reset_fifo(fdctrl);
Hervé Poussineaub072a3c2012-02-06 22:29:11 +01001746 /* The seek command just sends step pulses to the drive and doesn't care if
1747 * there is a medium inserted of if it's banging the head against the drive.
1748 */
Pavel Hrdina6be01b12012-06-22 12:33:54 +02001749 fd_seek(cur_drv, cur_drv->head, fdctrl->fifo[2], cur_drv->sect, 1);
Hervé Poussineaub072a3c2012-02-06 22:29:11 +01001750 /* Raise Interrupt */
Hervé Poussineaud497d532012-08-19 10:21:14 +02001751 fdctrl->status0 |= FD_SR0_SEEK;
1752 fdctrl_raise_irq(fdctrl);
blueswir165cef782008-04-08 17:18:53 +00001753}
1754
Blue Swirl5c02c032010-02-07 09:01:18 +00001755static void fdctrl_handle_perpendicular_mode(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001756{
Blue Swirl5c02c032010-02-07 09:01:18 +00001757 FDrive *cur_drv = get_cur_drv(fdctrl);
blueswir165cef782008-04-08 17:18:53 +00001758
1759 if (fdctrl->fifo[1] & 0x80)
1760 cur_drv->perpendicular = fdctrl->fifo[1] & 0x7;
1761 /* No result back */
blueswir11c346df2008-04-29 16:15:53 +00001762 fdctrl_reset_fifo(fdctrl);
blueswir165cef782008-04-08 17:18:53 +00001763}
1764
Blue Swirl5c02c032010-02-07 09:01:18 +00001765static void fdctrl_handle_configure(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001766{
1767 fdctrl->config = fdctrl->fifo[2];
1768 fdctrl->precomp_trk = fdctrl->fifo[3];
1769 /* No result back */
1770 fdctrl_reset_fifo(fdctrl);
1771}
1772
Blue Swirl5c02c032010-02-07 09:01:18 +00001773static void fdctrl_handle_powerdown_mode(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001774{
1775 fdctrl->pwrd = fdctrl->fifo[1];
1776 fdctrl->fifo[0] = fdctrl->fifo[1];
Kevin Wolf34abf9a2012-09-03 23:46:54 +00001777 fdctrl_set_fifo(fdctrl, 1);
blueswir165cef782008-04-08 17:18:53 +00001778}
1779
Blue Swirl5c02c032010-02-07 09:01:18 +00001780static void fdctrl_handle_option(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001781{
1782 /* No result back */
1783 fdctrl_reset_fifo(fdctrl);
1784}
1785
Blue Swirl5c02c032010-02-07 09:01:18 +00001786static void fdctrl_handle_drive_specification_command(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001787{
Blue Swirl5c02c032010-02-07 09:01:18 +00001788 FDrive *cur_drv = get_cur_drv(fdctrl);
blueswir165cef782008-04-08 17:18:53 +00001789
1790 if (fdctrl->fifo[fdctrl->data_pos - 1] & 0x80) {
1791 /* Command parameters done */
1792 if (fdctrl->fifo[fdctrl->data_pos - 1] & 0x40) {
1793 fdctrl->fifo[0] = fdctrl->fifo[1];
1794 fdctrl->fifo[2] = 0;
1795 fdctrl->fifo[3] = 0;
Kevin Wolf34abf9a2012-09-03 23:46:54 +00001796 fdctrl_set_fifo(fdctrl, 4);
blueswir165cef782008-04-08 17:18:53 +00001797 } else {
1798 fdctrl_reset_fifo(fdctrl);
1799 }
1800 } else if (fdctrl->data_len > 7) {
1801 /* ERROR */
1802 fdctrl->fifo[0] = 0x80 |
blueswir1cefec4f2008-04-29 16:18:58 +00001803 (cur_drv->head << 2) | GET_CUR_DRV(fdctrl);
Kevin Wolf34abf9a2012-09-03 23:46:54 +00001804 fdctrl_set_fifo(fdctrl, 1);
blueswir165cef782008-04-08 17:18:53 +00001805 }
1806}
1807
Pavel Hrdina6d013772012-07-16 15:48:26 +02001808static void fdctrl_handle_relative_seek_in(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001809{
Blue Swirl5c02c032010-02-07 09:01:18 +00001810 FDrive *cur_drv;
blueswir165cef782008-04-08 17:18:53 +00001811
blueswir1cefec4f2008-04-29 16:18:58 +00001812 SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK);
blueswir165cef782008-04-08 17:18:53 +00001813 cur_drv = get_cur_drv(fdctrl);
blueswir165cef782008-04-08 17:18:53 +00001814 if (fdctrl->fifo[2] + cur_drv->track >= cur_drv->max_track) {
Pavel Hrdina6be01b12012-06-22 12:33:54 +02001815 fd_seek(cur_drv, cur_drv->head, cur_drv->max_track - 1,
1816 cur_drv->sect, 1);
blueswir165cef782008-04-08 17:18:53 +00001817 } else {
Pavel Hrdina6d013772012-07-16 15:48:26 +02001818 fd_seek(cur_drv, cur_drv->head,
1819 cur_drv->track + fdctrl->fifo[2], cur_drv->sect, 1);
blueswir165cef782008-04-08 17:18:53 +00001820 }
1821 fdctrl_reset_fifo(fdctrl);
blueswir177370522008-04-29 16:17:08 +00001822 /* Raise Interrupt */
Hervé Poussineaud497d532012-08-19 10:21:14 +02001823 fdctrl->status0 |= FD_SR0_SEEK;
1824 fdctrl_raise_irq(fdctrl);
blueswir165cef782008-04-08 17:18:53 +00001825}
1826
Pavel Hrdina6d013772012-07-16 15:48:26 +02001827static void fdctrl_handle_relative_seek_out(FDCtrl *fdctrl, int direction)
blueswir165cef782008-04-08 17:18:53 +00001828{
Blue Swirl5c02c032010-02-07 09:01:18 +00001829 FDrive *cur_drv;
blueswir165cef782008-04-08 17:18:53 +00001830
blueswir1cefec4f2008-04-29 16:18:58 +00001831 SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK);
blueswir165cef782008-04-08 17:18:53 +00001832 cur_drv = get_cur_drv(fdctrl);
blueswir165cef782008-04-08 17:18:53 +00001833 if (fdctrl->fifo[2] > cur_drv->track) {
Pavel Hrdina6be01b12012-06-22 12:33:54 +02001834 fd_seek(cur_drv, cur_drv->head, 0, cur_drv->sect, 1);
blueswir165cef782008-04-08 17:18:53 +00001835 } else {
Pavel Hrdina6d013772012-07-16 15:48:26 +02001836 fd_seek(cur_drv, cur_drv->head,
1837 cur_drv->track - fdctrl->fifo[2], cur_drv->sect, 1);
blueswir165cef782008-04-08 17:18:53 +00001838 }
1839 fdctrl_reset_fifo(fdctrl);
1840 /* Raise Interrupt */
Hervé Poussineaud497d532012-08-19 10:21:14 +02001841 fdctrl->status0 |= FD_SR0_SEEK;
1842 fdctrl_raise_irq(fdctrl);
blueswir165cef782008-04-08 17:18:53 +00001843}
1844
blueswir1678803a2008-04-29 16:12:30 +00001845static const struct {
1846 uint8_t value;
1847 uint8_t mask;
1848 const char* name;
1849 int parameters;
Blue Swirl5c02c032010-02-07 09:01:18 +00001850 void (*handler)(FDCtrl *fdctrl, int direction);
blueswir1678803a2008-04-29 16:12:30 +00001851 int direction;
1852} handlers[] = {
1853 { FD_CMD_READ, 0x1f, "READ", 8, fdctrl_start_transfer, FD_DIR_READ },
1854 { FD_CMD_WRITE, 0x3f, "WRITE", 8, fdctrl_start_transfer, FD_DIR_WRITE },
1855 { FD_CMD_SEEK, 0xff, "SEEK", 2, fdctrl_handle_seek },
1856 { FD_CMD_SENSE_INTERRUPT_STATUS, 0xff, "SENSE INTERRUPT STATUS", 0, fdctrl_handle_sense_interrupt_status },
1857 { FD_CMD_RECALIBRATE, 0xff, "RECALIBRATE", 1, fdctrl_handle_recalibrate },
1858 { FD_CMD_FORMAT_TRACK, 0xbf, "FORMAT TRACK", 5, fdctrl_handle_format_track },
1859 { FD_CMD_READ_TRACK, 0xbf, "READ TRACK", 8, fdctrl_start_transfer, FD_DIR_READ },
1860 { FD_CMD_RESTORE, 0xff, "RESTORE", 17, fdctrl_handle_restore }, /* part of READ DELETED DATA */
1861 { FD_CMD_SAVE, 0xff, "SAVE", 0, fdctrl_handle_save }, /* part of READ DELETED DATA */
1862 { FD_CMD_READ_DELETED, 0x1f, "READ DELETED DATA", 8, fdctrl_start_transfer_del, FD_DIR_READ },
1863 { FD_CMD_SCAN_EQUAL, 0x1f, "SCAN EQUAL", 8, fdctrl_start_transfer, FD_DIR_SCANE },
Hervé Poussineau7ea004e2012-09-18 23:04:10 +02001864 { FD_CMD_VERIFY, 0x1f, "VERIFY", 8, fdctrl_start_transfer, FD_DIR_VERIFY },
blueswir1678803a2008-04-29 16:12:30 +00001865 { FD_CMD_SCAN_LOW_OR_EQUAL, 0x1f, "SCAN LOW OR EQUAL", 8, fdctrl_start_transfer, FD_DIR_SCANL },
1866 { FD_CMD_SCAN_HIGH_OR_EQUAL, 0x1f, "SCAN HIGH OR EQUAL", 8, fdctrl_start_transfer, FD_DIR_SCANH },
1867 { FD_CMD_WRITE_DELETED, 0x3f, "WRITE DELETED DATA", 8, fdctrl_start_transfer_del, FD_DIR_WRITE },
1868 { FD_CMD_READ_ID, 0xbf, "READ ID", 1, fdctrl_handle_readid },
1869 { FD_CMD_SPECIFY, 0xff, "SPECIFY", 2, fdctrl_handle_specify },
1870 { FD_CMD_SENSE_DRIVE_STATUS, 0xff, "SENSE DRIVE STATUS", 1, fdctrl_handle_sense_drive_status },
1871 { FD_CMD_PERPENDICULAR_MODE, 0xff, "PERPENDICULAR MODE", 1, fdctrl_handle_perpendicular_mode },
1872 { FD_CMD_CONFIGURE, 0xff, "CONFIGURE", 3, fdctrl_handle_configure },
1873 { FD_CMD_POWERDOWN_MODE, 0xff, "POWERDOWN MODE", 2, fdctrl_handle_powerdown_mode },
1874 { FD_CMD_OPTION, 0xff, "OPTION", 1, fdctrl_handle_option },
1875 { FD_CMD_DRIVE_SPECIFICATION_COMMAND, 0xff, "DRIVE SPECIFICATION COMMAND", 5, fdctrl_handle_drive_specification_command },
1876 { FD_CMD_RELATIVE_SEEK_OUT, 0xff, "RELATIVE SEEK OUT", 2, fdctrl_handle_relative_seek_out },
1877 { FD_CMD_FORMAT_AND_WRITE, 0xff, "FORMAT AND WRITE", 10, fdctrl_unimplemented },
1878 { FD_CMD_RELATIVE_SEEK_IN, 0xff, "RELATIVE SEEK IN", 2, fdctrl_handle_relative_seek_in },
1879 { FD_CMD_LOCK, 0x7f, "LOCK", 0, fdctrl_handle_lock },
1880 { FD_CMD_DUMPREG, 0xff, "DUMPREG", 0, fdctrl_handle_dumpreg },
1881 { FD_CMD_VERSION, 0xff, "VERSION", 0, fdctrl_handle_version },
1882 { FD_CMD_PART_ID, 0xff, "PART ID", 0, fdctrl_handle_partid },
1883 { FD_CMD_WRITE, 0x1f, "WRITE (BeOS)", 8, fdctrl_start_transfer, FD_DIR_WRITE }, /* not in specification ; BeOS 4.5 bug */
1884 { 0, 0, "unknown", 0, fdctrl_unimplemented }, /* default handler */
1885};
1886/* Associate command to an index in the 'handlers' array */
1887static uint8_t command_to_handler[256];
1888
Blue Swirl5c02c032010-02-07 09:01:18 +00001889static void fdctrl_write_data(FDCtrl *fdctrl, uint32_t value)
bellardbaca51f2004-03-19 23:05:34 +00001890{
Blue Swirl5c02c032010-02-07 09:01:18 +00001891 FDrive *cur_drv;
blueswir165cef782008-04-08 17:18:53 +00001892 int pos;
bellardbaca51f2004-03-19 23:05:34 +00001893
bellard8977f3c2004-01-05 00:09:06 +00001894 /* Reset mode */
blueswir11c346df2008-04-29 16:15:53 +00001895 if (!(fdctrl->dor & FD_DOR_nRESET)) {
bellard4b19ec02004-10-09 16:44:33 +00001896 FLOPPY_DPRINTF("Floppy controller in RESET state !\n");
bellard8977f3c2004-01-05 00:09:06 +00001897 return;
1898 }
blueswir1b9b3d222008-04-29 16:16:30 +00001899 if (!(fdctrl->msr & FD_MSR_RQM) || (fdctrl->msr & FD_MSR_DIO)) {
Blue Swirlcced7a12012-06-03 17:16:14 +00001900 FLOPPY_DPRINTF("error: controller not ready for writing\n");
bellard8977f3c2004-01-05 00:09:06 +00001901 return;
1902 }
blueswir1b9b3d222008-04-29 16:16:30 +00001903 fdctrl->dsr &= ~FD_DSR_PWRDOWN;
bellard8977f3c2004-01-05 00:09:06 +00001904 /* Is it write command time ? */
blueswir1368df942008-04-29 16:15:12 +00001905 if (fdctrl->msr & FD_MSR_NONDMA) {
bellard8977f3c2004-01-05 00:09:06 +00001906 /* FIFO data write */
blueswir1b3bc1542008-05-01 19:03:31 +00001907 pos = fdctrl->data_pos++;
1908 pos %= FD_SECTOR_LEN;
1909 fdctrl->fifo[pos] = value;
1910 if (pos == FD_SECTOR_LEN - 1 ||
bellardbaca51f2004-03-19 23:05:34 +00001911 fdctrl->data_pos == fdctrl->data_len) {
blueswir177370522008-04-29 16:17:08 +00001912 cur_drv = get_cur_drv(fdctrl);
1913 if (bdrv_write(cur_drv->bs, fd_sector(cur_drv), fdctrl->fifo, 1) < 0) {
Blue Swirlcced7a12012-06-03 17:16:14 +00001914 FLOPPY_DPRINTF("error writing sector %d\n",
1915 fd_sector(cur_drv));
blueswir177370522008-04-29 16:17:08 +00001916 return;
1917 }
blueswir1746d6de2008-04-29 16:13:36 +00001918 if (!fdctrl_seek_to_next_sect(fdctrl, cur_drv)) {
1919 FLOPPY_DPRINTF("error seeking to next sector %d\n",
1920 fd_sector(cur_drv));
1921 return;
1922 }
bellard8977f3c2004-01-05 00:09:06 +00001923 }
bellard890fa6b2004-10-07 23:10:29 +00001924 /* Switch from transfer mode to status mode
bellard8977f3c2004-01-05 00:09:06 +00001925 * then from status mode to command mode
1926 */
blueswir1b9b3d222008-04-29 16:16:30 +00001927 if (fdctrl->data_pos == fdctrl->data_len)
Hervé Poussineauc5139bd2012-09-20 22:50:17 +02001928 fdctrl_stop_transfer(fdctrl, 0x00, 0x00, 0x00);
bellard8977f3c2004-01-05 00:09:06 +00001929 return;
1930 }
bellardbaca51f2004-03-19 23:05:34 +00001931 if (fdctrl->data_pos == 0) {
bellard8977f3c2004-01-05 00:09:06 +00001932 /* Command */
blueswir1678803a2008-04-29 16:12:30 +00001933 pos = command_to_handler[value & 0xff];
1934 FLOPPY_DPRINTF("%s command\n", handlers[pos].name);
1935 fdctrl->data_len = handlers[pos].parameters + 1;
Hervé Poussineau1457a752012-02-06 22:29:03 +01001936 fdctrl->msr |= FD_MSR_CMDBUSY;
bellard8977f3c2004-01-05 00:09:06 +00001937 }
blueswir1678803a2008-04-29 16:12:30 +00001938
bellardbaca51f2004-03-19 23:05:34 +00001939 FLOPPY_DPRINTF("%s: %02x\n", __func__, value);
blueswir177370522008-04-29 16:17:08 +00001940 fdctrl->fifo[fdctrl->data_pos++] = value;
1941 if (fdctrl->data_pos == fdctrl->data_len) {
bellard8977f3c2004-01-05 00:09:06 +00001942 /* We now have all parameters
1943 * and will be able to treat the command
1944 */
j_mayer4f431962007-11-05 03:11:37 +00001945 if (fdctrl->data_state & FD_STATE_FORMAT) {
1946 fdctrl_format_sector(fdctrl);
bellard8977f3c2004-01-05 00:09:06 +00001947 return;
1948 }
blueswir165cef782008-04-08 17:18:53 +00001949
blueswir1678803a2008-04-29 16:12:30 +00001950 pos = command_to_handler[fdctrl->fifo[0] & 0xff];
1951 FLOPPY_DPRINTF("treat %s command\n", handlers[pos].name);
1952 (*handlers[pos].handler)(fdctrl, handlers[pos].direction);
bellard8977f3c2004-01-05 00:09:06 +00001953 }
1954}
bellarded5fd2c2004-05-08 13:14:18 +00001955
1956static void fdctrl_result_timer(void *opaque)
1957{
Blue Swirl5c02c032010-02-07 09:01:18 +00001958 FDCtrl *fdctrl = opaque;
1959 FDrive *cur_drv = get_cur_drv(fdctrl);
j_mayer4f431962007-11-05 03:11:37 +00001960
thsb7ffa3b2007-09-13 12:40:37 +00001961 /* Pretend we are spinning.
1962 * This is needed for Coherent, which uses READ ID to check for
1963 * sector interleaving.
1964 */
1965 if (cur_drv->last_sect != 0) {
1966 cur_drv->sect = (cur_drv->sect % cur_drv->last_sect) + 1;
1967 }
Hervé Poussineau844f65d2012-02-06 22:29:10 +01001968 /* READ_ID can't automatically succeed! */
1969 if (fdctrl->check_media_rate &&
1970 (fdctrl->dsr & FD_DSR_DRATEMASK) != cur_drv->media_rate) {
1971 FLOPPY_DPRINTF("read id rate mismatch (fdc=%d, media=%d)\n",
1972 fdctrl->dsr & FD_DSR_DRATEMASK, cur_drv->media_rate);
1973 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, FD_SR1_MA, 0x00);
1974 } else {
1975 fdctrl_stop_transfer(fdctrl, 0x00, 0x00, 0x00);
1976 }
bellarded5fd2c2004-05-08 13:14:18 +00001977}
blueswir1678803a2008-04-29 16:12:30 +00001978
Markus Armbruster7d4b4ba2011-09-06 18:58:59 +02001979static void fdctrl_change_cb(void *opaque, bool load)
Markus Armbruster8e49ca42011-08-03 15:08:08 +02001980{
1981 FDrive *drive = opaque;
1982
1983 drive->media_changed = 1;
Hervé Poussineau21fcf362012-05-05 19:43:28 +02001984 fd_revalidate(drive);
Markus Armbruster8e49ca42011-08-03 15:08:08 +02001985}
1986
1987static const BlockDevOps fdctrl_block_ops = {
1988 .change_media_cb = fdctrl_change_cb,
1989};
1990
blueswir1678803a2008-04-29 16:12:30 +00001991/* Init functions */
Markus Armbrusterb47b3522010-05-27 20:06:12 +02001992static int fdctrl_connect_drives(FDCtrl *fdctrl)
blueswir1678803a2008-04-29 16:12:30 +00001993{
Blue Swirl12a71a02009-07-20 06:56:23 +00001994 unsigned int i;
Markus Armbruster7d0d6952010-06-25 13:42:14 +02001995 FDrive *drive;
blueswir1678803a2008-04-29 16:12:30 +00001996
blueswir1678803a2008-04-29 16:12:30 +00001997 for (i = 0; i < MAX_FD; i++) {
Markus Armbruster7d0d6952010-06-25 13:42:14 +02001998 drive = &fdctrl->drives[i];
Hervé Poussineau844f65d2012-02-06 22:29:10 +01001999 drive->fdctrl = fdctrl;
Markus Armbruster7d0d6952010-06-25 13:42:14 +02002000
Markus Armbrusterb47b3522010-05-27 20:06:12 +02002001 if (drive->bs) {
Paolo Bonzini92aa5c62012-09-28 17:22:55 +02002002 if (bdrv_get_on_error(drive->bs, 0) != BLOCKDEV_ON_ERROR_ENOSPC) {
Markus Armbrusterb47b3522010-05-27 20:06:12 +02002003 error_report("fdc doesn't support drive option werror");
2004 return -1;
2005 }
Paolo Bonzini92aa5c62012-09-28 17:22:55 +02002006 if (bdrv_get_on_error(drive->bs, 1) != BLOCKDEV_ON_ERROR_REPORT) {
Markus Armbrusterb47b3522010-05-27 20:06:12 +02002007 error_report("fdc doesn't support drive option rerror");
2008 return -1;
2009 }
2010 }
2011
Markus Armbruster7d0d6952010-06-25 13:42:14 +02002012 fd_init(drive);
Pavel Hrdinacfb08fb2012-05-24 11:02:29 +02002013 fdctrl_change_cb(drive, 0);
Markus Armbruster7d0d6952010-06-25 13:42:14 +02002014 if (drive->bs) {
Markus Armbruster8e49ca42011-08-03 15:08:08 +02002015 bdrv_set_dev_ops(drive->bs, &fdctrl_block_ops, drive);
Markus Armbruster7d0d6952010-06-25 13:42:14 +02002016 }
blueswir1678803a2008-04-29 16:12:30 +00002017 }
Markus Armbrusterb47b3522010-05-27 20:06:12 +02002018 return 0;
blueswir1678803a2008-04-29 16:12:30 +00002019}
2020
Markus Armbrusterdfc65f12012-05-11 17:22:19 +02002021ISADevice *fdctrl_init_isa(ISABus *bus, DriveInfo **fds)
2022{
2023 ISADevice *dev;
2024
2025 dev = isa_try_create(bus, "isa-fdc");
2026 if (!dev) {
2027 return NULL;
2028 }
2029
2030 if (fds[0]) {
2031 qdev_prop_set_drive_nofail(&dev->qdev, "driveA", fds[0]->bdrv);
2032 }
2033 if (fds[1]) {
2034 qdev_prop_set_drive_nofail(&dev->qdev, "driveB", fds[1]->bdrv);
2035 }
2036 qdev_init_nofail(&dev->qdev);
2037
2038 return dev;
2039}
2040
Blue Swirl63ffb562011-02-05 16:32:23 +00002041void fdctrl_init_sysbus(qemu_irq irq, int dma_chann,
Avi Kivitya8170e52012-10-23 12:30:10 +02002042 hwaddr mmio_base, DriveInfo **fds)
Gerd Hoffmann2091ba22009-08-14 11:36:14 +02002043{
Blue Swirl5c02c032010-02-07 09:01:18 +00002044 FDCtrl *fdctrl;
Gerd Hoffmann2091ba22009-08-14 11:36:14 +02002045 DeviceState *dev;
Blue Swirl5c02c032010-02-07 09:01:18 +00002046 FDCtrlSysBus *sys;
Gerd Hoffmann2091ba22009-08-14 11:36:14 +02002047
2048 dev = qdev_create(NULL, "sysbus-fdc");
Blue Swirl5c02c032010-02-07 09:01:18 +00002049 sys = DO_UPCAST(FDCtrlSysBus, busdev.qdev, dev);
Gerd Hoffmann99244fa2009-09-22 13:53:19 +02002050 fdctrl = &sys->state;
2051 fdctrl->dma_chann = dma_chann; /* FIXME */
Gerd Hoffmann995bf0c2010-03-10 17:30:29 +01002052 if (fds[0]) {
Markus Armbruster18846de2010-06-29 16:58:30 +02002053 qdev_prop_set_drive_nofail(dev, "driveA", fds[0]->bdrv);
Gerd Hoffmann995bf0c2010-03-10 17:30:29 +01002054 }
2055 if (fds[1]) {
Markus Armbruster18846de2010-06-29 16:58:30 +02002056 qdev_prop_set_drive_nofail(dev, "driveB", fds[1]->bdrv);
Gerd Hoffmann995bf0c2010-03-10 17:30:29 +01002057 }
Markus Armbrustere23a1b32009-10-07 01:15:58 +02002058 qdev_init_nofail(dev);
Gerd Hoffmann2091ba22009-08-14 11:36:14 +02002059 sysbus_connect_irq(&sys->busdev, 0, irq);
2060 sysbus_mmio_map(&sys->busdev, 0, mmio_base);
Gerd Hoffmann2091ba22009-08-14 11:36:14 +02002061}
2062
Avi Kivitya8170e52012-10-23 12:30:10 +02002063void sun4m_fdctrl_init(qemu_irq irq, hwaddr io_base,
Blue Swirl63ffb562011-02-05 16:32:23 +00002064 DriveInfo **fds, qemu_irq *fdc_tc)
blueswir1678803a2008-04-29 16:12:30 +00002065{
Blue Swirlf64ab222009-07-15 14:41:54 +00002066 DeviceState *dev;
Blue Swirl5c02c032010-02-07 09:01:18 +00002067 FDCtrlSysBus *sys;
blueswir1678803a2008-04-29 16:12:30 +00002068
Blue Swirl12a71a02009-07-20 06:56:23 +00002069 dev = qdev_create(NULL, "SUNW,fdtwo");
Gerd Hoffmann995bf0c2010-03-10 17:30:29 +01002070 if (fds[0]) {
Markus Armbruster18846de2010-06-29 16:58:30 +02002071 qdev_prop_set_drive_nofail(dev, "drive", fds[0]->bdrv);
Gerd Hoffmann995bf0c2010-03-10 17:30:29 +01002072 }
Markus Armbrustere23a1b32009-10-07 01:15:58 +02002073 qdev_init_nofail(dev);
Blue Swirl5c02c032010-02-07 09:01:18 +00002074 sys = DO_UPCAST(FDCtrlSysBus, busdev.qdev, dev);
Gerd Hoffmann8baf73a2009-07-31 12:30:18 +02002075 sysbus_connect_irq(&sys->busdev, 0, irq);
2076 sysbus_mmio_map(&sys->busdev, 0, io_base);
Blue Swirlf64ab222009-07-15 14:41:54 +00002077 *fdc_tc = qdev_get_gpio_in(dev, 0);
blueswir1678803a2008-04-29 16:12:30 +00002078}
Blue Swirlf64ab222009-07-15 14:41:54 +00002079
Jan Kiszkaa64405d2010-05-15 13:32:42 +02002080static int fdctrl_init_common(FDCtrl *fdctrl)
Blue Swirlf64ab222009-07-15 14:41:54 +00002081{
Blue Swirl12a71a02009-07-20 06:56:23 +00002082 int i, j;
2083 static int command_tables_inited = 0;
Blue Swirlf64ab222009-07-15 14:41:54 +00002084
Blue Swirl12a71a02009-07-20 06:56:23 +00002085 /* Fill 'command_to_handler' lookup table */
2086 if (!command_tables_inited) {
2087 command_tables_inited = 1;
2088 for (i = ARRAY_SIZE(handlers) - 1; i >= 0; i--) {
2089 for (j = 0; j < sizeof(command_to_handler); j++) {
2090 if ((j & handlers[i].mask) == handlers[i].value) {
2091 command_to_handler[j] = i;
2092 }
2093 }
2094 }
2095 }
2096
2097 FLOPPY_DPRINTF("init controller\n");
2098 fdctrl->fifo = qemu_memalign(512, FD_SECTOR_LEN);
Juan Quintelad7a6c272009-09-10 03:04:37 +02002099 fdctrl->fifo_size = 512;
Paolo Bonzini74475452011-03-11 16:47:48 +01002100 fdctrl->result_timer = qemu_new_timer_ns(vm_clock,
Blue Swirl12a71a02009-07-20 06:56:23 +00002101 fdctrl_result_timer, fdctrl);
2102
2103 fdctrl->version = 0x90; /* Intel 82078 controller */
2104 fdctrl->config = FD_CONFIG_EIS | FD_CONFIG_EFIFO; /* Implicit seek, polling & FIFO enabled */
Juan Quintelad7a6c272009-09-10 03:04:37 +02002105 fdctrl->num_floppies = MAX_FD;
Blue Swirl12a71a02009-07-20 06:56:23 +00002106
Gerd Hoffmann99244fa2009-09-22 13:53:19 +02002107 if (fdctrl->dma_chann != -1)
2108 DMA_register_channel(fdctrl->dma_chann, &fdctrl_transfer_handler, fdctrl);
Markus Armbrusterb47b3522010-05-27 20:06:12 +02002109 return fdctrl_connect_drives(fdctrl);
Blue Swirlf64ab222009-07-15 14:41:54 +00002110}
2111
Richard Henderson212ec7b2011-08-15 15:08:45 -07002112static const MemoryRegionPortio fdc_portio_list[] = {
Richard Henderson2f290a82011-08-10 15:28:20 -07002113 { 1, 5, 1, .read = fdctrl_read, .write = fdctrl_write },
Richard Henderson212ec7b2011-08-15 15:08:45 -07002114 { 7, 1, 1, .read = fdctrl_read, .write = fdctrl_write },
2115 PORTIO_END_OF_LIST(),
Richard Henderson2f290a82011-08-10 15:28:20 -07002116};
2117
Gerd Hoffmann81a322d2009-08-14 10:36:05 +02002118static int isabus_fdc_init1(ISADevice *dev)
Blue Swirl12a71a02009-07-20 06:56:23 +00002119{
Blue Swirl5c02c032010-02-07 09:01:18 +00002120 FDCtrlISABus *isa = DO_UPCAST(FDCtrlISABus, busdev, dev);
2121 FDCtrl *fdctrl = &isa->state;
Blue Swirl2be37832009-10-24 16:56:20 +00002122 int ret;
Gerd Hoffmann8baf73a2009-07-31 12:30:18 +02002123
Hervé Poussineauc9ae7032012-03-17 15:39:44 +01002124 isa_register_portio_list(dev, isa->iobase, fdc_portio_list, fdctrl, "fdc");
Gleb Natapovdee41d52010-12-08 13:34:56 +02002125
Hervé Poussineauc9ae7032012-03-17 15:39:44 +01002126 isa_init_irq(&isa->busdev, &fdctrl->irq, isa->irq);
2127 fdctrl->dma_chann = isa->dma;
Gerd Hoffmann8baf73a2009-07-31 12:30:18 +02002128
Hervé Poussineauc9ae7032012-03-17 15:39:44 +01002129 qdev_set_legacy_instance_id(&dev->qdev, isa->iobase, 2);
Jan Kiszkaa64405d2010-05-15 13:32:42 +02002130 ret = fdctrl_init_common(fdctrl);
Blue Swirl2be37832009-10-24 16:56:20 +00002131
Gleb Natapov1ca4d092010-12-08 13:35:05 +02002132 add_boot_device_path(isa->bootindexA, &dev->qdev, "/floppy@0");
2133 add_boot_device_path(isa->bootindexB, &dev->qdev, "/floppy@1");
2134
Blue Swirl2be37832009-10-24 16:56:20 +00002135 return ret;
Gerd Hoffmann8baf73a2009-07-31 12:30:18 +02002136}
2137
Gerd Hoffmann81a322d2009-08-14 10:36:05 +02002138static int sysbus_fdc_init1(SysBusDevice *dev)
Gerd Hoffmann8baf73a2009-07-31 12:30:18 +02002139{
Blue Swirl5c02c032010-02-07 09:01:18 +00002140 FDCtrlSysBus *sys = DO_UPCAST(FDCtrlSysBus, busdev, dev);
2141 FDCtrl *fdctrl = &sys->state;
Blue Swirl2be37832009-10-24 16:56:20 +00002142 int ret;
Blue Swirl12a71a02009-07-20 06:56:23 +00002143
Avi Kivitydc6c1b32011-10-11 15:52:48 +02002144 memory_region_init_io(&fdctrl->iomem, &fdctrl_mem_ops, fdctrl, "fdc", 0x08);
Avi Kivity750ecd42011-11-27 11:38:10 +02002145 sysbus_init_mmio(dev, &fdctrl->iomem);
Gerd Hoffmann8baf73a2009-07-31 12:30:18 +02002146 sysbus_init_irq(dev, &fdctrl->irq);
2147 qdev_init_gpio_in(&dev->qdev, fdctrl_handle_tc, 1);
Gerd Hoffmann99244fa2009-09-22 13:53:19 +02002148 fdctrl->dma_chann = -1;
Gerd Hoffmann8baf73a2009-07-31 12:30:18 +02002149
Avi Kivitydc6c1b32011-10-11 15:52:48 +02002150 qdev_set_legacy_instance_id(&dev->qdev, 0 /* io */, 2); /* FIXME */
Jan Kiszkaa64405d2010-05-15 13:32:42 +02002151 ret = fdctrl_init_common(fdctrl);
Blue Swirl2be37832009-10-24 16:56:20 +00002152
2153 return ret;
Blue Swirl12a71a02009-07-20 06:56:23 +00002154}
2155
Gerd Hoffmann81a322d2009-08-14 10:36:05 +02002156static int sun4m_fdc_init1(SysBusDevice *dev)
Blue Swirl12a71a02009-07-20 06:56:23 +00002157{
Blue Swirl5c02c032010-02-07 09:01:18 +00002158 FDCtrl *fdctrl = &(FROM_SYSBUS(FDCtrlSysBus, dev)->state);
Blue Swirl12a71a02009-07-20 06:56:23 +00002159
Avi Kivitydc6c1b32011-10-11 15:52:48 +02002160 memory_region_init_io(&fdctrl->iomem, &fdctrl_mem_strict_ops, fdctrl,
2161 "fdctrl", 0x08);
Avi Kivity750ecd42011-11-27 11:38:10 +02002162 sysbus_init_mmio(dev, &fdctrl->iomem);
Gerd Hoffmann8baf73a2009-07-31 12:30:18 +02002163 sysbus_init_irq(dev, &fdctrl->irq);
2164 qdev_init_gpio_in(&dev->qdev, fdctrl_handle_tc, 1);
2165
2166 fdctrl->sun4m = 1;
Avi Kivitydc6c1b32011-10-11 15:52:48 +02002167 qdev_set_legacy_instance_id(&dev->qdev, 0 /* io */, 2); /* FIXME */
Jan Kiszkaa64405d2010-05-15 13:32:42 +02002168 return fdctrl_init_common(fdctrl);
Blue Swirl12a71a02009-07-20 06:56:23 +00002169}
Blue Swirlf64ab222009-07-15 14:41:54 +00002170
Markus Armbruster61a8d642012-07-10 11:12:27 +02002171FDriveType isa_fdc_get_drive_type(ISADevice *fdc, int i)
Kevin Wolf34d42602011-10-20 16:37:26 +02002172{
Markus Armbruster61a8d642012-07-10 11:12:27 +02002173 FDCtrlISABus *isa = DO_UPCAST(FDCtrlISABus, busdev, fdc);
Kevin Wolf34d42602011-10-20 16:37:26 +02002174
Markus Armbruster61a8d642012-07-10 11:12:27 +02002175 return isa->state.drives[i].drive;
Kevin Wolf34d42602011-10-20 16:37:26 +02002176}
2177
Jan Kiszkaa64405d2010-05-15 13:32:42 +02002178static const VMStateDescription vmstate_isa_fdc ={
2179 .name = "fdc",
2180 .version_id = 2,
2181 .minimum_version_id = 2,
2182 .fields = (VMStateField []) {
2183 VMSTATE_STRUCT(state, FDCtrlISABus, 0, vmstate_fdc, FDCtrl),
2184 VMSTATE_END_OF_LIST()
2185 }
2186};
2187
Anthony Liguori39bffca2011-12-07 21:34:16 -06002188static Property isa_fdc_properties[] = {
Hervé Poussineauc9ae7032012-03-17 15:39:44 +01002189 DEFINE_PROP_HEX32("iobase", FDCtrlISABus, iobase, 0x3f0),
2190 DEFINE_PROP_UINT32("irq", FDCtrlISABus, irq, 6),
2191 DEFINE_PROP_UINT32("dma", FDCtrlISABus, dma, 2),
Anthony Liguori39bffca2011-12-07 21:34:16 -06002192 DEFINE_PROP_DRIVE("driveA", FDCtrlISABus, state.drives[0].bs),
2193 DEFINE_PROP_DRIVE("driveB", FDCtrlISABus, state.drives[1].bs),
2194 DEFINE_PROP_INT32("bootindexA", FDCtrlISABus, bootindexA, -1),
2195 DEFINE_PROP_INT32("bootindexB", FDCtrlISABus, bootindexB, -1),
Hervé Poussineau09c6d582012-02-06 22:29:09 +01002196 DEFINE_PROP_BIT("check_media_rate", FDCtrlISABus, state.check_media_rate,
2197 0, true),
Anthony Liguori39bffca2011-12-07 21:34:16 -06002198 DEFINE_PROP_END_OF_LIST(),
2199};
2200
Anthony Liguori8f04ee02011-12-04 11:52:49 -06002201static void isabus_fdc_class_init1(ObjectClass *klass, void *data)
2202{
Anthony Liguori39bffca2011-12-07 21:34:16 -06002203 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori8f04ee02011-12-04 11:52:49 -06002204 ISADeviceClass *ic = ISA_DEVICE_CLASS(klass);
2205 ic->init = isabus_fdc_init1;
Anthony Liguori39bffca2011-12-07 21:34:16 -06002206 dc->fw_name = "fdc";
2207 dc->no_user = 1;
2208 dc->reset = fdctrl_external_reset_isa;
2209 dc->vmsd = &vmstate_isa_fdc;
2210 dc->props = isa_fdc_properties;
Anthony Liguori8f04ee02011-12-04 11:52:49 -06002211}
2212
Anthony Liguori39bffca2011-12-07 21:34:16 -06002213static TypeInfo isa_fdc_info = {
2214 .name = "isa-fdc",
2215 .parent = TYPE_ISA_DEVICE,
2216 .instance_size = sizeof(FDCtrlISABus),
2217 .class_init = isabus_fdc_class_init1,
Gerd Hoffmann8baf73a2009-07-31 12:30:18 +02002218};
2219
Jan Kiszkaa64405d2010-05-15 13:32:42 +02002220static const VMStateDescription vmstate_sysbus_fdc ={
2221 .name = "fdc",
2222 .version_id = 2,
2223 .minimum_version_id = 2,
2224 .fields = (VMStateField []) {
2225 VMSTATE_STRUCT(state, FDCtrlSysBus, 0, vmstate_fdc, FDCtrl),
2226 VMSTATE_END_OF_LIST()
2227 }
2228};
2229
Anthony Liguori999e12b2012-01-24 13:12:29 -06002230static Property sysbus_fdc_properties[] = {
2231 DEFINE_PROP_DRIVE("driveA", FDCtrlSysBus, state.drives[0].bs),
2232 DEFINE_PROP_DRIVE("driveB", FDCtrlSysBus, state.drives[1].bs),
2233 DEFINE_PROP_END_OF_LIST(),
Blue Swirl12a71a02009-07-20 06:56:23 +00002234};
2235
Anthony Liguori999e12b2012-01-24 13:12:29 -06002236static void sysbus_fdc_class_init(ObjectClass *klass, void *data)
2237{
Anthony Liguori39bffca2011-12-07 21:34:16 -06002238 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori999e12b2012-01-24 13:12:29 -06002239 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
2240
2241 k->init = sysbus_fdc_init1;
Anthony Liguori39bffca2011-12-07 21:34:16 -06002242 dc->reset = fdctrl_external_reset_sysbus;
2243 dc->vmsd = &vmstate_sysbus_fdc;
2244 dc->props = sysbus_fdc_properties;
Anthony Liguori999e12b2012-01-24 13:12:29 -06002245}
2246
Anthony Liguori39bffca2011-12-07 21:34:16 -06002247static TypeInfo sysbus_fdc_info = {
2248 .name = "sysbus-fdc",
2249 .parent = TYPE_SYS_BUS_DEVICE,
2250 .instance_size = sizeof(FDCtrlSysBus),
2251 .class_init = sysbus_fdc_class_init,
Anthony Liguori999e12b2012-01-24 13:12:29 -06002252};
2253
2254static Property sun4m_fdc_properties[] = {
2255 DEFINE_PROP_DRIVE("drive", FDCtrlSysBus, state.drives[0].bs),
2256 DEFINE_PROP_END_OF_LIST(),
2257};
2258
2259static void sun4m_fdc_class_init(ObjectClass *klass, void *data)
2260{
Anthony Liguori39bffca2011-12-07 21:34:16 -06002261 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori999e12b2012-01-24 13:12:29 -06002262 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
2263
2264 k->init = sun4m_fdc_init1;
Anthony Liguori39bffca2011-12-07 21:34:16 -06002265 dc->reset = fdctrl_external_reset_sysbus;
2266 dc->vmsd = &vmstate_sysbus_fdc;
2267 dc->props = sun4m_fdc_properties;
Anthony Liguori999e12b2012-01-24 13:12:29 -06002268}
2269
Anthony Liguori39bffca2011-12-07 21:34:16 -06002270static TypeInfo sun4m_fdc_info = {
2271 .name = "SUNW,fdtwo",
2272 .parent = TYPE_SYS_BUS_DEVICE,
2273 .instance_size = sizeof(FDCtrlSysBus),
2274 .class_init = sun4m_fdc_class_init,
Blue Swirlf64ab222009-07-15 14:41:54 +00002275};
2276
Andreas Färber83f7d432012-02-09 15:20:55 +01002277static void fdc_register_types(void)
Blue Swirlf64ab222009-07-15 14:41:54 +00002278{
Anthony Liguori39bffca2011-12-07 21:34:16 -06002279 type_register_static(&isa_fdc_info);
2280 type_register_static(&sysbus_fdc_info);
2281 type_register_static(&sun4m_fdc_info);
Blue Swirlf64ab222009-07-15 14:41:54 +00002282}
2283
Andreas Färber83f7d432012-02-09 15:20:55 +01002284type_init(fdc_register_types)