bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1 | /* |
bellard | 890fa6b | 2004-10-07 23:10:29 +0000 | [diff] [blame] | 2 | * QEMU Floppy disk emulator (Intel 82078) |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 3 | * |
blueswir1 | 3ccacc4 | 2007-04-14 13:01:31 +0000 | [diff] [blame] | 4 | * Copyright (c) 2003, 2007 Jocelyn Mayer |
Stefan Weil | bcc4e41 | 2011-12-02 10:30:41 +0100 | [diff] [blame] | 5 | * Copyright (c) 2008 Hervé Poussineau |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 6 | * |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 7 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
| 8 | * of this software and associated documentation files (the "Software"), to deal |
| 9 | * in the Software without restriction, including without limitation the rights |
| 10 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell |
| 11 | * copies of the Software, and to permit persons to whom the Software is |
| 12 | * furnished to do so, subject to the following conditions: |
| 13 | * |
| 14 | * The above copyright notice and this permission notice shall be included in |
| 15 | * all copies or substantial portions of the Software. |
| 16 | * |
| 17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 18 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 19 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 20 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 21 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, |
| 22 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN |
| 23 | * THE SOFTWARE. |
| 24 | */ |
bellard | e80cfcf | 2004-12-19 23:18:01 +0000 | [diff] [blame] | 25 | /* |
| 26 | * The controller is used in Sun4m systems in a slightly different |
| 27 | * way. There are changes in DOR register and DMA is not available. |
| 28 | */ |
Blue Swirl | f64ab22 | 2009-07-15 14:41:54 +0000 | [diff] [blame] | 29 | |
pbrook | 87ecb68 | 2007-11-17 17:14:51 +0000 | [diff] [blame] | 30 | #include "hw.h" |
| 31 | #include "fdc.h" |
Markus Armbruster | b47b352 | 2010-05-27 20:06:12 +0200 | [diff] [blame] | 32 | #include "qemu-error.h" |
pbrook | 87ecb68 | 2007-11-17 17:14:51 +0000 | [diff] [blame] | 33 | #include "qemu-timer.h" |
| 34 | #include "isa.h" |
Blue Swirl | f64ab22 | 2009-07-15 14:41:54 +0000 | [diff] [blame] | 35 | #include "sysbus.h" |
Blue Swirl | e813376 | 2009-07-17 11:01:48 +0000 | [diff] [blame] | 36 | #include "qdev-addr.h" |
Blue Swirl | 2446333 | 2010-08-24 15:22:24 +0000 | [diff] [blame] | 37 | #include "blockdev.h" |
Gleb Natapov | 1ca4d09 | 2010-12-08 13:35:05 +0200 | [diff] [blame] | 38 | #include "sysemu.h" |
Blue Swirl | cced7a1 | 2012-06-03 17:16:14 +0000 | [diff] [blame] | 39 | #include "qemu-log.h" |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 40 | |
| 41 | /********************************************************/ |
| 42 | /* debug Floppy devices */ |
| 43 | //#define DEBUG_FLOPPY |
| 44 | |
| 45 | #ifdef DEBUG_FLOPPY |
Blue Swirl | 001faf3 | 2009-05-13 17:53:17 +0000 | [diff] [blame] | 46 | #define FLOPPY_DPRINTF(fmt, ...) \ |
| 47 | do { printf("FLOPPY: " fmt , ## __VA_ARGS__); } while (0) |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 48 | #else |
Blue Swirl | 001faf3 | 2009-05-13 17:53:17 +0000 | [diff] [blame] | 49 | #define FLOPPY_DPRINTF(fmt, ...) |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 50 | #endif |
| 51 | |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 52 | /********************************************************/ |
| 53 | /* Floppy drive emulation */ |
| 54 | |
Markus Armbruster | 61a8d64 | 2012-07-10 11:12:27 +0200 | [diff] [blame] | 55 | typedef enum FDriveRate { |
| 56 | FDRIVE_RATE_500K = 0x00, /* 500 Kbps */ |
| 57 | FDRIVE_RATE_300K = 0x01, /* 300 Kbps */ |
| 58 | FDRIVE_RATE_250K = 0x02, /* 250 Kbps */ |
| 59 | FDRIVE_RATE_1M = 0x03, /* 1 Mbps */ |
| 60 | } FDriveRate; |
| 61 | |
| 62 | typedef struct FDFormat { |
| 63 | FDriveType drive; |
| 64 | uint8_t last_sect; |
| 65 | uint8_t max_track; |
| 66 | uint8_t max_head; |
| 67 | FDriveRate rate; |
| 68 | } FDFormat; |
| 69 | |
| 70 | static const FDFormat fd_formats[] = { |
| 71 | /* First entry is default format */ |
| 72 | /* 1.44 MB 3"1/2 floppy disks */ |
| 73 | { FDRIVE_DRV_144, 18, 80, 1, FDRIVE_RATE_500K, }, |
| 74 | { FDRIVE_DRV_144, 20, 80, 1, FDRIVE_RATE_500K, }, |
| 75 | { FDRIVE_DRV_144, 21, 80, 1, FDRIVE_RATE_500K, }, |
| 76 | { FDRIVE_DRV_144, 21, 82, 1, FDRIVE_RATE_500K, }, |
| 77 | { FDRIVE_DRV_144, 21, 83, 1, FDRIVE_RATE_500K, }, |
| 78 | { FDRIVE_DRV_144, 22, 80, 1, FDRIVE_RATE_500K, }, |
| 79 | { FDRIVE_DRV_144, 23, 80, 1, FDRIVE_RATE_500K, }, |
| 80 | { FDRIVE_DRV_144, 24, 80, 1, FDRIVE_RATE_500K, }, |
| 81 | /* 2.88 MB 3"1/2 floppy disks */ |
| 82 | { FDRIVE_DRV_288, 36, 80, 1, FDRIVE_RATE_1M, }, |
| 83 | { FDRIVE_DRV_288, 39, 80, 1, FDRIVE_RATE_1M, }, |
| 84 | { FDRIVE_DRV_288, 40, 80, 1, FDRIVE_RATE_1M, }, |
| 85 | { FDRIVE_DRV_288, 44, 80, 1, FDRIVE_RATE_1M, }, |
| 86 | { FDRIVE_DRV_288, 48, 80, 1, FDRIVE_RATE_1M, }, |
| 87 | /* 720 kB 3"1/2 floppy disks */ |
| 88 | { FDRIVE_DRV_144, 9, 80, 1, FDRIVE_RATE_250K, }, |
| 89 | { FDRIVE_DRV_144, 10, 80, 1, FDRIVE_RATE_250K, }, |
| 90 | { FDRIVE_DRV_144, 10, 82, 1, FDRIVE_RATE_250K, }, |
| 91 | { FDRIVE_DRV_144, 10, 83, 1, FDRIVE_RATE_250K, }, |
| 92 | { FDRIVE_DRV_144, 13, 80, 1, FDRIVE_RATE_250K, }, |
| 93 | { FDRIVE_DRV_144, 14, 80, 1, FDRIVE_RATE_250K, }, |
| 94 | /* 1.2 MB 5"1/4 floppy disks */ |
| 95 | { FDRIVE_DRV_120, 15, 80, 1, FDRIVE_RATE_500K, }, |
| 96 | { FDRIVE_DRV_120, 18, 80, 1, FDRIVE_RATE_500K, }, |
| 97 | { FDRIVE_DRV_120, 18, 82, 1, FDRIVE_RATE_500K, }, |
| 98 | { FDRIVE_DRV_120, 18, 83, 1, FDRIVE_RATE_500K, }, |
| 99 | { FDRIVE_DRV_120, 20, 80, 1, FDRIVE_RATE_500K, }, |
| 100 | /* 720 kB 5"1/4 floppy disks */ |
| 101 | { FDRIVE_DRV_120, 9, 80, 1, FDRIVE_RATE_250K, }, |
| 102 | { FDRIVE_DRV_120, 11, 80, 1, FDRIVE_RATE_250K, }, |
| 103 | /* 360 kB 5"1/4 floppy disks */ |
| 104 | { FDRIVE_DRV_120, 9, 40, 1, FDRIVE_RATE_300K, }, |
| 105 | { FDRIVE_DRV_120, 9, 40, 0, FDRIVE_RATE_300K, }, |
| 106 | { FDRIVE_DRV_120, 10, 41, 1, FDRIVE_RATE_300K, }, |
| 107 | { FDRIVE_DRV_120, 10, 42, 1, FDRIVE_RATE_300K, }, |
| 108 | /* 320 kB 5"1/4 floppy disks */ |
| 109 | { FDRIVE_DRV_120, 8, 40, 1, FDRIVE_RATE_250K, }, |
| 110 | { FDRIVE_DRV_120, 8, 40, 0, FDRIVE_RATE_250K, }, |
| 111 | /* 360 kB must match 5"1/4 better than 3"1/2... */ |
| 112 | { FDRIVE_DRV_144, 9, 80, 0, FDRIVE_RATE_250K, }, |
| 113 | /* end */ |
| 114 | { FDRIVE_DRV_NONE, -1, -1, 0, 0, }, |
| 115 | }; |
| 116 | |
| 117 | static void pick_geometry(BlockDriverState *bs, int *nb_heads, |
| 118 | int *max_track, int *last_sect, |
| 119 | FDriveType drive_in, FDriveType *drive, |
| 120 | FDriveRate *rate) |
| 121 | { |
| 122 | const FDFormat *parse; |
| 123 | uint64_t nb_sectors, size; |
| 124 | int i, first_match, match; |
| 125 | |
| 126 | bdrv_get_geometry(bs, &nb_sectors); |
| 127 | match = -1; |
| 128 | first_match = -1; |
| 129 | for (i = 0; ; i++) { |
| 130 | parse = &fd_formats[i]; |
| 131 | if (parse->drive == FDRIVE_DRV_NONE) { |
| 132 | break; |
| 133 | } |
| 134 | if (drive_in == parse->drive || |
| 135 | drive_in == FDRIVE_DRV_NONE) { |
| 136 | size = (parse->max_head + 1) * parse->max_track * |
| 137 | parse->last_sect; |
| 138 | if (nb_sectors == size) { |
| 139 | match = i; |
| 140 | break; |
| 141 | } |
| 142 | if (first_match == -1) { |
| 143 | first_match = i; |
| 144 | } |
| 145 | } |
| 146 | } |
| 147 | if (match == -1) { |
| 148 | if (first_match == -1) { |
| 149 | match = 1; |
| 150 | } else { |
| 151 | match = first_match; |
| 152 | } |
| 153 | parse = &fd_formats[match]; |
| 154 | } |
| 155 | *nb_heads = parse->max_head + 1; |
| 156 | *max_track = parse->max_track; |
| 157 | *last_sect = parse->last_sect; |
| 158 | *drive = parse->drive; |
| 159 | *rate = parse->rate; |
| 160 | } |
| 161 | |
blueswir1 | cefec4f | 2008-04-29 16:18:58 +0000 | [diff] [blame] | 162 | #define GET_CUR_DRV(fdctrl) ((fdctrl)->cur_drv) |
| 163 | #define SET_CUR_DRV(fdctrl, drive) ((fdctrl)->cur_drv = (drive)) |
| 164 | |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 165 | /* Will always be a fixed parameter for us */ |
blueswir1 | f2d81b3 | 2009-01-24 12:09:52 +0000 | [diff] [blame] | 166 | #define FD_SECTOR_LEN 512 |
| 167 | #define FD_SECTOR_SC 2 /* Sector size code */ |
| 168 | #define FD_RESET_SENSEI_COUNT 4 /* Number of sense interrupts on RESET */ |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 169 | |
Hervé Poussineau | 844f65d | 2012-02-06 22:29:10 +0100 | [diff] [blame] | 170 | typedef struct FDCtrl FDCtrl; |
| 171 | |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 172 | /* Floppy disk drive emulation */ |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 173 | typedef enum FDiskFlags { |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 174 | FDISK_DBL_SIDES = 0x01, |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 175 | } FDiskFlags; |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 176 | |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 177 | typedef struct FDrive { |
Hervé Poussineau | 844f65d | 2012-02-06 22:29:10 +0100 | [diff] [blame] | 178 | FDCtrl *fdctrl; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 179 | BlockDriverState *bs; |
| 180 | /* Drive status */ |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 181 | FDriveType drive; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 182 | uint8_t perpendicular; /* 2.88 MB access mode */ |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 183 | /* Position */ |
| 184 | uint8_t head; |
| 185 | uint8_t track; |
| 186 | uint8_t sect; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 187 | /* Media */ |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 188 | FDiskFlags flags; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 189 | uint8_t last_sect; /* Nb sector per track */ |
| 190 | uint8_t max_track; /* Nb of tracks */ |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 191 | uint16_t bps; /* Bytes per sector */ |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 192 | uint8_t ro; /* Is read-only */ |
Jason Wang | 7d905f7 | 2011-04-06 18:34:31 +0800 | [diff] [blame] | 193 | uint8_t media_changed; /* Is media changed */ |
Hervé Poussineau | 844f65d | 2012-02-06 22:29:10 +0100 | [diff] [blame] | 194 | uint8_t media_rate; /* Data rate of medium */ |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 195 | } FDrive; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 196 | |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 197 | static void fd_init(FDrive *drv) |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 198 | { |
| 199 | /* Drive */ |
bellard | b939777 | 2004-05-12 22:07:40 +0000 | [diff] [blame] | 200 | drv->drive = FDRIVE_DRV_NONE; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 201 | drv->perpendicular = 0; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 202 | /* Disk */ |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 203 | drv->last_sect = 0; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 204 | drv->max_track = 0; |
| 205 | } |
| 206 | |
Hervé Poussineau | 0838827 | 2012-02-06 22:29:02 +0100 | [diff] [blame] | 207 | #define NUM_SIDES(drv) ((drv)->flags & FDISK_DBL_SIDES ? 2 : 1) |
| 208 | |
Blue Swirl | 7859cb9 | 2010-02-07 09:13:51 +0000 | [diff] [blame] | 209 | static int fd_sector_calc(uint8_t head, uint8_t track, uint8_t sect, |
Hervé Poussineau | 0838827 | 2012-02-06 22:29:02 +0100 | [diff] [blame] | 210 | uint8_t last_sect, uint8_t num_sides) |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 211 | { |
Hervé Poussineau | 0838827 | 2012-02-06 22:29:02 +0100 | [diff] [blame] | 212 | return (((track * num_sides) + head) * last_sect) + sect - 1; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 213 | } |
| 214 | |
| 215 | /* Returns current position, in sectors, for given drive */ |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 216 | static int fd_sector(FDrive *drv) |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 217 | { |
Hervé Poussineau | 0838827 | 2012-02-06 22:29:02 +0100 | [diff] [blame] | 218 | return fd_sector_calc(drv->head, drv->track, drv->sect, drv->last_sect, |
| 219 | NUM_SIDES(drv)); |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 220 | } |
| 221 | |
blueswir1 | 7737052 | 2008-04-29 16:17:08 +0000 | [diff] [blame] | 222 | /* Seek to a new position: |
| 223 | * returns 0 if already on right track |
| 224 | * returns 1 if track changed |
| 225 | * returns 2 if track is invalid |
| 226 | * returns 3 if sector is invalid |
| 227 | * returns 4 if seek is disabled |
| 228 | */ |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 229 | static int fd_seek(FDrive *drv, uint8_t head, uint8_t track, uint8_t sect, |
| 230 | int enable_seek) |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 231 | { |
| 232 | uint32_t sector; |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 233 | int ret; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 234 | |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 235 | if (track > drv->max_track || |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 236 | (head != 0 && (drv->flags & FDISK_DBL_SIDES) == 0)) { |
bellard | ed5fd2c | 2004-05-08 13:14:18 +0000 | [diff] [blame] | 237 | FLOPPY_DPRINTF("try to read %d %02x %02x (max=%d %d %02x %02x)\n", |
| 238 | head, track, sect, 1, |
| 239 | (drv->flags & FDISK_DBL_SIDES) == 0 ? 0 : 1, |
| 240 | drv->max_track, drv->last_sect); |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 241 | return 2; |
| 242 | } |
| 243 | if (sect > drv->last_sect) { |
bellard | ed5fd2c | 2004-05-08 13:14:18 +0000 | [diff] [blame] | 244 | FLOPPY_DPRINTF("try to read %d %02x %02x (max=%d %d %02x %02x)\n", |
| 245 | head, track, sect, 1, |
| 246 | (drv->flags & FDISK_DBL_SIDES) == 0 ? 0 : 1, |
| 247 | drv->max_track, drv->last_sect); |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 248 | return 3; |
| 249 | } |
Hervé Poussineau | 0838827 | 2012-02-06 22:29:02 +0100 | [diff] [blame] | 250 | sector = fd_sector_calc(head, track, sect, drv->last_sect, NUM_SIDES(drv)); |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 251 | ret = 0; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 252 | if (sector != fd_sector(drv)) { |
| 253 | #if 0 |
| 254 | if (!enable_seek) { |
Blue Swirl | cced7a1 | 2012-06-03 17:16:14 +0000 | [diff] [blame] | 255 | FLOPPY_DPRINTF("error: no implicit seek %d %02x %02x" |
| 256 | " (max=%d %02x %02x)\n", |
| 257 | head, track, sect, 1, drv->max_track, |
| 258 | drv->last_sect); |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 259 | return 4; |
| 260 | } |
| 261 | #endif |
| 262 | drv->head = head; |
Pavel Hrdina | 6be01b1 | 2012-06-22 12:33:54 +0200 | [diff] [blame] | 263 | if (drv->track != track) { |
| 264 | if (drv->bs != NULL && bdrv_is_inserted(drv->bs)) { |
| 265 | drv->media_changed = 0; |
| 266 | } |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 267 | ret = 1; |
Pavel Hrdina | 6be01b1 | 2012-06-22 12:33:54 +0200 | [diff] [blame] | 268 | } |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 269 | drv->track = track; |
| 270 | drv->sect = sect; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 271 | } |
| 272 | |
Pavel Hrdina | c52acf6 | 2012-06-13 15:43:11 +0200 | [diff] [blame] | 273 | if (drv->bs == NULL || !bdrv_is_inserted(drv->bs)) { |
| 274 | ret = 2; |
| 275 | } |
| 276 | |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 277 | return ret; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 278 | } |
| 279 | |
| 280 | /* Set drive back to track 0 */ |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 281 | static void fd_recalibrate(FDrive *drv) |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 282 | { |
| 283 | FLOPPY_DPRINTF("recalibrate\n"); |
Pavel Hrdina | 6be01b1 | 2012-06-22 12:33:54 +0200 | [diff] [blame] | 284 | fd_seek(drv, 0, 0, 1, 1); |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 285 | } |
| 286 | |
| 287 | /* Revalidate a disk drive after a disk change */ |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 288 | static void fd_revalidate(FDrive *drv) |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 289 | { |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 290 | int nb_heads, max_track, last_sect, ro; |
Blue Swirl | 5bbdbb4 | 2011-02-12 20:43:32 +0000 | [diff] [blame] | 291 | FDriveType drive; |
Hervé Poussineau | f8d3d12 | 2012-02-06 22:29:07 +0100 | [diff] [blame] | 292 | FDriveRate rate; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 293 | |
| 294 | FLOPPY_DPRINTF("revalidate\n"); |
Pavel Hrdina | cfb08fb | 2012-05-24 11:02:29 +0200 | [diff] [blame] | 295 | if (drv->bs != NULL) { |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 296 | ro = bdrv_is_read_only(drv->bs); |
Markus Armbruster | 61a8d64 | 2012-07-10 11:12:27 +0200 | [diff] [blame] | 297 | pick_geometry(drv->bs, &nb_heads, &max_track, |
| 298 | &last_sect, drv->drive, &drive, &rate); |
Pavel Hrdina | cfb08fb | 2012-05-24 11:02:29 +0200 | [diff] [blame] | 299 | if (!bdrv_is_inserted(drv->bs)) { |
| 300 | FLOPPY_DPRINTF("No disk in drive\n"); |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 301 | } else { |
Blue Swirl | 5bbdbb4 | 2011-02-12 20:43:32 +0000 | [diff] [blame] | 302 | FLOPPY_DPRINTF("Floppy disk (%d h %d t %d s) %s\n", nb_heads, |
| 303 | max_track, last_sect, ro ? "ro" : "rw"); |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 304 | } |
| 305 | if (nb_heads == 1) { |
| 306 | drv->flags &= ~FDISK_DBL_SIDES; |
| 307 | } else { |
| 308 | drv->flags |= FDISK_DBL_SIDES; |
| 309 | } |
| 310 | drv->max_track = max_track; |
| 311 | drv->last_sect = last_sect; |
| 312 | drv->ro = ro; |
Blue Swirl | 5bbdbb4 | 2011-02-12 20:43:32 +0000 | [diff] [blame] | 313 | drv->drive = drive; |
Hervé Poussineau | 844f65d | 2012-02-06 22:29:10 +0100 | [diff] [blame] | 314 | drv->media_rate = rate; |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 315 | } else { |
Pavel Hrdina | cfb08fb | 2012-05-24 11:02:29 +0200 | [diff] [blame] | 316 | FLOPPY_DPRINTF("No drive connected\n"); |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 317 | drv->last_sect = 0; |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 318 | drv->max_track = 0; |
| 319 | drv->flags &= ~FDISK_DBL_SIDES; |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 320 | } |
bellard | caed880 | 2004-03-14 21:40:43 +0000 | [diff] [blame] | 321 | } |
| 322 | |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 323 | /********************************************************/ |
bellard | 4b19ec0 | 2004-10-09 16:44:33 +0000 | [diff] [blame] | 324 | /* Intel 82078 floppy disk controller emulation */ |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 325 | |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 326 | static void fdctrl_reset(FDCtrl *fdctrl, int do_irq); |
| 327 | static void fdctrl_reset_fifo(FDCtrl *fdctrl); |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 328 | static int fdctrl_transfer_handler (void *opaque, int nchan, |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 329 | int dma_pos, int dma_len); |
Hervé Poussineau | d497d53 | 2012-08-19 10:21:14 +0200 | [diff] [blame] | 330 | static void fdctrl_raise_irq(FDCtrl *fdctrl); |
Hervé Poussineau | a2df5fa | 2012-02-06 22:29:12 +0100 | [diff] [blame] | 331 | static FDrive *get_cur_drv(FDCtrl *fdctrl); |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 332 | |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 333 | static uint32_t fdctrl_read_statusA(FDCtrl *fdctrl); |
| 334 | static uint32_t fdctrl_read_statusB(FDCtrl *fdctrl); |
| 335 | static uint32_t fdctrl_read_dor(FDCtrl *fdctrl); |
| 336 | static void fdctrl_write_dor(FDCtrl *fdctrl, uint32_t value); |
| 337 | static uint32_t fdctrl_read_tape(FDCtrl *fdctrl); |
| 338 | static void fdctrl_write_tape(FDCtrl *fdctrl, uint32_t value); |
| 339 | static uint32_t fdctrl_read_main_status(FDCtrl *fdctrl); |
| 340 | static void fdctrl_write_rate(FDCtrl *fdctrl, uint32_t value); |
| 341 | static uint32_t fdctrl_read_data(FDCtrl *fdctrl); |
| 342 | static void fdctrl_write_data(FDCtrl *fdctrl, uint32_t value); |
| 343 | static uint32_t fdctrl_read_dir(FDCtrl *fdctrl); |
Hervé Poussineau | a758f8f | 2012-02-06 22:29:06 +0100 | [diff] [blame] | 344 | static void fdctrl_write_ccr(FDCtrl *fdctrl, uint32_t value); |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 345 | |
| 346 | enum { |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 347 | FD_DIR_WRITE = 0, |
| 348 | FD_DIR_READ = 1, |
| 349 | FD_DIR_SCANE = 2, |
| 350 | FD_DIR_SCANL = 3, |
| 351 | FD_DIR_SCANH = 4, |
Hervé Poussineau | 7ea004e | 2012-09-18 23:04:10 +0200 | [diff] [blame] | 352 | FD_DIR_VERIFY = 5, |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 353 | }; |
| 354 | |
| 355 | enum { |
blueswir1 | b9b3d22 | 2008-04-29 16:16:30 +0000 | [diff] [blame] | 356 | FD_STATE_MULTI = 0x01, /* multi track flag */ |
| 357 | FD_STATE_FORMAT = 0x02, /* format flag */ |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 358 | }; |
| 359 | |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 360 | enum { |
blueswir1 | 8c6a4d7 | 2008-04-29 16:14:15 +0000 | [diff] [blame] | 361 | FD_REG_SRA = 0x00, |
| 362 | FD_REG_SRB = 0x01, |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 363 | FD_REG_DOR = 0x02, |
| 364 | FD_REG_TDR = 0x03, |
| 365 | FD_REG_MSR = 0x04, |
| 366 | FD_REG_DSR = 0x04, |
| 367 | FD_REG_FIFO = 0x05, |
| 368 | FD_REG_DIR = 0x07, |
Hervé Poussineau | a758f8f | 2012-02-06 22:29:06 +0100 | [diff] [blame] | 369 | FD_REG_CCR = 0x07, |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 370 | }; |
| 371 | |
| 372 | enum { |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 373 | FD_CMD_READ_TRACK = 0x02, |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 374 | FD_CMD_SPECIFY = 0x03, |
| 375 | FD_CMD_SENSE_DRIVE_STATUS = 0x04, |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 376 | FD_CMD_WRITE = 0x05, |
| 377 | FD_CMD_READ = 0x06, |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 378 | FD_CMD_RECALIBRATE = 0x07, |
| 379 | FD_CMD_SENSE_INTERRUPT_STATUS = 0x08, |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 380 | FD_CMD_WRITE_DELETED = 0x09, |
| 381 | FD_CMD_READ_ID = 0x0a, |
| 382 | FD_CMD_READ_DELETED = 0x0c, |
| 383 | FD_CMD_FORMAT_TRACK = 0x0d, |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 384 | FD_CMD_DUMPREG = 0x0e, |
| 385 | FD_CMD_SEEK = 0x0f, |
| 386 | FD_CMD_VERSION = 0x10, |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 387 | FD_CMD_SCAN_EQUAL = 0x11, |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 388 | FD_CMD_PERPENDICULAR_MODE = 0x12, |
| 389 | FD_CMD_CONFIGURE = 0x13, |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 390 | FD_CMD_LOCK = 0x14, |
| 391 | FD_CMD_VERIFY = 0x16, |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 392 | FD_CMD_POWERDOWN_MODE = 0x17, |
| 393 | FD_CMD_PART_ID = 0x18, |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 394 | FD_CMD_SCAN_LOW_OR_EQUAL = 0x19, |
| 395 | FD_CMD_SCAN_HIGH_OR_EQUAL = 0x1d, |
Jes Sorensen | bb350a5 | 2010-06-11 16:02:34 +0200 | [diff] [blame] | 396 | FD_CMD_SAVE = 0x2e, |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 397 | FD_CMD_OPTION = 0x33, |
Jes Sorensen | bb350a5 | 2010-06-11 16:02:34 +0200 | [diff] [blame] | 398 | FD_CMD_RESTORE = 0x4e, |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 399 | FD_CMD_DRIVE_SPECIFICATION_COMMAND = 0x8e, |
| 400 | FD_CMD_RELATIVE_SEEK_OUT = 0x8f, |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 401 | FD_CMD_FORMAT_AND_WRITE = 0xcd, |
| 402 | FD_CMD_RELATIVE_SEEK_IN = 0xcf, |
| 403 | }; |
| 404 | |
| 405 | enum { |
| 406 | FD_CONFIG_PRETRK = 0xff, /* Pre-compensation set to track 0 */ |
| 407 | FD_CONFIG_FIFOTHR = 0x0f, /* FIFO threshold set to 1 byte */ |
| 408 | FD_CONFIG_POLL = 0x10, /* Poll enabled */ |
| 409 | FD_CONFIG_EFIFO = 0x20, /* FIFO disabled */ |
| 410 | FD_CONFIG_EIS = 0x40, /* No implied seeks */ |
| 411 | }; |
| 412 | |
| 413 | enum { |
Pavel Hrdina | 2fee008 | 2012-06-22 12:33:55 +0200 | [diff] [blame] | 414 | FD_SR0_DS0 = 0x01, |
| 415 | FD_SR0_DS1 = 0x02, |
| 416 | FD_SR0_HEAD = 0x04, |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 417 | FD_SR0_EQPMT = 0x10, |
| 418 | FD_SR0_SEEK = 0x20, |
| 419 | FD_SR0_ABNTERM = 0x40, |
| 420 | FD_SR0_INVCMD = 0x80, |
| 421 | FD_SR0_RDYCHG = 0xc0, |
| 422 | }; |
| 423 | |
| 424 | enum { |
Hervé Poussineau | 844f65d | 2012-02-06 22:29:10 +0100 | [diff] [blame] | 425 | FD_SR1_MA = 0x01, /* Missing address mark */ |
Hervé Poussineau | 8510854 | 2012-02-06 22:29:05 +0100 | [diff] [blame] | 426 | FD_SR1_NW = 0x02, /* Not writable */ |
blueswir1 | 7737052 | 2008-04-29 16:17:08 +0000 | [diff] [blame] | 427 | FD_SR1_EC = 0x80, /* End of cylinder */ |
| 428 | }; |
| 429 | |
| 430 | enum { |
| 431 | FD_SR2_SNS = 0x04, /* Scan not satisfied */ |
| 432 | FD_SR2_SEH = 0x08, /* Scan equal hit */ |
| 433 | }; |
| 434 | |
| 435 | enum { |
blueswir1 | 8c6a4d7 | 2008-04-29 16:14:15 +0000 | [diff] [blame] | 436 | FD_SRA_DIR = 0x01, |
| 437 | FD_SRA_nWP = 0x02, |
| 438 | FD_SRA_nINDX = 0x04, |
| 439 | FD_SRA_HDSEL = 0x08, |
| 440 | FD_SRA_nTRK0 = 0x10, |
| 441 | FD_SRA_STEP = 0x20, |
| 442 | FD_SRA_nDRV2 = 0x40, |
| 443 | FD_SRA_INTPEND = 0x80, |
| 444 | }; |
| 445 | |
| 446 | enum { |
| 447 | FD_SRB_MTR0 = 0x01, |
| 448 | FD_SRB_MTR1 = 0x02, |
| 449 | FD_SRB_WGATE = 0x04, |
| 450 | FD_SRB_RDATA = 0x08, |
| 451 | FD_SRB_WDATA = 0x10, |
| 452 | FD_SRB_DR0 = 0x20, |
| 453 | }; |
| 454 | |
| 455 | enum { |
blueswir1 | 78ae820 | 2008-04-29 16:18:26 +0000 | [diff] [blame] | 456 | #if MAX_FD == 4 |
| 457 | FD_DOR_SELMASK = 0x03, |
| 458 | #else |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 459 | FD_DOR_SELMASK = 0x01, |
blueswir1 | 78ae820 | 2008-04-29 16:18:26 +0000 | [diff] [blame] | 460 | #endif |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 461 | FD_DOR_nRESET = 0x04, |
| 462 | FD_DOR_DMAEN = 0x08, |
| 463 | FD_DOR_MOTEN0 = 0x10, |
| 464 | FD_DOR_MOTEN1 = 0x20, |
| 465 | FD_DOR_MOTEN2 = 0x40, |
| 466 | FD_DOR_MOTEN3 = 0x80, |
| 467 | }; |
| 468 | |
| 469 | enum { |
blueswir1 | 78ae820 | 2008-04-29 16:18:26 +0000 | [diff] [blame] | 470 | #if MAX_FD == 4 |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 471 | FD_TDR_BOOTSEL = 0x0c, |
blueswir1 | 78ae820 | 2008-04-29 16:18:26 +0000 | [diff] [blame] | 472 | #else |
| 473 | FD_TDR_BOOTSEL = 0x04, |
| 474 | #endif |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 475 | }; |
| 476 | |
| 477 | enum { |
| 478 | FD_DSR_DRATEMASK= 0x03, |
| 479 | FD_DSR_PWRDOWN = 0x40, |
| 480 | FD_DSR_SWRESET = 0x80, |
| 481 | }; |
| 482 | |
| 483 | enum { |
| 484 | FD_MSR_DRV0BUSY = 0x01, |
| 485 | FD_MSR_DRV1BUSY = 0x02, |
| 486 | FD_MSR_DRV2BUSY = 0x04, |
| 487 | FD_MSR_DRV3BUSY = 0x08, |
| 488 | FD_MSR_CMDBUSY = 0x10, |
| 489 | FD_MSR_NONDMA = 0x20, |
| 490 | FD_MSR_DIO = 0x40, |
| 491 | FD_MSR_RQM = 0x80, |
| 492 | }; |
| 493 | |
| 494 | enum { |
| 495 | FD_DIR_DSKCHG = 0x80, |
| 496 | }; |
| 497 | |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 498 | #define FD_MULTI_TRACK(state) ((state) & FD_STATE_MULTI) |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 499 | #define FD_FORMAT_CMD(state) ((state) & FD_STATE_FORMAT) |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 500 | |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 501 | struct FDCtrl { |
Avi Kivity | dc6c1b3 | 2011-10-11 15:52:48 +0200 | [diff] [blame] | 502 | MemoryRegion iomem; |
Blue Swirl | 242cca4 | 2011-08-07 19:43:38 +0000 | [diff] [blame] | 503 | qemu_irq irq; |
| 504 | /* Controller state */ |
| 505 | QEMUTimer *result_timer; |
| 506 | int dma_chann; |
bellard | 4b19ec0 | 2004-10-09 16:44:33 +0000 | [diff] [blame] | 507 | /* Controller's identification */ |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 508 | uint8_t version; |
| 509 | /* HW */ |
blueswir1 | 8c6a4d7 | 2008-04-29 16:14:15 +0000 | [diff] [blame] | 510 | uint8_t sra; |
| 511 | uint8_t srb; |
blueswir1 | 368df94 | 2008-04-29 16:15:12 +0000 | [diff] [blame] | 512 | uint8_t dor; |
Juan Quintela | d7a6c27 | 2009-09-10 03:04:37 +0200 | [diff] [blame] | 513 | uint8_t dor_vmstate; /* only used as temp during vmstate */ |
blueswir1 | 46d3233 | 2008-04-29 16:17:42 +0000 | [diff] [blame] | 514 | uint8_t tdr; |
blueswir1 | b9b3d22 | 2008-04-29 16:16:30 +0000 | [diff] [blame] | 515 | uint8_t dsr; |
blueswir1 | 368df94 | 2008-04-29 16:15:12 +0000 | [diff] [blame] | 516 | uint8_t msr; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 517 | uint8_t cur_drv; |
blueswir1 | 7737052 | 2008-04-29 16:17:08 +0000 | [diff] [blame] | 518 | uint8_t status0; |
| 519 | uint8_t status1; |
| 520 | uint8_t status2; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 521 | /* Command FIFO */ |
balrog | 33f0027 | 2007-12-24 14:33:24 +0000 | [diff] [blame] | 522 | uint8_t *fifo; |
Juan Quintela | d7a6c27 | 2009-09-10 03:04:37 +0200 | [diff] [blame] | 523 | int32_t fifo_size; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 524 | uint32_t data_pos; |
| 525 | uint32_t data_len; |
| 526 | uint8_t data_state; |
| 527 | uint8_t data_dir; |
bellard | 890fa6b | 2004-10-07 23:10:29 +0000 | [diff] [blame] | 528 | uint8_t eot; /* last wanted sector */ |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 529 | /* States kept only to be returned back */ |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 530 | /* precompensation */ |
| 531 | uint8_t precomp_trk; |
| 532 | uint8_t config; |
| 533 | uint8_t lock; |
| 534 | /* Power down config (also with status regB access mode */ |
| 535 | uint8_t pwrd; |
| 536 | /* Floppy drives */ |
Juan Quintela | d7a6c27 | 2009-09-10 03:04:37 +0200 | [diff] [blame] | 537 | uint8_t num_floppies; |
Blue Swirl | 242cca4 | 2011-08-07 19:43:38 +0000 | [diff] [blame] | 538 | /* Sun4m quirks? */ |
| 539 | int sun4m; |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 540 | FDrive drives[MAX_FD]; |
blueswir1 | f2d81b3 | 2009-01-24 12:09:52 +0000 | [diff] [blame] | 541 | int reset_sensei; |
Hervé Poussineau | 09c6d58 | 2012-02-06 22:29:09 +0100 | [diff] [blame] | 542 | uint32_t check_media_rate; |
Blue Swirl | 242cca4 | 2011-08-07 19:43:38 +0000 | [diff] [blame] | 543 | /* Timers state */ |
| 544 | uint8_t timer0; |
| 545 | uint8_t timer1; |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 546 | }; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 547 | |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 548 | typedef struct FDCtrlSysBus { |
Gerd Hoffmann | 8baf73a | 2009-07-31 12:30:18 +0200 | [diff] [blame] | 549 | SysBusDevice busdev; |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 550 | struct FDCtrl state; |
| 551 | } FDCtrlSysBus; |
Gerd Hoffmann | 8baf73a | 2009-07-31 12:30:18 +0200 | [diff] [blame] | 552 | |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 553 | typedef struct FDCtrlISABus { |
Gerd Hoffmann | 8baf73a | 2009-07-31 12:30:18 +0200 | [diff] [blame] | 554 | ISADevice busdev; |
Hervé Poussineau | c9ae703 | 2012-03-17 15:39:44 +0100 | [diff] [blame] | 555 | uint32_t iobase; |
| 556 | uint32_t irq; |
| 557 | uint32_t dma; |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 558 | struct FDCtrl state; |
Gleb Natapov | 1ca4d09 | 2010-12-08 13:35:05 +0200 | [diff] [blame] | 559 | int32_t bootindexA; |
| 560 | int32_t bootindexB; |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 561 | } FDCtrlISABus; |
Gerd Hoffmann | 8baf73a | 2009-07-31 12:30:18 +0200 | [diff] [blame] | 562 | |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 563 | static uint32_t fdctrl_read (void *opaque, uint32_t reg) |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 564 | { |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 565 | FDCtrl *fdctrl = opaque; |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 566 | uint32_t retval; |
| 567 | |
Kevin Wolf | a18e67f | 2011-10-18 16:41:45 +0200 | [diff] [blame] | 568 | reg &= 7; |
blueswir1 | e64d7d5 | 2008-12-02 17:47:02 +0000 | [diff] [blame] | 569 | switch (reg) { |
blueswir1 | 8c6a4d7 | 2008-04-29 16:14:15 +0000 | [diff] [blame] | 570 | case FD_REG_SRA: |
| 571 | retval = fdctrl_read_statusA(fdctrl); |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 572 | break; |
blueswir1 | 8c6a4d7 | 2008-04-29 16:14:15 +0000 | [diff] [blame] | 573 | case FD_REG_SRB: |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 574 | retval = fdctrl_read_statusB(fdctrl); |
| 575 | break; |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 576 | case FD_REG_DOR: |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 577 | retval = fdctrl_read_dor(fdctrl); |
| 578 | break; |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 579 | case FD_REG_TDR: |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 580 | retval = fdctrl_read_tape(fdctrl); |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 581 | break; |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 582 | case FD_REG_MSR: |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 583 | retval = fdctrl_read_main_status(fdctrl); |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 584 | break; |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 585 | case FD_REG_FIFO: |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 586 | retval = fdctrl_read_data(fdctrl); |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 587 | break; |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 588 | case FD_REG_DIR: |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 589 | retval = fdctrl_read_dir(fdctrl); |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 590 | break; |
bellard | a541f29 | 2004-04-12 20:39:29 +0000 | [diff] [blame] | 591 | default: |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 592 | retval = (uint32_t)(-1); |
| 593 | break; |
bellard | a541f29 | 2004-04-12 20:39:29 +0000 | [diff] [blame] | 594 | } |
bellard | ed5fd2c | 2004-05-08 13:14:18 +0000 | [diff] [blame] | 595 | FLOPPY_DPRINTF("read reg%d: 0x%02x\n", reg & 7, retval); |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 596 | |
| 597 | return retval; |
| 598 | } |
| 599 | |
| 600 | static void fdctrl_write (void *opaque, uint32_t reg, uint32_t value) |
| 601 | { |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 602 | FDCtrl *fdctrl = opaque; |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 603 | |
bellard | ed5fd2c | 2004-05-08 13:14:18 +0000 | [diff] [blame] | 604 | FLOPPY_DPRINTF("write reg%d: 0x%02x\n", reg & 7, value); |
| 605 | |
Kevin Wolf | a18e67f | 2011-10-18 16:41:45 +0200 | [diff] [blame] | 606 | reg &= 7; |
blueswir1 | e64d7d5 | 2008-12-02 17:47:02 +0000 | [diff] [blame] | 607 | switch (reg) { |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 608 | case FD_REG_DOR: |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 609 | fdctrl_write_dor(fdctrl, value); |
| 610 | break; |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 611 | case FD_REG_TDR: |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 612 | fdctrl_write_tape(fdctrl, value); |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 613 | break; |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 614 | case FD_REG_DSR: |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 615 | fdctrl_write_rate(fdctrl, value); |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 616 | break; |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 617 | case FD_REG_FIFO: |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 618 | fdctrl_write_data(fdctrl, value); |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 619 | break; |
Hervé Poussineau | a758f8f | 2012-02-06 22:29:06 +0100 | [diff] [blame] | 620 | case FD_REG_CCR: |
| 621 | fdctrl_write_ccr(fdctrl, value); |
| 622 | break; |
bellard | a541f29 | 2004-04-12 20:39:29 +0000 | [diff] [blame] | 623 | default: |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 624 | break; |
bellard | a541f29 | 2004-04-12 20:39:29 +0000 | [diff] [blame] | 625 | } |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 626 | } |
| 627 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 628 | static uint64_t fdctrl_read_mem (void *opaque, hwaddr reg, |
Avi Kivity | dc6c1b3 | 2011-10-11 15:52:48 +0200 | [diff] [blame] | 629 | unsigned ize) |
bellard | 62a46c6 | 2005-01-03 23:28:27 +0000 | [diff] [blame] | 630 | { |
blueswir1 | 5dcb6b9 | 2007-05-19 12:58:30 +0000 | [diff] [blame] | 631 | return fdctrl_read(opaque, (uint32_t)reg); |
bellard | 62a46c6 | 2005-01-03 23:28:27 +0000 | [diff] [blame] | 632 | } |
| 633 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 634 | static void fdctrl_write_mem (void *opaque, hwaddr reg, |
Avi Kivity | dc6c1b3 | 2011-10-11 15:52:48 +0200 | [diff] [blame] | 635 | uint64_t value, unsigned size) |
bellard | 62a46c6 | 2005-01-03 23:28:27 +0000 | [diff] [blame] | 636 | { |
blueswir1 | 5dcb6b9 | 2007-05-19 12:58:30 +0000 | [diff] [blame] | 637 | fdctrl_write(opaque, (uint32_t)reg, value); |
bellard | 62a46c6 | 2005-01-03 23:28:27 +0000 | [diff] [blame] | 638 | } |
| 639 | |
Avi Kivity | dc6c1b3 | 2011-10-11 15:52:48 +0200 | [diff] [blame] | 640 | static const MemoryRegionOps fdctrl_mem_ops = { |
| 641 | .read = fdctrl_read_mem, |
| 642 | .write = fdctrl_write_mem, |
| 643 | .endianness = DEVICE_NATIVE_ENDIAN, |
bellard | e80cfcf | 2004-12-19 23:18:01 +0000 | [diff] [blame] | 644 | }; |
| 645 | |
Avi Kivity | dc6c1b3 | 2011-10-11 15:52:48 +0200 | [diff] [blame] | 646 | static const MemoryRegionOps fdctrl_mem_strict_ops = { |
| 647 | .read = fdctrl_read_mem, |
| 648 | .write = fdctrl_write_mem, |
| 649 | .endianness = DEVICE_NATIVE_ENDIAN, |
| 650 | .valid = { |
| 651 | .min_access_size = 1, |
| 652 | .max_access_size = 1, |
| 653 | }, |
blueswir1 | 7c56045 | 2008-01-01 17:06:38 +0000 | [diff] [blame] | 654 | }; |
| 655 | |
Jason Wang | 7d905f7 | 2011-04-06 18:34:31 +0800 | [diff] [blame] | 656 | static bool fdrive_media_changed_needed(void *opaque) |
| 657 | { |
| 658 | FDrive *drive = opaque; |
| 659 | |
Markus Armbruster | 8e49ca4 | 2011-08-03 15:08:08 +0200 | [diff] [blame] | 660 | return (drive->bs != NULL && drive->media_changed != 1); |
Jason Wang | 7d905f7 | 2011-04-06 18:34:31 +0800 | [diff] [blame] | 661 | } |
| 662 | |
| 663 | static const VMStateDescription vmstate_fdrive_media_changed = { |
| 664 | .name = "fdrive/media_changed", |
| 665 | .version_id = 1, |
| 666 | .minimum_version_id = 1, |
| 667 | .minimum_version_id_old = 1, |
Jason Wang | 7d905f7 | 2011-04-06 18:34:31 +0800 | [diff] [blame] | 668 | .fields = (VMStateField[]) { |
| 669 | VMSTATE_UINT8(media_changed, FDrive), |
| 670 | VMSTATE_END_OF_LIST() |
| 671 | } |
| 672 | }; |
| 673 | |
Hervé Poussineau | 844f65d | 2012-02-06 22:29:10 +0100 | [diff] [blame] | 674 | static bool fdrive_media_rate_needed(void *opaque) |
| 675 | { |
| 676 | FDrive *drive = opaque; |
| 677 | |
| 678 | return drive->fdctrl->check_media_rate; |
| 679 | } |
| 680 | |
| 681 | static const VMStateDescription vmstate_fdrive_media_rate = { |
| 682 | .name = "fdrive/media_rate", |
| 683 | .version_id = 1, |
| 684 | .minimum_version_id = 1, |
| 685 | .minimum_version_id_old = 1, |
| 686 | .fields = (VMStateField[]) { |
| 687 | VMSTATE_UINT8(media_rate, FDrive), |
| 688 | VMSTATE_END_OF_LIST() |
| 689 | } |
| 690 | }; |
| 691 | |
Juan Quintela | d7a6c27 | 2009-09-10 03:04:37 +0200 | [diff] [blame] | 692 | static const VMStateDescription vmstate_fdrive = { |
| 693 | .name = "fdrive", |
| 694 | .version_id = 1, |
| 695 | .minimum_version_id = 1, |
| 696 | .minimum_version_id_old = 1, |
Jason Wang | 7d905f7 | 2011-04-06 18:34:31 +0800 | [diff] [blame] | 697 | .fields = (VMStateField[]) { |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 698 | VMSTATE_UINT8(head, FDrive), |
| 699 | VMSTATE_UINT8(track, FDrive), |
| 700 | VMSTATE_UINT8(sect, FDrive), |
Juan Quintela | d7a6c27 | 2009-09-10 03:04:37 +0200 | [diff] [blame] | 701 | VMSTATE_END_OF_LIST() |
Jason Wang | 7d905f7 | 2011-04-06 18:34:31 +0800 | [diff] [blame] | 702 | }, |
| 703 | .subsections = (VMStateSubsection[]) { |
| 704 | { |
| 705 | .vmsd = &vmstate_fdrive_media_changed, |
| 706 | .needed = &fdrive_media_changed_needed, |
| 707 | } , { |
Hervé Poussineau | 844f65d | 2012-02-06 22:29:10 +0100 | [diff] [blame] | 708 | .vmsd = &vmstate_fdrive_media_rate, |
| 709 | .needed = &fdrive_media_rate_needed, |
| 710 | } , { |
Jason Wang | 7d905f7 | 2011-04-06 18:34:31 +0800 | [diff] [blame] | 711 | /* empty */ |
| 712 | } |
Juan Quintela | d7a6c27 | 2009-09-10 03:04:37 +0200 | [diff] [blame] | 713 | } |
| 714 | }; |
| 715 | |
Juan Quintela | d4bfa4d | 2009-09-29 22:48:22 +0200 | [diff] [blame] | 716 | static void fdc_pre_save(void *opaque) |
blueswir1 | 3ccacc4 | 2007-04-14 13:01:31 +0000 | [diff] [blame] | 717 | { |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 718 | FDCtrl *s = opaque; |
Juan Quintela | d7a6c27 | 2009-09-10 03:04:37 +0200 | [diff] [blame] | 719 | |
| 720 | s->dor_vmstate = s->dor | GET_CUR_DRV(s); |
blueswir1 | 3ccacc4 | 2007-04-14 13:01:31 +0000 | [diff] [blame] | 721 | } |
| 722 | |
Juan Quintela | e59fb37 | 2009-09-29 22:48:21 +0200 | [diff] [blame] | 723 | static int fdc_post_load(void *opaque, int version_id) |
blueswir1 | 3ccacc4 | 2007-04-14 13:01:31 +0000 | [diff] [blame] | 724 | { |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 725 | FDCtrl *s = opaque; |
blueswir1 | 3ccacc4 | 2007-04-14 13:01:31 +0000 | [diff] [blame] | 726 | |
Juan Quintela | d7a6c27 | 2009-09-10 03:04:37 +0200 | [diff] [blame] | 727 | SET_CUR_DRV(s, s->dor_vmstate & FD_DOR_SELMASK); |
| 728 | s->dor = s->dor_vmstate & ~FD_DOR_SELMASK; |
blueswir1 | 3ccacc4 | 2007-04-14 13:01:31 +0000 | [diff] [blame] | 729 | return 0; |
| 730 | } |
| 731 | |
Juan Quintela | d7a6c27 | 2009-09-10 03:04:37 +0200 | [diff] [blame] | 732 | static const VMStateDescription vmstate_fdc = { |
Juan Quintela | aef30c3 | 2009-12-15 14:34:34 +0100 | [diff] [blame] | 733 | .name = "fdc", |
Juan Quintela | d7a6c27 | 2009-09-10 03:04:37 +0200 | [diff] [blame] | 734 | .version_id = 2, |
| 735 | .minimum_version_id = 2, |
| 736 | .minimum_version_id_old = 2, |
| 737 | .pre_save = fdc_pre_save, |
| 738 | .post_load = fdc_post_load, |
| 739 | .fields = (VMStateField []) { |
| 740 | /* Controller State */ |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 741 | VMSTATE_UINT8(sra, FDCtrl), |
| 742 | VMSTATE_UINT8(srb, FDCtrl), |
| 743 | VMSTATE_UINT8(dor_vmstate, FDCtrl), |
| 744 | VMSTATE_UINT8(tdr, FDCtrl), |
| 745 | VMSTATE_UINT8(dsr, FDCtrl), |
| 746 | VMSTATE_UINT8(msr, FDCtrl), |
| 747 | VMSTATE_UINT8(status0, FDCtrl), |
| 748 | VMSTATE_UINT8(status1, FDCtrl), |
| 749 | VMSTATE_UINT8(status2, FDCtrl), |
Juan Quintela | d7a6c27 | 2009-09-10 03:04:37 +0200 | [diff] [blame] | 750 | /* Command FIFO */ |
Blue Swirl | 8ec68b0 | 2010-03-21 12:30:46 +0000 | [diff] [blame] | 751 | VMSTATE_VARRAY_INT32(fifo, FDCtrl, fifo_size, 0, vmstate_info_uint8, |
| 752 | uint8_t), |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 753 | VMSTATE_UINT32(data_pos, FDCtrl), |
| 754 | VMSTATE_UINT32(data_len, FDCtrl), |
| 755 | VMSTATE_UINT8(data_state, FDCtrl), |
| 756 | VMSTATE_UINT8(data_dir, FDCtrl), |
| 757 | VMSTATE_UINT8(eot, FDCtrl), |
Juan Quintela | d7a6c27 | 2009-09-10 03:04:37 +0200 | [diff] [blame] | 758 | /* States kept only to be returned back */ |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 759 | VMSTATE_UINT8(timer0, FDCtrl), |
| 760 | VMSTATE_UINT8(timer1, FDCtrl), |
| 761 | VMSTATE_UINT8(precomp_trk, FDCtrl), |
| 762 | VMSTATE_UINT8(config, FDCtrl), |
| 763 | VMSTATE_UINT8(lock, FDCtrl), |
| 764 | VMSTATE_UINT8(pwrd, FDCtrl), |
| 765 | VMSTATE_UINT8_EQUAL(num_floppies, FDCtrl), |
| 766 | VMSTATE_STRUCT_ARRAY(drives, FDCtrl, MAX_FD, 1, |
| 767 | vmstate_fdrive, FDrive), |
Juan Quintela | d7a6c27 | 2009-09-10 03:04:37 +0200 | [diff] [blame] | 768 | VMSTATE_END_OF_LIST() |
blueswir1 | 78ae820 | 2008-04-29 16:18:26 +0000 | [diff] [blame] | 769 | } |
Juan Quintela | d7a6c27 | 2009-09-10 03:04:37 +0200 | [diff] [blame] | 770 | }; |
blueswir1 | 3ccacc4 | 2007-04-14 13:01:31 +0000 | [diff] [blame] | 771 | |
Blue Swirl | 2be3783 | 2009-10-24 16:56:20 +0000 | [diff] [blame] | 772 | static void fdctrl_external_reset_sysbus(DeviceState *d) |
blueswir1 | 3ccacc4 | 2007-04-14 13:01:31 +0000 | [diff] [blame] | 773 | { |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 774 | FDCtrlSysBus *sys = container_of(d, FDCtrlSysBus, busdev.qdev); |
| 775 | FDCtrl *s = &sys->state; |
Blue Swirl | 2be3783 | 2009-10-24 16:56:20 +0000 | [diff] [blame] | 776 | |
| 777 | fdctrl_reset(s, 0); |
| 778 | } |
| 779 | |
| 780 | static void fdctrl_external_reset_isa(DeviceState *d) |
| 781 | { |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 782 | FDCtrlISABus *isa = container_of(d, FDCtrlISABus, busdev.qdev); |
| 783 | FDCtrl *s = &isa->state; |
blueswir1 | 3ccacc4 | 2007-04-14 13:01:31 +0000 | [diff] [blame] | 784 | |
| 785 | fdctrl_reset(s, 0); |
| 786 | } |
| 787 | |
blueswir1 | 2be17eb | 2008-03-21 18:05:23 +0000 | [diff] [blame] | 788 | static void fdctrl_handle_tc(void *opaque, int irq, int level) |
| 789 | { |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 790 | //FDCtrl *s = opaque; |
blueswir1 | 2be17eb | 2008-03-21 18:05:23 +0000 | [diff] [blame] | 791 | |
| 792 | if (level) { |
| 793 | // XXX |
| 794 | FLOPPY_DPRINTF("TC pulsed\n"); |
| 795 | } |
| 796 | } |
| 797 | |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 798 | /* Change IRQ state */ |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 799 | static void fdctrl_reset_irq(FDCtrl *fdctrl) |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 800 | { |
Hervé Poussineau | d497d53 | 2012-08-19 10:21:14 +0200 | [diff] [blame] | 801 | fdctrl->status0 = 0; |
blueswir1 | 8c6a4d7 | 2008-04-29 16:14:15 +0000 | [diff] [blame] | 802 | if (!(fdctrl->sra & FD_SRA_INTPEND)) |
| 803 | return; |
bellard | ed5fd2c | 2004-05-08 13:14:18 +0000 | [diff] [blame] | 804 | FLOPPY_DPRINTF("Reset interrupt\n"); |
pbrook | d537cf6 | 2007-04-07 18:14:41 +0000 | [diff] [blame] | 805 | qemu_set_irq(fdctrl->irq, 0); |
blueswir1 | 8c6a4d7 | 2008-04-29 16:14:15 +0000 | [diff] [blame] | 806 | fdctrl->sra &= ~FD_SRA_INTPEND; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 807 | } |
| 808 | |
Hervé Poussineau | d497d53 | 2012-08-19 10:21:14 +0200 | [diff] [blame] | 809 | static void fdctrl_raise_irq(FDCtrl *fdctrl) |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 810 | { |
blueswir1 | b9b3d22 | 2008-04-29 16:16:30 +0000 | [diff] [blame] | 811 | /* Sparc mutation */ |
| 812 | if (fdctrl->sun4m && (fdctrl->msr & FD_MSR_CMDBUSY)) { |
| 813 | /* XXX: not sure */ |
| 814 | fdctrl->msr &= ~FD_MSR_CMDBUSY; |
| 815 | fdctrl->msr |= FD_MSR_RQM | FD_MSR_DIO; |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 816 | return; |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 817 | } |
blueswir1 | 8c6a4d7 | 2008-04-29 16:14:15 +0000 | [diff] [blame] | 818 | if (!(fdctrl->sra & FD_SRA_INTPEND)) { |
pbrook | d537cf6 | 2007-04-07 18:14:41 +0000 | [diff] [blame] | 819 | qemu_set_irq(fdctrl->irq, 1); |
blueswir1 | 8c6a4d7 | 2008-04-29 16:14:15 +0000 | [diff] [blame] | 820 | fdctrl->sra |= FD_SRA_INTPEND; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 821 | } |
Hervé Poussineau | 21fcf36 | 2012-05-05 19:43:28 +0200 | [diff] [blame] | 822 | |
blueswir1 | f2d81b3 | 2009-01-24 12:09:52 +0000 | [diff] [blame] | 823 | fdctrl->reset_sensei = 0; |
blueswir1 | 7737052 | 2008-04-29 16:17:08 +0000 | [diff] [blame] | 824 | FLOPPY_DPRINTF("Set interrupt status to 0x%02x\n", fdctrl->status0); |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 825 | } |
| 826 | |
bellard | 4b19ec0 | 2004-10-09 16:44:33 +0000 | [diff] [blame] | 827 | /* Reset controller */ |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 828 | static void fdctrl_reset(FDCtrl *fdctrl, int do_irq) |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 829 | { |
| 830 | int i; |
| 831 | |
bellard | 4b19ec0 | 2004-10-09 16:44:33 +0000 | [diff] [blame] | 832 | FLOPPY_DPRINTF("reset controller\n"); |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 833 | fdctrl_reset_irq(fdctrl); |
bellard | 4b19ec0 | 2004-10-09 16:44:33 +0000 | [diff] [blame] | 834 | /* Initialise controller */ |
blueswir1 | 8c6a4d7 | 2008-04-29 16:14:15 +0000 | [diff] [blame] | 835 | fdctrl->sra = 0; |
| 836 | fdctrl->srb = 0xc0; |
| 837 | if (!fdctrl->drives[1].bs) |
| 838 | fdctrl->sra |= FD_SRA_nDRV2; |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 839 | fdctrl->cur_drv = 0; |
blueswir1 | 1c346df | 2008-04-29 16:15:53 +0000 | [diff] [blame] | 840 | fdctrl->dor = FD_DOR_nRESET; |
blueswir1 | 368df94 | 2008-04-29 16:15:12 +0000 | [diff] [blame] | 841 | fdctrl->dor |= (fdctrl->dma_chann != -1) ? FD_DOR_DMAEN : 0; |
blueswir1 | b9b3d22 | 2008-04-29 16:16:30 +0000 | [diff] [blame] | 842 | fdctrl->msr = FD_MSR_RQM; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 843 | /* FIFO state */ |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 844 | fdctrl->data_pos = 0; |
| 845 | fdctrl->data_len = 0; |
blueswir1 | b9b3d22 | 2008-04-29 16:16:30 +0000 | [diff] [blame] | 846 | fdctrl->data_state = 0; |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 847 | fdctrl->data_dir = FD_DIR_WRITE; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 848 | for (i = 0; i < MAX_FD; i++) |
blueswir1 | 1c346df | 2008-04-29 16:15:53 +0000 | [diff] [blame] | 849 | fd_recalibrate(&fdctrl->drives[i]); |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 850 | fdctrl_reset_fifo(fdctrl); |
blueswir1 | 7737052 | 2008-04-29 16:17:08 +0000 | [diff] [blame] | 851 | if (do_irq) { |
Hervé Poussineau | d497d53 | 2012-08-19 10:21:14 +0200 | [diff] [blame] | 852 | fdctrl->status0 |= FD_SR0_RDYCHG; |
| 853 | fdctrl_raise_irq(fdctrl); |
blueswir1 | f2d81b3 | 2009-01-24 12:09:52 +0000 | [diff] [blame] | 854 | fdctrl->reset_sensei = FD_RESET_SENSEI_COUNT; |
blueswir1 | 7737052 | 2008-04-29 16:17:08 +0000 | [diff] [blame] | 855 | } |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 856 | } |
| 857 | |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 858 | static inline FDrive *drv0(FDCtrl *fdctrl) |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 859 | { |
blueswir1 | 46d3233 | 2008-04-29 16:17:42 +0000 | [diff] [blame] | 860 | return &fdctrl->drives[(fdctrl->tdr & FD_TDR_BOOTSEL) >> 2]; |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 861 | } |
| 862 | |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 863 | static inline FDrive *drv1(FDCtrl *fdctrl) |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 864 | { |
blueswir1 | 46d3233 | 2008-04-29 16:17:42 +0000 | [diff] [blame] | 865 | if ((fdctrl->tdr & FD_TDR_BOOTSEL) < (1 << 2)) |
| 866 | return &fdctrl->drives[1]; |
| 867 | else |
| 868 | return &fdctrl->drives[0]; |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 869 | } |
| 870 | |
blueswir1 | 78ae820 | 2008-04-29 16:18:26 +0000 | [diff] [blame] | 871 | #if MAX_FD == 4 |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 872 | static inline FDrive *drv2(FDCtrl *fdctrl) |
blueswir1 | 78ae820 | 2008-04-29 16:18:26 +0000 | [diff] [blame] | 873 | { |
| 874 | if ((fdctrl->tdr & FD_TDR_BOOTSEL) < (2 << 2)) |
| 875 | return &fdctrl->drives[2]; |
| 876 | else |
| 877 | return &fdctrl->drives[1]; |
| 878 | } |
| 879 | |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 880 | static inline FDrive *drv3(FDCtrl *fdctrl) |
blueswir1 | 78ae820 | 2008-04-29 16:18:26 +0000 | [diff] [blame] | 881 | { |
| 882 | if ((fdctrl->tdr & FD_TDR_BOOTSEL) < (3 << 2)) |
| 883 | return &fdctrl->drives[3]; |
| 884 | else |
| 885 | return &fdctrl->drives[2]; |
| 886 | } |
| 887 | #endif |
| 888 | |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 889 | static FDrive *get_cur_drv(FDCtrl *fdctrl) |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 890 | { |
blueswir1 | 78ae820 | 2008-04-29 16:18:26 +0000 | [diff] [blame] | 891 | switch (fdctrl->cur_drv) { |
| 892 | case 0: return drv0(fdctrl); |
| 893 | case 1: return drv1(fdctrl); |
| 894 | #if MAX_FD == 4 |
| 895 | case 2: return drv2(fdctrl); |
| 896 | case 3: return drv3(fdctrl); |
| 897 | #endif |
| 898 | default: return NULL; |
| 899 | } |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 900 | } |
| 901 | |
blueswir1 | 8c6a4d7 | 2008-04-29 16:14:15 +0000 | [diff] [blame] | 902 | /* Status A register : 0x00 (read-only) */ |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 903 | static uint32_t fdctrl_read_statusA(FDCtrl *fdctrl) |
blueswir1 | 8c6a4d7 | 2008-04-29 16:14:15 +0000 | [diff] [blame] | 904 | { |
| 905 | uint32_t retval = fdctrl->sra; |
| 906 | |
| 907 | FLOPPY_DPRINTF("status register A: 0x%02x\n", retval); |
| 908 | |
| 909 | return retval; |
| 910 | } |
| 911 | |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 912 | /* Status B register : 0x01 (read-only) */ |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 913 | static uint32_t fdctrl_read_statusB(FDCtrl *fdctrl) |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 914 | { |
blueswir1 | 8c6a4d7 | 2008-04-29 16:14:15 +0000 | [diff] [blame] | 915 | uint32_t retval = fdctrl->srb; |
| 916 | |
| 917 | FLOPPY_DPRINTF("status register B: 0x%02x\n", retval); |
| 918 | |
| 919 | return retval; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 920 | } |
| 921 | |
| 922 | /* Digital output register : 0x02 */ |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 923 | static uint32_t fdctrl_read_dor(FDCtrl *fdctrl) |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 924 | { |
blueswir1 | 1c346df | 2008-04-29 16:15:53 +0000 | [diff] [blame] | 925 | uint32_t retval = fdctrl->dor; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 926 | |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 927 | /* Selected drive */ |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 928 | retval |= fdctrl->cur_drv; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 929 | FLOPPY_DPRINTF("digital output register: 0x%02x\n", retval); |
| 930 | |
| 931 | return retval; |
| 932 | } |
| 933 | |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 934 | static void fdctrl_write_dor(FDCtrl *fdctrl, uint32_t value) |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 935 | { |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 936 | FLOPPY_DPRINTF("digital output register set to 0x%02x\n", value); |
blueswir1 | 8c6a4d7 | 2008-04-29 16:14:15 +0000 | [diff] [blame] | 937 | |
| 938 | /* Motors */ |
| 939 | if (value & FD_DOR_MOTEN0) |
| 940 | fdctrl->srb |= FD_SRB_MTR0; |
| 941 | else |
| 942 | fdctrl->srb &= ~FD_SRB_MTR0; |
| 943 | if (value & FD_DOR_MOTEN1) |
| 944 | fdctrl->srb |= FD_SRB_MTR1; |
| 945 | else |
| 946 | fdctrl->srb &= ~FD_SRB_MTR1; |
| 947 | |
| 948 | /* Drive */ |
| 949 | if (value & 1) |
| 950 | fdctrl->srb |= FD_SRB_DR0; |
| 951 | else |
| 952 | fdctrl->srb &= ~FD_SRB_DR0; |
| 953 | |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 954 | /* Reset */ |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 955 | if (!(value & FD_DOR_nRESET)) { |
blueswir1 | 1c346df | 2008-04-29 16:15:53 +0000 | [diff] [blame] | 956 | if (fdctrl->dor & FD_DOR_nRESET) { |
bellard | 4b19ec0 | 2004-10-09 16:44:33 +0000 | [diff] [blame] | 957 | FLOPPY_DPRINTF("controller enter RESET state\n"); |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 958 | } |
| 959 | } else { |
blueswir1 | 1c346df | 2008-04-29 16:15:53 +0000 | [diff] [blame] | 960 | if (!(fdctrl->dor & FD_DOR_nRESET)) { |
bellard | 4b19ec0 | 2004-10-09 16:44:33 +0000 | [diff] [blame] | 961 | FLOPPY_DPRINTF("controller out of RESET state\n"); |
bellard | fb6cf1d | 2004-05-04 02:04:17 +0000 | [diff] [blame] | 962 | fdctrl_reset(fdctrl, 1); |
blueswir1 | b9b3d22 | 2008-04-29 16:16:30 +0000 | [diff] [blame] | 963 | fdctrl->dsr &= ~FD_DSR_PWRDOWN; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 964 | } |
| 965 | } |
| 966 | /* Selected drive */ |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 967 | fdctrl->cur_drv = value & FD_DOR_SELMASK; |
blueswir1 | 368df94 | 2008-04-29 16:15:12 +0000 | [diff] [blame] | 968 | |
| 969 | fdctrl->dor = value; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 970 | } |
| 971 | |
| 972 | /* Tape drive register : 0x03 */ |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 973 | static uint32_t fdctrl_read_tape(FDCtrl *fdctrl) |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 974 | { |
blueswir1 | 46d3233 | 2008-04-29 16:17:42 +0000 | [diff] [blame] | 975 | uint32_t retval = fdctrl->tdr; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 976 | |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 977 | FLOPPY_DPRINTF("tape drive register: 0x%02x\n", retval); |
| 978 | |
| 979 | return retval; |
| 980 | } |
| 981 | |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 982 | static void fdctrl_write_tape(FDCtrl *fdctrl, uint32_t value) |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 983 | { |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 984 | /* Reset mode */ |
blueswir1 | 1c346df | 2008-04-29 16:15:53 +0000 | [diff] [blame] | 985 | if (!(fdctrl->dor & FD_DOR_nRESET)) { |
bellard | 4b19ec0 | 2004-10-09 16:44:33 +0000 | [diff] [blame] | 986 | FLOPPY_DPRINTF("Floppy controller in RESET state !\n"); |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 987 | return; |
| 988 | } |
| 989 | FLOPPY_DPRINTF("tape drive register set to 0x%02x\n", value); |
| 990 | /* Disk boot selection indicator */ |
blueswir1 | 46d3233 | 2008-04-29 16:17:42 +0000 | [diff] [blame] | 991 | fdctrl->tdr = value & FD_TDR_BOOTSEL; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 992 | /* Tape indicators: never allow */ |
| 993 | } |
| 994 | |
| 995 | /* Main status register : 0x04 (read) */ |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 996 | static uint32_t fdctrl_read_main_status(FDCtrl *fdctrl) |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 997 | { |
blueswir1 | b9b3d22 | 2008-04-29 16:16:30 +0000 | [diff] [blame] | 998 | uint32_t retval = fdctrl->msr; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 999 | |
blueswir1 | b9b3d22 | 2008-04-29 16:16:30 +0000 | [diff] [blame] | 1000 | fdctrl->dsr &= ~FD_DSR_PWRDOWN; |
blueswir1 | 1c346df | 2008-04-29 16:15:53 +0000 | [diff] [blame] | 1001 | fdctrl->dor |= FD_DOR_nRESET; |
blueswir1 | b9b3d22 | 2008-04-29 16:16:30 +0000 | [diff] [blame] | 1002 | |
Artyom Tarasenko | 82407d1 | 2009-12-13 13:30:44 +0000 | [diff] [blame] | 1003 | /* Sparc mutation */ |
| 1004 | if (fdctrl->sun4m) { |
| 1005 | retval |= FD_MSR_DIO; |
| 1006 | fdctrl_reset_irq(fdctrl); |
| 1007 | }; |
| 1008 | |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1009 | FLOPPY_DPRINTF("main status register: 0x%02x\n", retval); |
| 1010 | |
| 1011 | return retval; |
| 1012 | } |
| 1013 | |
| 1014 | /* Data select rate register : 0x04 (write) */ |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1015 | static void fdctrl_write_rate(FDCtrl *fdctrl, uint32_t value) |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1016 | { |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1017 | /* Reset mode */ |
blueswir1 | 1c346df | 2008-04-29 16:15:53 +0000 | [diff] [blame] | 1018 | if (!(fdctrl->dor & FD_DOR_nRESET)) { |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 1019 | FLOPPY_DPRINTF("Floppy controller in RESET state !\n"); |
| 1020 | return; |
| 1021 | } |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1022 | FLOPPY_DPRINTF("select rate register set to 0x%02x\n", value); |
| 1023 | /* Reset: autoclear */ |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 1024 | if (value & FD_DSR_SWRESET) { |
blueswir1 | 1c346df | 2008-04-29 16:15:53 +0000 | [diff] [blame] | 1025 | fdctrl->dor &= ~FD_DOR_nRESET; |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1026 | fdctrl_reset(fdctrl, 1); |
blueswir1 | 1c346df | 2008-04-29 16:15:53 +0000 | [diff] [blame] | 1027 | fdctrl->dor |= FD_DOR_nRESET; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1028 | } |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 1029 | if (value & FD_DSR_PWRDOWN) { |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1030 | fdctrl_reset(fdctrl, 1); |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1031 | } |
blueswir1 | b9b3d22 | 2008-04-29 16:16:30 +0000 | [diff] [blame] | 1032 | fdctrl->dsr = value; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1033 | } |
| 1034 | |
Hervé Poussineau | a758f8f | 2012-02-06 22:29:06 +0100 | [diff] [blame] | 1035 | /* Configuration control register: 0x07 (write) */ |
| 1036 | static void fdctrl_write_ccr(FDCtrl *fdctrl, uint32_t value) |
| 1037 | { |
| 1038 | /* Reset mode */ |
| 1039 | if (!(fdctrl->dor & FD_DOR_nRESET)) { |
| 1040 | FLOPPY_DPRINTF("Floppy controller in RESET state !\n"); |
| 1041 | return; |
| 1042 | } |
| 1043 | FLOPPY_DPRINTF("configuration control register set to 0x%02x\n", value); |
| 1044 | |
| 1045 | /* Only the rate selection bits used in AT mode, and we |
| 1046 | * store those in the DSR. |
| 1047 | */ |
| 1048 | fdctrl->dsr = (fdctrl->dsr & ~FD_DSR_DRATEMASK) | |
| 1049 | (value & FD_DSR_DRATEMASK); |
| 1050 | } |
| 1051 | |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1052 | static int fdctrl_media_changed(FDrive *drv) |
bellard | ea185bb | 2006-08-19 11:43:22 +0000 | [diff] [blame] | 1053 | { |
Hervé Poussineau | 21fcf36 | 2012-05-05 19:43:28 +0200 | [diff] [blame] | 1054 | return drv->media_changed; |
bellard | ea185bb | 2006-08-19 11:43:22 +0000 | [diff] [blame] | 1055 | } |
| 1056 | |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1057 | /* Digital input register : 0x07 (read-only) */ |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1058 | static uint32_t fdctrl_read_dir(FDCtrl *fdctrl) |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1059 | { |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1060 | uint32_t retval = 0; |
| 1061 | |
Hervé Poussineau | a2df5fa | 2012-02-06 22:29:12 +0100 | [diff] [blame] | 1062 | if (fdctrl_media_changed(get_cur_drv(fdctrl))) { |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 1063 | retval |= FD_DIR_DSKCHG; |
Hervé Poussineau | a2df5fa | 2012-02-06 22:29:12 +0100 | [diff] [blame] | 1064 | } |
Blue Swirl | 3c83eb4 | 2010-04-18 08:45:03 +0000 | [diff] [blame] | 1065 | if (retval != 0) { |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1066 | FLOPPY_DPRINTF("Floppy digital input register: 0x%02x\n", retval); |
Blue Swirl | 3c83eb4 | 2010-04-18 08:45:03 +0000 | [diff] [blame] | 1067 | } |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1068 | |
| 1069 | return retval; |
| 1070 | } |
| 1071 | |
| 1072 | /* FIFO state control */ |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1073 | static void fdctrl_reset_fifo(FDCtrl *fdctrl) |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1074 | { |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1075 | fdctrl->data_dir = FD_DIR_WRITE; |
| 1076 | fdctrl->data_pos = 0; |
blueswir1 | b9b3d22 | 2008-04-29 16:16:30 +0000 | [diff] [blame] | 1077 | fdctrl->msr &= ~(FD_MSR_CMDBUSY | FD_MSR_DIO); |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1078 | } |
| 1079 | |
| 1080 | /* Set FIFO status for the host to read */ |
Kevin Wolf | 34abf9a | 2012-09-03 23:46:54 +0000 | [diff] [blame] | 1081 | static void fdctrl_set_fifo(FDCtrl *fdctrl, int fifo_len) |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1082 | { |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1083 | fdctrl->data_dir = FD_DIR_READ; |
| 1084 | fdctrl->data_len = fifo_len; |
| 1085 | fdctrl->data_pos = 0; |
blueswir1 | b9b3d22 | 2008-04-29 16:16:30 +0000 | [diff] [blame] | 1086 | fdctrl->msr |= FD_MSR_CMDBUSY | FD_MSR_RQM | FD_MSR_DIO; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1087 | } |
| 1088 | |
| 1089 | /* Set an error: unimplemented/unknown command */ |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1090 | static void fdctrl_unimplemented(FDCtrl *fdctrl, int direction) |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1091 | { |
Blue Swirl | cced7a1 | 2012-06-03 17:16:14 +0000 | [diff] [blame] | 1092 | qemu_log_mask(LOG_UNIMP, "fdc: unimplemented command 0x%02x\n", |
| 1093 | fdctrl->fifo[0]); |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 1094 | fdctrl->fifo[0] = FD_SR0_INVCMD; |
Kevin Wolf | 34abf9a | 2012-09-03 23:46:54 +0000 | [diff] [blame] | 1095 | fdctrl_set_fifo(fdctrl, 1); |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1096 | } |
| 1097 | |
Pavel Hrdina | 6be01b1 | 2012-06-22 12:33:54 +0200 | [diff] [blame] | 1098 | /* Seek to next sector |
| 1099 | * returns 0 when end of track reached (for DBL_SIDES on head 1) |
| 1100 | * otherwise returns 1 |
| 1101 | */ |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1102 | static int fdctrl_seek_to_next_sect(FDCtrl *fdctrl, FDrive *cur_drv) |
blueswir1 | 746d6de | 2008-04-29 16:13:36 +0000 | [diff] [blame] | 1103 | { |
| 1104 | FLOPPY_DPRINTF("seek to next sector (%d %02x %02x => %d)\n", |
| 1105 | cur_drv->head, cur_drv->track, cur_drv->sect, |
| 1106 | fd_sector(cur_drv)); |
| 1107 | /* XXX: cur_drv->sect >= cur_drv->last_sect should be an |
| 1108 | error in fact */ |
Pavel Hrdina | 6be01b1 | 2012-06-22 12:33:54 +0200 | [diff] [blame] | 1109 | uint8_t new_head = cur_drv->head; |
| 1110 | uint8_t new_track = cur_drv->track; |
| 1111 | uint8_t new_sect = cur_drv->sect; |
| 1112 | |
| 1113 | int ret = 1; |
| 1114 | |
| 1115 | if (new_sect >= cur_drv->last_sect || |
| 1116 | new_sect == fdctrl->eot) { |
| 1117 | new_sect = 1; |
blueswir1 | 746d6de | 2008-04-29 16:13:36 +0000 | [diff] [blame] | 1118 | if (FD_MULTI_TRACK(fdctrl->data_state)) { |
Pavel Hrdina | 6be01b1 | 2012-06-22 12:33:54 +0200 | [diff] [blame] | 1119 | if (new_head == 0 && |
blueswir1 | 746d6de | 2008-04-29 16:13:36 +0000 | [diff] [blame] | 1120 | (cur_drv->flags & FDISK_DBL_SIDES) != 0) { |
Pavel Hrdina | 6be01b1 | 2012-06-22 12:33:54 +0200 | [diff] [blame] | 1121 | new_head = 1; |
blueswir1 | 746d6de | 2008-04-29 16:13:36 +0000 | [diff] [blame] | 1122 | } else { |
Pavel Hrdina | 6be01b1 | 2012-06-22 12:33:54 +0200 | [diff] [blame] | 1123 | new_head = 0; |
| 1124 | new_track++; |
Hervé Poussineau | c5139bd | 2012-09-20 22:50:17 +0200 | [diff] [blame] | 1125 | fdctrl->status0 |= FD_SR0_SEEK; |
Pavel Hrdina | 6be01b1 | 2012-06-22 12:33:54 +0200 | [diff] [blame] | 1126 | if ((cur_drv->flags & FDISK_DBL_SIDES) == 0) { |
| 1127 | ret = 0; |
| 1128 | } |
blueswir1 | 746d6de | 2008-04-29 16:13:36 +0000 | [diff] [blame] | 1129 | } |
| 1130 | } else { |
Hervé Poussineau | c5139bd | 2012-09-20 22:50:17 +0200 | [diff] [blame] | 1131 | fdctrl->status0 |= FD_SR0_SEEK; |
Pavel Hrdina | 6be01b1 | 2012-06-22 12:33:54 +0200 | [diff] [blame] | 1132 | new_track++; |
| 1133 | ret = 0; |
blueswir1 | 746d6de | 2008-04-29 16:13:36 +0000 | [diff] [blame] | 1134 | } |
Pavel Hrdina | 6be01b1 | 2012-06-22 12:33:54 +0200 | [diff] [blame] | 1135 | if (ret == 1) { |
| 1136 | FLOPPY_DPRINTF("seek to next track (%d %02x %02x => %d)\n", |
| 1137 | new_head, new_track, new_sect, fd_sector(cur_drv)); |
| 1138 | } |
blueswir1 | 746d6de | 2008-04-29 16:13:36 +0000 | [diff] [blame] | 1139 | } else { |
Pavel Hrdina | 6be01b1 | 2012-06-22 12:33:54 +0200 | [diff] [blame] | 1140 | new_sect++; |
blueswir1 | 746d6de | 2008-04-29 16:13:36 +0000 | [diff] [blame] | 1141 | } |
Pavel Hrdina | 6be01b1 | 2012-06-22 12:33:54 +0200 | [diff] [blame] | 1142 | fd_seek(cur_drv, new_head, new_track, new_sect, 1); |
| 1143 | return ret; |
blueswir1 | 746d6de | 2008-04-29 16:13:36 +0000 | [diff] [blame] | 1144 | } |
| 1145 | |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1146 | /* Callback for transfer end (stop or abort) */ |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1147 | static void fdctrl_stop_transfer(FDCtrl *fdctrl, uint8_t status0, |
| 1148 | uint8_t status1, uint8_t status2) |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1149 | { |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1150 | FDrive *cur_drv; |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1151 | cur_drv = get_cur_drv(fdctrl); |
Hervé Poussineau | 075f553 | 2012-09-20 23:07:53 +0200 | [diff] [blame] | 1152 | |
| 1153 | fdctrl->status0 &= ~(FD_SR0_DS0 | FD_SR0_DS1 | FD_SR0_HEAD); |
| 1154 | fdctrl->status0 |= GET_CUR_DRV(fdctrl); |
| 1155 | if (cur_drv->head) { |
| 1156 | fdctrl->status0 |= FD_SR0_HEAD; |
| 1157 | } |
| 1158 | fdctrl->status0 |= status0; |
Pavel Hrdina | 2fee008 | 2012-06-22 12:33:55 +0200 | [diff] [blame] | 1159 | |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1160 | FLOPPY_DPRINTF("transfer status: %02x %02x %02x (%02x)\n", |
Pavel Hrdina | 2fee008 | 2012-06-22 12:33:55 +0200 | [diff] [blame] | 1161 | status0, status1, status2, fdctrl->status0); |
| 1162 | fdctrl->fifo[0] = fdctrl->status0; |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1163 | fdctrl->fifo[1] = status1; |
| 1164 | fdctrl->fifo[2] = status2; |
| 1165 | fdctrl->fifo[3] = cur_drv->track; |
| 1166 | fdctrl->fifo[4] = cur_drv->head; |
| 1167 | fdctrl->fifo[5] = cur_drv->sect; |
| 1168 | fdctrl->fifo[6] = FD_SECTOR_SC; |
| 1169 | fdctrl->data_dir = FD_DIR_READ; |
blueswir1 | 368df94 | 2008-04-29 16:15:12 +0000 | [diff] [blame] | 1170 | if (!(fdctrl->msr & FD_MSR_NONDMA)) { |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1171 | DMA_release_DREQ(fdctrl->dma_chann); |
bellard | ed5fd2c | 2004-05-08 13:14:18 +0000 | [diff] [blame] | 1172 | } |
blueswir1 | b9b3d22 | 2008-04-29 16:16:30 +0000 | [diff] [blame] | 1173 | fdctrl->msr |= FD_MSR_RQM | FD_MSR_DIO; |
blueswir1 | 368df94 | 2008-04-29 16:15:12 +0000 | [diff] [blame] | 1174 | fdctrl->msr &= ~FD_MSR_NONDMA; |
Kevin Wolf | 34abf9a | 2012-09-03 23:46:54 +0000 | [diff] [blame] | 1175 | |
| 1176 | fdctrl_set_fifo(fdctrl, 7); |
Hervé Poussineau | d497d53 | 2012-08-19 10:21:14 +0200 | [diff] [blame] | 1177 | fdctrl_raise_irq(fdctrl); |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1178 | } |
| 1179 | |
| 1180 | /* Prepare a data transfer (either DMA or FIFO) */ |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1181 | static void fdctrl_start_transfer(FDCtrl *fdctrl, int direction) |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1182 | { |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1183 | FDrive *cur_drv; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1184 | uint8_t kh, kt, ks; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1185 | |
blueswir1 | cefec4f | 2008-04-29 16:18:58 +0000 | [diff] [blame] | 1186 | SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK); |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1187 | cur_drv = get_cur_drv(fdctrl); |
| 1188 | kt = fdctrl->fifo[2]; |
| 1189 | kh = fdctrl->fifo[3]; |
| 1190 | ks = fdctrl->fifo[4]; |
bellard | 4b19ec0 | 2004-10-09 16:44:33 +0000 | [diff] [blame] | 1191 | FLOPPY_DPRINTF("Start transfer at %d %d %02x %02x (%d)\n", |
blueswir1 | cefec4f | 2008-04-29 16:18:58 +0000 | [diff] [blame] | 1192 | GET_CUR_DRV(fdctrl), kh, kt, ks, |
Hervé Poussineau | 0838827 | 2012-02-06 22:29:02 +0100 | [diff] [blame] | 1193 | fd_sector_calc(kh, kt, ks, cur_drv->last_sect, |
| 1194 | NUM_SIDES(cur_drv))); |
blueswir1 | 7737052 | 2008-04-29 16:17:08 +0000 | [diff] [blame] | 1195 | switch (fd_seek(cur_drv, kh, kt, ks, fdctrl->config & FD_CONFIG_EIS)) { |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1196 | case 2: |
| 1197 | /* sect too big */ |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 1198 | fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, 0x00, 0x00); |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1199 | fdctrl->fifo[3] = kt; |
| 1200 | fdctrl->fifo[4] = kh; |
| 1201 | fdctrl->fifo[5] = ks; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1202 | return; |
| 1203 | case 3: |
| 1204 | /* track too big */ |
blueswir1 | 7737052 | 2008-04-29 16:17:08 +0000 | [diff] [blame] | 1205 | fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, FD_SR1_EC, 0x00); |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1206 | fdctrl->fifo[3] = kt; |
| 1207 | fdctrl->fifo[4] = kh; |
| 1208 | fdctrl->fifo[5] = ks; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1209 | return; |
| 1210 | case 4: |
| 1211 | /* No seek enabled */ |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 1212 | fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, 0x00, 0x00); |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1213 | fdctrl->fifo[3] = kt; |
| 1214 | fdctrl->fifo[4] = kh; |
| 1215 | fdctrl->fifo[5] = ks; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1216 | return; |
| 1217 | case 1: |
Hervé Poussineau | d6ed4e2 | 2012-09-20 23:01:58 +0200 | [diff] [blame] | 1218 | fdctrl->status0 |= FD_SR0_SEEK; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1219 | break; |
| 1220 | default: |
| 1221 | break; |
| 1222 | } |
blueswir1 | b9b3d22 | 2008-04-29 16:16:30 +0000 | [diff] [blame] | 1223 | |
Hervé Poussineau | 844f65d | 2012-02-06 22:29:10 +0100 | [diff] [blame] | 1224 | /* Check the data rate. If the programmed data rate does not match |
| 1225 | * the currently inserted medium, the operation has to fail. */ |
| 1226 | if (fdctrl->check_media_rate && |
| 1227 | (fdctrl->dsr & FD_DSR_DRATEMASK) != cur_drv->media_rate) { |
| 1228 | FLOPPY_DPRINTF("data rate mismatch (fdc=%d, media=%d)\n", |
| 1229 | fdctrl->dsr & FD_DSR_DRATEMASK, cur_drv->media_rate); |
| 1230 | fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, FD_SR1_MA, 0x00); |
| 1231 | fdctrl->fifo[3] = kt; |
| 1232 | fdctrl->fifo[4] = kh; |
| 1233 | fdctrl->fifo[5] = ks; |
| 1234 | return; |
| 1235 | } |
| 1236 | |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1237 | /* Set the FIFO state */ |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1238 | fdctrl->data_dir = direction; |
| 1239 | fdctrl->data_pos = 0; |
Hervé Poussineau | 27c86e2 | 2012-08-19 22:04:43 +0200 | [diff] [blame] | 1240 | assert(fdctrl->msr & FD_MSR_CMDBUSY); |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1241 | if (fdctrl->fifo[0] & 0x80) |
| 1242 | fdctrl->data_state |= FD_STATE_MULTI; |
| 1243 | else |
| 1244 | fdctrl->data_state &= ~FD_STATE_MULTI; |
Hervé Poussineau | c83f97b | 2012-08-20 13:50:34 +0200 | [diff] [blame] | 1245 | if (fdctrl->fifo[5] == 0) { |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1246 | fdctrl->data_len = fdctrl->fifo[8]; |
| 1247 | } else { |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 1248 | int tmp; |
ths | 3bcb80f | 2006-12-10 23:07:39 +0000 | [diff] [blame] | 1249 | fdctrl->data_len = 128 << (fdctrl->fifo[5] > 7 ? 7 : fdctrl->fifo[5]); |
blueswir1 | 771effe | 2008-05-01 19:05:12 +0000 | [diff] [blame] | 1250 | tmp = (fdctrl->fifo[6] - ks + 1); |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1251 | if (fdctrl->fifo[0] & 0x80) |
blueswir1 | 771effe | 2008-05-01 19:05:12 +0000 | [diff] [blame] | 1252 | tmp += fdctrl->fifo[6]; |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 1253 | fdctrl->data_len *= tmp; |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1254 | } |
bellard | 890fa6b | 2004-10-07 23:10:29 +0000 | [diff] [blame] | 1255 | fdctrl->eot = fdctrl->fifo[6]; |
blueswir1 | 368df94 | 2008-04-29 16:15:12 +0000 | [diff] [blame] | 1256 | if (fdctrl->dor & FD_DOR_DMAEN) { |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1257 | int dma_mode; |
| 1258 | /* DMA transfer are enabled. Check if DMA channel is well programmed */ |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1259 | dma_mode = DMA_get_channel_mode(fdctrl->dma_chann); |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1260 | dma_mode = (dma_mode >> 2) & 3; |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1261 | FLOPPY_DPRINTF("dma_mode=%d direction=%d (%d - %d)\n", |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 1262 | dma_mode, direction, |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1263 | (128 << fdctrl->fifo[5]) * |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 1264 | (cur_drv->last_sect - ks + 1), fdctrl->data_len); |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1265 | if (((direction == FD_DIR_SCANE || direction == FD_DIR_SCANL || |
| 1266 | direction == FD_DIR_SCANH) && dma_mode == 0) || |
| 1267 | (direction == FD_DIR_WRITE && dma_mode == 2) || |
Hervé Poussineau | 7ea004e | 2012-09-18 23:04:10 +0200 | [diff] [blame] | 1268 | (direction == FD_DIR_READ && dma_mode == 1) || |
| 1269 | (direction == FD_DIR_VERIFY)) { |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1270 | /* No access is allowed until DMA transfer has completed */ |
blueswir1 | b9b3d22 | 2008-04-29 16:16:30 +0000 | [diff] [blame] | 1271 | fdctrl->msr &= ~FD_MSR_RQM; |
Hervé Poussineau | 7ea004e | 2012-09-18 23:04:10 +0200 | [diff] [blame] | 1272 | if (direction != FD_DIR_VERIFY) { |
| 1273 | /* Now, we just have to wait for the DMA controller to |
| 1274 | * recall us... |
| 1275 | */ |
| 1276 | DMA_hold_DREQ(fdctrl->dma_chann); |
| 1277 | DMA_schedule(fdctrl->dma_chann); |
| 1278 | } else { |
| 1279 | /* Start transfer */ |
| 1280 | fdctrl_transfer_handler(fdctrl, fdctrl->dma_chann, 0, |
| 1281 | fdctrl->data_len); |
| 1282 | } |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1283 | return; |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1284 | } else { |
Blue Swirl | cced7a1 | 2012-06-03 17:16:14 +0000 | [diff] [blame] | 1285 | FLOPPY_DPRINTF("bad dma_mode=%d direction=%d\n", dma_mode, |
| 1286 | direction); |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1287 | } |
| 1288 | } |
| 1289 | FLOPPY_DPRINTF("start non-DMA transfer\n"); |
blueswir1 | 368df94 | 2008-04-29 16:15:12 +0000 | [diff] [blame] | 1290 | fdctrl->msr |= FD_MSR_NONDMA; |
blueswir1 | b9b3d22 | 2008-04-29 16:16:30 +0000 | [diff] [blame] | 1291 | if (direction != FD_DIR_WRITE) |
| 1292 | fdctrl->msr |= FD_MSR_DIO; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1293 | /* IO based transfer: calculate len */ |
Hervé Poussineau | d497d53 | 2012-08-19 10:21:14 +0200 | [diff] [blame] | 1294 | fdctrl_raise_irq(fdctrl); |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1295 | } |
| 1296 | |
| 1297 | /* Prepare a transfer of deleted data */ |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1298 | static void fdctrl_start_transfer_del(FDCtrl *fdctrl, int direction) |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1299 | { |
Blue Swirl | cced7a1 | 2012-06-03 17:16:14 +0000 | [diff] [blame] | 1300 | qemu_log_mask(LOG_UNIMP, "fdctrl_start_transfer_del() unimplemented\n"); |
blueswir1 | 7737052 | 2008-04-29 16:17:08 +0000 | [diff] [blame] | 1301 | |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1302 | /* We don't handle deleted data, |
| 1303 | * so we don't return *ANYTHING* |
| 1304 | */ |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 1305 | fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM | FD_SR0_SEEK, 0x00, 0x00); |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1306 | } |
| 1307 | |
| 1308 | /* handlers for DMA transfers */ |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 1309 | static int fdctrl_transfer_handler (void *opaque, int nchan, |
| 1310 | int dma_pos, int dma_len) |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1311 | { |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1312 | FDCtrl *fdctrl; |
| 1313 | FDrive *cur_drv; |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1314 | int len, start_pos, rel_pos; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1315 | uint8_t status0 = 0x00, status1 = 0x00, status2 = 0x00; |
| 1316 | |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1317 | fdctrl = opaque; |
blueswir1 | b9b3d22 | 2008-04-29 16:16:30 +0000 | [diff] [blame] | 1318 | if (fdctrl->msr & FD_MSR_RQM) { |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1319 | FLOPPY_DPRINTF("Not in DMA transfer mode !\n"); |
| 1320 | return 0; |
| 1321 | } |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1322 | cur_drv = get_cur_drv(fdctrl); |
| 1323 | if (fdctrl->data_dir == FD_DIR_SCANE || fdctrl->data_dir == FD_DIR_SCANL || |
| 1324 | fdctrl->data_dir == FD_DIR_SCANH) |
blueswir1 | 7737052 | 2008-04-29 16:17:08 +0000 | [diff] [blame] | 1325 | status2 = FD_SR2_SNS; |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 1326 | if (dma_len > fdctrl->data_len) |
| 1327 | dma_len = fdctrl->data_len; |
bellard | 890fa6b | 2004-10-07 23:10:29 +0000 | [diff] [blame] | 1328 | if (cur_drv->bs == NULL) { |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 1329 | if (fdctrl->data_dir == FD_DIR_WRITE) |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 1330 | fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM | FD_SR0_SEEK, 0x00, 0x00); |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 1331 | else |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 1332 | fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, 0x00, 0x00); |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 1333 | len = 0; |
bellard | 890fa6b | 2004-10-07 23:10:29 +0000 | [diff] [blame] | 1334 | goto transfer_error; |
| 1335 | } |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1336 | rel_pos = fdctrl->data_pos % FD_SECTOR_LEN; |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 1337 | for (start_pos = fdctrl->data_pos; fdctrl->data_pos < dma_len;) { |
| 1338 | len = dma_len - fdctrl->data_pos; |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1339 | if (len + rel_pos > FD_SECTOR_LEN) |
| 1340 | len = FD_SECTOR_LEN - rel_pos; |
bellard | 6f7e9ae | 2005-03-13 09:43:36 +0000 | [diff] [blame] | 1341 | FLOPPY_DPRINTF("copy %d bytes (%d %d %d) %d pos %d %02x " |
| 1342 | "(%d-0x%08x 0x%08x)\n", len, dma_len, fdctrl->data_pos, |
blueswir1 | cefec4f | 2008-04-29 16:18:58 +0000 | [diff] [blame] | 1343 | fdctrl->data_len, GET_CUR_DRV(fdctrl), cur_drv->head, |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1344 | cur_drv->track, cur_drv->sect, fd_sector(cur_drv), |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 1345 | fd_sector(cur_drv) * FD_SECTOR_LEN); |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1346 | if (fdctrl->data_dir != FD_DIR_WRITE || |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 1347 | len < FD_SECTOR_LEN || rel_pos != 0) { |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1348 | /* READ & SCAN commands and realign to a sector for WRITE */ |
| 1349 | if (bdrv_read(cur_drv->bs, fd_sector(cur_drv), |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 1350 | fdctrl->fifo, 1) < 0) { |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1351 | FLOPPY_DPRINTF("Floppy: error getting sector %d\n", |
| 1352 | fd_sector(cur_drv)); |
| 1353 | /* Sure, image size is too small... */ |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1354 | memset(fdctrl->fifo, 0, FD_SECTOR_LEN); |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1355 | } |
bellard | 890fa6b | 2004-10-07 23:10:29 +0000 | [diff] [blame] | 1356 | } |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 1357 | switch (fdctrl->data_dir) { |
| 1358 | case FD_DIR_READ: |
| 1359 | /* READ commands */ |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 1360 | DMA_write_memory (nchan, fdctrl->fifo + rel_pos, |
| 1361 | fdctrl->data_pos, len); |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 1362 | break; |
| 1363 | case FD_DIR_WRITE: |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1364 | /* WRITE commands */ |
Hervé Poussineau | 8510854 | 2012-02-06 22:29:05 +0100 | [diff] [blame] | 1365 | if (cur_drv->ro) { |
| 1366 | /* Handle readonly medium early, no need to do DMA, touch the |
| 1367 | * LED or attempt any writes. A real floppy doesn't attempt |
| 1368 | * to write to readonly media either. */ |
| 1369 | fdctrl_stop_transfer(fdctrl, |
| 1370 | FD_SR0_ABNTERM | FD_SR0_SEEK, FD_SR1_NW, |
| 1371 | 0x00); |
| 1372 | goto transfer_error; |
| 1373 | } |
| 1374 | |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 1375 | DMA_read_memory (nchan, fdctrl->fifo + rel_pos, |
| 1376 | fdctrl->data_pos, len); |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1377 | if (bdrv_write(cur_drv->bs, fd_sector(cur_drv), |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 1378 | fdctrl->fifo, 1) < 0) { |
Blue Swirl | cced7a1 | 2012-06-03 17:16:14 +0000 | [diff] [blame] | 1379 | FLOPPY_DPRINTF("error writing sector %d\n", |
| 1380 | fd_sector(cur_drv)); |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 1381 | fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM | FD_SR0_SEEK, 0x00, 0x00); |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1382 | goto transfer_error; |
bellard | 890fa6b | 2004-10-07 23:10:29 +0000 | [diff] [blame] | 1383 | } |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 1384 | break; |
Hervé Poussineau | 7ea004e | 2012-09-18 23:04:10 +0200 | [diff] [blame] | 1385 | case FD_DIR_VERIFY: |
| 1386 | /* VERIFY commands */ |
| 1387 | break; |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 1388 | default: |
| 1389 | /* SCAN commands */ |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1390 | { |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 1391 | uint8_t tmpbuf[FD_SECTOR_LEN]; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1392 | int ret; |
bellard | 85571bc | 2004-11-07 18:04:02 +0000 | [diff] [blame] | 1393 | DMA_read_memory (nchan, tmpbuf, fdctrl->data_pos, len); |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1394 | ret = memcmp(tmpbuf, fdctrl->fifo + rel_pos, len); |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1395 | if (ret == 0) { |
blueswir1 | 7737052 | 2008-04-29 16:17:08 +0000 | [diff] [blame] | 1396 | status2 = FD_SR2_SEH; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1397 | goto end_transfer; |
| 1398 | } |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1399 | if ((ret < 0 && fdctrl->data_dir == FD_DIR_SCANL) || |
| 1400 | (ret > 0 && fdctrl->data_dir == FD_DIR_SCANH)) { |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1401 | status2 = 0x00; |
| 1402 | goto end_transfer; |
| 1403 | } |
| 1404 | } |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 1405 | break; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1406 | } |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 1407 | fdctrl->data_pos += len; |
| 1408 | rel_pos = fdctrl->data_pos % FD_SECTOR_LEN; |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1409 | if (rel_pos == 0) { |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1410 | /* Seek to next sector */ |
blueswir1 | 746d6de | 2008-04-29 16:13:36 +0000 | [diff] [blame] | 1411 | if (!fdctrl_seek_to_next_sect(fdctrl, cur_drv)) |
| 1412 | break; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1413 | } |
| 1414 | } |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 1415 | end_transfer: |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1416 | len = fdctrl->data_pos - start_pos; |
| 1417 | FLOPPY_DPRINTF("end transfer %d %d %d\n", |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 1418 | fdctrl->data_pos, len, fdctrl->data_len); |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1419 | if (fdctrl->data_dir == FD_DIR_SCANE || |
| 1420 | fdctrl->data_dir == FD_DIR_SCANL || |
| 1421 | fdctrl->data_dir == FD_DIR_SCANH) |
blueswir1 | 7737052 | 2008-04-29 16:17:08 +0000 | [diff] [blame] | 1422 | status2 = FD_SR2_SEH; |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1423 | fdctrl->data_len -= len; |
bellard | 890fa6b | 2004-10-07 23:10:29 +0000 | [diff] [blame] | 1424 | fdctrl_stop_transfer(fdctrl, status0, status1, status2); |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 1425 | transfer_error: |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1426 | |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1427 | return len; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1428 | } |
| 1429 | |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1430 | /* Data register : 0x05 */ |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1431 | static uint32_t fdctrl_read_data(FDCtrl *fdctrl) |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1432 | { |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1433 | FDrive *cur_drv; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1434 | uint32_t retval = 0; |
blueswir1 | 746d6de | 2008-04-29 16:13:36 +0000 | [diff] [blame] | 1435 | int pos; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1436 | |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1437 | cur_drv = get_cur_drv(fdctrl); |
blueswir1 | b9b3d22 | 2008-04-29 16:16:30 +0000 | [diff] [blame] | 1438 | fdctrl->dsr &= ~FD_DSR_PWRDOWN; |
| 1439 | if (!(fdctrl->msr & FD_MSR_RQM) || !(fdctrl->msr & FD_MSR_DIO)) { |
Blue Swirl | cced7a1 | 2012-06-03 17:16:14 +0000 | [diff] [blame] | 1440 | FLOPPY_DPRINTF("error: controller not ready for reading\n"); |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1441 | return 0; |
| 1442 | } |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1443 | pos = fdctrl->data_pos; |
blueswir1 | 368df94 | 2008-04-29 16:15:12 +0000 | [diff] [blame] | 1444 | if (fdctrl->msr & FD_MSR_NONDMA) { |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1445 | pos %= FD_SECTOR_LEN; |
| 1446 | if (pos == 0) { |
blueswir1 | 746d6de | 2008-04-29 16:13:36 +0000 | [diff] [blame] | 1447 | if (fdctrl->data_pos != 0) |
| 1448 | if (!fdctrl_seek_to_next_sect(fdctrl, cur_drv)) { |
| 1449 | FLOPPY_DPRINTF("error seeking to next sector %d\n", |
| 1450 | fd_sector(cur_drv)); |
| 1451 | return 0; |
| 1452 | } |
blueswir1 | 7737052 | 2008-04-29 16:17:08 +0000 | [diff] [blame] | 1453 | if (bdrv_read(cur_drv->bs, fd_sector(cur_drv), fdctrl->fifo, 1) < 0) { |
| 1454 | FLOPPY_DPRINTF("error getting sector %d\n", |
| 1455 | fd_sector(cur_drv)); |
| 1456 | /* Sure, image size is too small... */ |
| 1457 | memset(fdctrl->fifo, 0, FD_SECTOR_LEN); |
| 1458 | } |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1459 | } |
| 1460 | } |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1461 | retval = fdctrl->fifo[pos]; |
| 1462 | if (++fdctrl->data_pos == fdctrl->data_len) { |
| 1463 | fdctrl->data_pos = 0; |
bellard | 890fa6b | 2004-10-07 23:10:29 +0000 | [diff] [blame] | 1464 | /* Switch from transfer mode to status mode |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1465 | * then from status mode to command mode |
| 1466 | */ |
blueswir1 | 368df94 | 2008-04-29 16:15:12 +0000 | [diff] [blame] | 1467 | if (fdctrl->msr & FD_MSR_NONDMA) { |
Hervé Poussineau | c5139bd | 2012-09-20 22:50:17 +0200 | [diff] [blame] | 1468 | fdctrl_stop_transfer(fdctrl, 0x00, 0x00, 0x00); |
bellard | ed5fd2c | 2004-05-08 13:14:18 +0000 | [diff] [blame] | 1469 | } else { |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1470 | fdctrl_reset_fifo(fdctrl); |
bellard | ed5fd2c | 2004-05-08 13:14:18 +0000 | [diff] [blame] | 1471 | fdctrl_reset_irq(fdctrl); |
| 1472 | } |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1473 | } |
| 1474 | FLOPPY_DPRINTF("data register: 0x%02x\n", retval); |
| 1475 | |
| 1476 | return retval; |
| 1477 | } |
| 1478 | |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1479 | static void fdctrl_format_sector(FDCtrl *fdctrl) |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1480 | { |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1481 | FDrive *cur_drv; |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1482 | uint8_t kh, kt, ks; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1483 | |
blueswir1 | cefec4f | 2008-04-29 16:18:58 +0000 | [diff] [blame] | 1484 | SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK); |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1485 | cur_drv = get_cur_drv(fdctrl); |
| 1486 | kt = fdctrl->fifo[6]; |
| 1487 | kh = fdctrl->fifo[7]; |
| 1488 | ks = fdctrl->fifo[8]; |
| 1489 | FLOPPY_DPRINTF("format sector at %d %d %02x %02x (%d)\n", |
blueswir1 | cefec4f | 2008-04-29 16:18:58 +0000 | [diff] [blame] | 1490 | GET_CUR_DRV(fdctrl), kh, kt, ks, |
Hervé Poussineau | 0838827 | 2012-02-06 22:29:02 +0100 | [diff] [blame] | 1491 | fd_sector_calc(kh, kt, ks, cur_drv->last_sect, |
| 1492 | NUM_SIDES(cur_drv))); |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 1493 | switch (fd_seek(cur_drv, kh, kt, ks, fdctrl->config & FD_CONFIG_EIS)) { |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1494 | case 2: |
| 1495 | /* sect too big */ |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 1496 | fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, 0x00, 0x00); |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1497 | fdctrl->fifo[3] = kt; |
| 1498 | fdctrl->fifo[4] = kh; |
| 1499 | fdctrl->fifo[5] = ks; |
| 1500 | return; |
| 1501 | case 3: |
| 1502 | /* track too big */ |
blueswir1 | 7737052 | 2008-04-29 16:17:08 +0000 | [diff] [blame] | 1503 | fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, FD_SR1_EC, 0x00); |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1504 | fdctrl->fifo[3] = kt; |
| 1505 | fdctrl->fifo[4] = kh; |
| 1506 | fdctrl->fifo[5] = ks; |
| 1507 | return; |
| 1508 | case 4: |
| 1509 | /* No seek enabled */ |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 1510 | fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, 0x00, 0x00); |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1511 | fdctrl->fifo[3] = kt; |
| 1512 | fdctrl->fifo[4] = kh; |
| 1513 | fdctrl->fifo[5] = ks; |
| 1514 | return; |
| 1515 | case 1: |
Hervé Poussineau | cd30b53 | 2012-09-20 23:11:58 +0200 | [diff] [blame] | 1516 | fdctrl->status0 |= FD_SR0_SEEK; |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1517 | break; |
| 1518 | default: |
| 1519 | break; |
| 1520 | } |
| 1521 | memset(fdctrl->fifo, 0, FD_SECTOR_LEN); |
| 1522 | if (cur_drv->bs == NULL || |
| 1523 | bdrv_write(cur_drv->bs, fd_sector(cur_drv), fdctrl->fifo, 1) < 0) { |
Blue Swirl | cced7a1 | 2012-06-03 17:16:14 +0000 | [diff] [blame] | 1524 | FLOPPY_DPRINTF("error formatting sector %d\n", fd_sector(cur_drv)); |
blueswir1 | 9fea808 | 2008-02-29 19:24:00 +0000 | [diff] [blame] | 1525 | fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM | FD_SR0_SEEK, 0x00, 0x00); |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1526 | } else { |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 1527 | if (cur_drv->sect == cur_drv->last_sect) { |
| 1528 | fdctrl->data_state &= ~FD_STATE_FORMAT; |
| 1529 | /* Last sector done */ |
Hervé Poussineau | cd30b53 | 2012-09-20 23:11:58 +0200 | [diff] [blame] | 1530 | fdctrl_stop_transfer(fdctrl, 0x00, 0x00, 0x00); |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 1531 | } else { |
| 1532 | /* More to do */ |
| 1533 | fdctrl->data_pos = 0; |
| 1534 | fdctrl->data_len = 4; |
| 1535 | } |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1536 | } |
| 1537 | } |
| 1538 | |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1539 | static void fdctrl_handle_lock(FDCtrl *fdctrl, int direction) |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1540 | { |
| 1541 | fdctrl->lock = (fdctrl->fifo[0] & 0x80) ? 1 : 0; |
| 1542 | fdctrl->fifo[0] = fdctrl->lock << 4; |
Kevin Wolf | 34abf9a | 2012-09-03 23:46:54 +0000 | [diff] [blame] | 1543 | fdctrl_set_fifo(fdctrl, 1); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1544 | } |
| 1545 | |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1546 | static void fdctrl_handle_dumpreg(FDCtrl *fdctrl, int direction) |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1547 | { |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1548 | FDrive *cur_drv = get_cur_drv(fdctrl); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1549 | |
| 1550 | /* Drives position */ |
| 1551 | fdctrl->fifo[0] = drv0(fdctrl)->track; |
| 1552 | fdctrl->fifo[1] = drv1(fdctrl)->track; |
blueswir1 | 78ae820 | 2008-04-29 16:18:26 +0000 | [diff] [blame] | 1553 | #if MAX_FD == 4 |
| 1554 | fdctrl->fifo[2] = drv2(fdctrl)->track; |
| 1555 | fdctrl->fifo[3] = drv3(fdctrl)->track; |
| 1556 | #else |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1557 | fdctrl->fifo[2] = 0; |
| 1558 | fdctrl->fifo[3] = 0; |
blueswir1 | 78ae820 | 2008-04-29 16:18:26 +0000 | [diff] [blame] | 1559 | #endif |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1560 | /* timers */ |
| 1561 | fdctrl->fifo[4] = fdctrl->timer0; |
blueswir1 | 368df94 | 2008-04-29 16:15:12 +0000 | [diff] [blame] | 1562 | fdctrl->fifo[5] = (fdctrl->timer1 << 1) | (fdctrl->dor & FD_DOR_DMAEN ? 1 : 0); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1563 | fdctrl->fifo[6] = cur_drv->last_sect; |
| 1564 | fdctrl->fifo[7] = (fdctrl->lock << 7) | |
| 1565 | (cur_drv->perpendicular << 2); |
| 1566 | fdctrl->fifo[8] = fdctrl->config; |
| 1567 | fdctrl->fifo[9] = fdctrl->precomp_trk; |
Kevin Wolf | 34abf9a | 2012-09-03 23:46:54 +0000 | [diff] [blame] | 1568 | fdctrl_set_fifo(fdctrl, 10); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1569 | } |
| 1570 | |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1571 | static void fdctrl_handle_version(FDCtrl *fdctrl, int direction) |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1572 | { |
| 1573 | /* Controller's version */ |
| 1574 | fdctrl->fifo[0] = fdctrl->version; |
Kevin Wolf | 34abf9a | 2012-09-03 23:46:54 +0000 | [diff] [blame] | 1575 | fdctrl_set_fifo(fdctrl, 1); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1576 | } |
| 1577 | |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1578 | static void fdctrl_handle_partid(FDCtrl *fdctrl, int direction) |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1579 | { |
| 1580 | fdctrl->fifo[0] = 0x41; /* Stepping 1 */ |
Kevin Wolf | 34abf9a | 2012-09-03 23:46:54 +0000 | [diff] [blame] | 1581 | fdctrl_set_fifo(fdctrl, 1); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1582 | } |
| 1583 | |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1584 | static void fdctrl_handle_restore(FDCtrl *fdctrl, int direction) |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1585 | { |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1586 | FDrive *cur_drv = get_cur_drv(fdctrl); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1587 | |
| 1588 | /* Drives position */ |
| 1589 | drv0(fdctrl)->track = fdctrl->fifo[3]; |
| 1590 | drv1(fdctrl)->track = fdctrl->fifo[4]; |
blueswir1 | 78ae820 | 2008-04-29 16:18:26 +0000 | [diff] [blame] | 1591 | #if MAX_FD == 4 |
| 1592 | drv2(fdctrl)->track = fdctrl->fifo[5]; |
| 1593 | drv3(fdctrl)->track = fdctrl->fifo[6]; |
| 1594 | #endif |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1595 | /* timers */ |
| 1596 | fdctrl->timer0 = fdctrl->fifo[7]; |
| 1597 | fdctrl->timer1 = fdctrl->fifo[8]; |
| 1598 | cur_drv->last_sect = fdctrl->fifo[9]; |
| 1599 | fdctrl->lock = fdctrl->fifo[10] >> 7; |
| 1600 | cur_drv->perpendicular = (fdctrl->fifo[10] >> 2) & 0xF; |
| 1601 | fdctrl->config = fdctrl->fifo[11]; |
| 1602 | fdctrl->precomp_trk = fdctrl->fifo[12]; |
| 1603 | fdctrl->pwrd = fdctrl->fifo[13]; |
| 1604 | fdctrl_reset_fifo(fdctrl); |
| 1605 | } |
| 1606 | |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1607 | static void fdctrl_handle_save(FDCtrl *fdctrl, int direction) |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1608 | { |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1609 | FDrive *cur_drv = get_cur_drv(fdctrl); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1610 | |
| 1611 | fdctrl->fifo[0] = 0; |
| 1612 | fdctrl->fifo[1] = 0; |
| 1613 | /* Drives position */ |
| 1614 | fdctrl->fifo[2] = drv0(fdctrl)->track; |
| 1615 | fdctrl->fifo[3] = drv1(fdctrl)->track; |
blueswir1 | 78ae820 | 2008-04-29 16:18:26 +0000 | [diff] [blame] | 1616 | #if MAX_FD == 4 |
| 1617 | fdctrl->fifo[4] = drv2(fdctrl)->track; |
| 1618 | fdctrl->fifo[5] = drv3(fdctrl)->track; |
| 1619 | #else |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1620 | fdctrl->fifo[4] = 0; |
| 1621 | fdctrl->fifo[5] = 0; |
blueswir1 | 78ae820 | 2008-04-29 16:18:26 +0000 | [diff] [blame] | 1622 | #endif |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1623 | /* timers */ |
| 1624 | fdctrl->fifo[6] = fdctrl->timer0; |
| 1625 | fdctrl->fifo[7] = fdctrl->timer1; |
| 1626 | fdctrl->fifo[8] = cur_drv->last_sect; |
| 1627 | fdctrl->fifo[9] = (fdctrl->lock << 7) | |
| 1628 | (cur_drv->perpendicular << 2); |
| 1629 | fdctrl->fifo[10] = fdctrl->config; |
| 1630 | fdctrl->fifo[11] = fdctrl->precomp_trk; |
| 1631 | fdctrl->fifo[12] = fdctrl->pwrd; |
| 1632 | fdctrl->fifo[13] = 0; |
| 1633 | fdctrl->fifo[14] = 0; |
Kevin Wolf | 34abf9a | 2012-09-03 23:46:54 +0000 | [diff] [blame] | 1634 | fdctrl_set_fifo(fdctrl, 15); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1635 | } |
| 1636 | |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1637 | static void fdctrl_handle_readid(FDCtrl *fdctrl, int direction) |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1638 | { |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1639 | FDrive *cur_drv = get_cur_drv(fdctrl); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1640 | |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1641 | cur_drv->head = (fdctrl->fifo[1] >> 2) & 1; |
| 1642 | qemu_mod_timer(fdctrl->result_timer, |
Paolo Bonzini | 7447545 | 2011-03-11 16:47:48 +0100 | [diff] [blame] | 1643 | qemu_get_clock_ns(vm_clock) + (get_ticks_per_sec() / 50)); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1644 | } |
| 1645 | |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1646 | static void fdctrl_handle_format_track(FDCtrl *fdctrl, int direction) |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1647 | { |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1648 | FDrive *cur_drv; |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1649 | |
blueswir1 | cefec4f | 2008-04-29 16:18:58 +0000 | [diff] [blame] | 1650 | SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1651 | cur_drv = get_cur_drv(fdctrl); |
| 1652 | fdctrl->data_state |= FD_STATE_FORMAT; |
| 1653 | if (fdctrl->fifo[0] & 0x80) |
| 1654 | fdctrl->data_state |= FD_STATE_MULTI; |
| 1655 | else |
| 1656 | fdctrl->data_state &= ~FD_STATE_MULTI; |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1657 | cur_drv->bps = |
| 1658 | fdctrl->fifo[2] > 7 ? 16384 : 128 << fdctrl->fifo[2]; |
| 1659 | #if 0 |
| 1660 | cur_drv->last_sect = |
| 1661 | cur_drv->flags & FDISK_DBL_SIDES ? fdctrl->fifo[3] : |
| 1662 | fdctrl->fifo[3] / 2; |
| 1663 | #else |
| 1664 | cur_drv->last_sect = fdctrl->fifo[3]; |
| 1665 | #endif |
| 1666 | /* TODO: implement format using DMA expected by the Bochs BIOS |
| 1667 | * and Linux fdformat (read 3 bytes per sector via DMA and fill |
| 1668 | * the sector with the specified fill byte |
| 1669 | */ |
| 1670 | fdctrl->data_state &= ~FD_STATE_FORMAT; |
| 1671 | fdctrl_stop_transfer(fdctrl, 0x00, 0x00, 0x00); |
| 1672 | } |
| 1673 | |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1674 | static void fdctrl_handle_specify(FDCtrl *fdctrl, int direction) |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1675 | { |
| 1676 | fdctrl->timer0 = (fdctrl->fifo[1] >> 4) & 0xF; |
| 1677 | fdctrl->timer1 = fdctrl->fifo[2] >> 1; |
blueswir1 | 368df94 | 2008-04-29 16:15:12 +0000 | [diff] [blame] | 1678 | if (fdctrl->fifo[2] & 1) |
| 1679 | fdctrl->dor &= ~FD_DOR_DMAEN; |
| 1680 | else |
| 1681 | fdctrl->dor |= FD_DOR_DMAEN; |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1682 | /* No result back */ |
| 1683 | fdctrl_reset_fifo(fdctrl); |
| 1684 | } |
| 1685 | |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1686 | static void fdctrl_handle_sense_drive_status(FDCtrl *fdctrl, int direction) |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1687 | { |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1688 | FDrive *cur_drv; |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1689 | |
blueswir1 | cefec4f | 2008-04-29 16:18:58 +0000 | [diff] [blame] | 1690 | SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1691 | cur_drv = get_cur_drv(fdctrl); |
| 1692 | cur_drv->head = (fdctrl->fifo[1] >> 2) & 1; |
| 1693 | /* 1 Byte status back */ |
| 1694 | fdctrl->fifo[0] = (cur_drv->ro << 6) | |
| 1695 | (cur_drv->track == 0 ? 0x10 : 0x00) | |
| 1696 | (cur_drv->head << 2) | |
blueswir1 | cefec4f | 2008-04-29 16:18:58 +0000 | [diff] [blame] | 1697 | GET_CUR_DRV(fdctrl) | |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1698 | 0x28; |
Kevin Wolf | 34abf9a | 2012-09-03 23:46:54 +0000 | [diff] [blame] | 1699 | fdctrl_set_fifo(fdctrl, 1); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1700 | } |
| 1701 | |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1702 | static void fdctrl_handle_recalibrate(FDCtrl *fdctrl, int direction) |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1703 | { |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1704 | FDrive *cur_drv; |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1705 | |
blueswir1 | cefec4f | 2008-04-29 16:18:58 +0000 | [diff] [blame] | 1706 | SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1707 | cur_drv = get_cur_drv(fdctrl); |
| 1708 | fd_recalibrate(cur_drv); |
| 1709 | fdctrl_reset_fifo(fdctrl); |
| 1710 | /* Raise Interrupt */ |
Hervé Poussineau | d497d53 | 2012-08-19 10:21:14 +0200 | [diff] [blame] | 1711 | fdctrl->status0 |= FD_SR0_SEEK; |
| 1712 | fdctrl_raise_irq(fdctrl); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1713 | } |
| 1714 | |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1715 | static void fdctrl_handle_sense_interrupt_status(FDCtrl *fdctrl, int direction) |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1716 | { |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1717 | FDrive *cur_drv = get_cur_drv(fdctrl); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1718 | |
Pavel Hrdina | 2fee008 | 2012-06-22 12:33:55 +0200 | [diff] [blame] | 1719 | if (fdctrl->reset_sensei > 0) { |
blueswir1 | f2d81b3 | 2009-01-24 12:09:52 +0000 | [diff] [blame] | 1720 | fdctrl->fifo[0] = |
| 1721 | FD_SR0_RDYCHG + FD_RESET_SENSEI_COUNT - fdctrl->reset_sensei; |
| 1722 | fdctrl->reset_sensei--; |
Pavel Hrdina | 2fee008 | 2012-06-22 12:33:55 +0200 | [diff] [blame] | 1723 | } else if (!(fdctrl->sra & FD_SRA_INTPEND)) { |
| 1724 | fdctrl->fifo[0] = FD_SR0_INVCMD; |
Kevin Wolf | 34abf9a | 2012-09-03 23:46:54 +0000 | [diff] [blame] | 1725 | fdctrl_set_fifo(fdctrl, 1); |
Pavel Hrdina | 2fee008 | 2012-06-22 12:33:55 +0200 | [diff] [blame] | 1726 | return; |
blueswir1 | f2d81b3 | 2009-01-24 12:09:52 +0000 | [diff] [blame] | 1727 | } else { |
blueswir1 | f2d81b3 | 2009-01-24 12:09:52 +0000 | [diff] [blame] | 1728 | fdctrl->fifo[0] = |
Pavel Hrdina | 2fee008 | 2012-06-22 12:33:55 +0200 | [diff] [blame] | 1729 | (fdctrl->status0 & ~(FD_SR0_HEAD | FD_SR0_DS1 | FD_SR0_DS0)) |
| 1730 | | GET_CUR_DRV(fdctrl); |
blueswir1 | f2d81b3 | 2009-01-24 12:09:52 +0000 | [diff] [blame] | 1731 | } |
| 1732 | |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1733 | fdctrl->fifo[1] = cur_drv->track; |
Kevin Wolf | 34abf9a | 2012-09-03 23:46:54 +0000 | [diff] [blame] | 1734 | fdctrl_set_fifo(fdctrl, 2); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1735 | fdctrl_reset_irq(fdctrl); |
blueswir1 | 7737052 | 2008-04-29 16:17:08 +0000 | [diff] [blame] | 1736 | fdctrl->status0 = FD_SR0_RDYCHG; |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1737 | } |
| 1738 | |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1739 | static void fdctrl_handle_seek(FDCtrl *fdctrl, int direction) |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1740 | { |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1741 | FDrive *cur_drv; |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1742 | |
blueswir1 | cefec4f | 2008-04-29 16:18:58 +0000 | [diff] [blame] | 1743 | SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1744 | cur_drv = get_cur_drv(fdctrl); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1745 | fdctrl_reset_fifo(fdctrl); |
Hervé Poussineau | b072a3c | 2012-02-06 22:29:11 +0100 | [diff] [blame] | 1746 | /* The seek command just sends step pulses to the drive and doesn't care if |
| 1747 | * there is a medium inserted of if it's banging the head against the drive. |
| 1748 | */ |
Pavel Hrdina | 6be01b1 | 2012-06-22 12:33:54 +0200 | [diff] [blame] | 1749 | fd_seek(cur_drv, cur_drv->head, fdctrl->fifo[2], cur_drv->sect, 1); |
Hervé Poussineau | b072a3c | 2012-02-06 22:29:11 +0100 | [diff] [blame] | 1750 | /* Raise Interrupt */ |
Hervé Poussineau | d497d53 | 2012-08-19 10:21:14 +0200 | [diff] [blame] | 1751 | fdctrl->status0 |= FD_SR0_SEEK; |
| 1752 | fdctrl_raise_irq(fdctrl); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1753 | } |
| 1754 | |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1755 | static void fdctrl_handle_perpendicular_mode(FDCtrl *fdctrl, int direction) |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1756 | { |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1757 | FDrive *cur_drv = get_cur_drv(fdctrl); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1758 | |
| 1759 | if (fdctrl->fifo[1] & 0x80) |
| 1760 | cur_drv->perpendicular = fdctrl->fifo[1] & 0x7; |
| 1761 | /* No result back */ |
blueswir1 | 1c346df | 2008-04-29 16:15:53 +0000 | [diff] [blame] | 1762 | fdctrl_reset_fifo(fdctrl); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1763 | } |
| 1764 | |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1765 | static void fdctrl_handle_configure(FDCtrl *fdctrl, int direction) |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1766 | { |
| 1767 | fdctrl->config = fdctrl->fifo[2]; |
| 1768 | fdctrl->precomp_trk = fdctrl->fifo[3]; |
| 1769 | /* No result back */ |
| 1770 | fdctrl_reset_fifo(fdctrl); |
| 1771 | } |
| 1772 | |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1773 | static void fdctrl_handle_powerdown_mode(FDCtrl *fdctrl, int direction) |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1774 | { |
| 1775 | fdctrl->pwrd = fdctrl->fifo[1]; |
| 1776 | fdctrl->fifo[0] = fdctrl->fifo[1]; |
Kevin Wolf | 34abf9a | 2012-09-03 23:46:54 +0000 | [diff] [blame] | 1777 | fdctrl_set_fifo(fdctrl, 1); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1778 | } |
| 1779 | |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1780 | static void fdctrl_handle_option(FDCtrl *fdctrl, int direction) |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1781 | { |
| 1782 | /* No result back */ |
| 1783 | fdctrl_reset_fifo(fdctrl); |
| 1784 | } |
| 1785 | |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1786 | static void fdctrl_handle_drive_specification_command(FDCtrl *fdctrl, int direction) |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1787 | { |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1788 | FDrive *cur_drv = get_cur_drv(fdctrl); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1789 | |
| 1790 | if (fdctrl->fifo[fdctrl->data_pos - 1] & 0x80) { |
| 1791 | /* Command parameters done */ |
| 1792 | if (fdctrl->fifo[fdctrl->data_pos - 1] & 0x40) { |
| 1793 | fdctrl->fifo[0] = fdctrl->fifo[1]; |
| 1794 | fdctrl->fifo[2] = 0; |
| 1795 | fdctrl->fifo[3] = 0; |
Kevin Wolf | 34abf9a | 2012-09-03 23:46:54 +0000 | [diff] [blame] | 1796 | fdctrl_set_fifo(fdctrl, 4); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1797 | } else { |
| 1798 | fdctrl_reset_fifo(fdctrl); |
| 1799 | } |
| 1800 | } else if (fdctrl->data_len > 7) { |
| 1801 | /* ERROR */ |
| 1802 | fdctrl->fifo[0] = 0x80 | |
blueswir1 | cefec4f | 2008-04-29 16:18:58 +0000 | [diff] [blame] | 1803 | (cur_drv->head << 2) | GET_CUR_DRV(fdctrl); |
Kevin Wolf | 34abf9a | 2012-09-03 23:46:54 +0000 | [diff] [blame] | 1804 | fdctrl_set_fifo(fdctrl, 1); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1805 | } |
| 1806 | } |
| 1807 | |
Pavel Hrdina | 6d01377 | 2012-07-16 15:48:26 +0200 | [diff] [blame] | 1808 | static void fdctrl_handle_relative_seek_in(FDCtrl *fdctrl, int direction) |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1809 | { |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1810 | FDrive *cur_drv; |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1811 | |
blueswir1 | cefec4f | 2008-04-29 16:18:58 +0000 | [diff] [blame] | 1812 | SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1813 | cur_drv = get_cur_drv(fdctrl); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1814 | if (fdctrl->fifo[2] + cur_drv->track >= cur_drv->max_track) { |
Pavel Hrdina | 6be01b1 | 2012-06-22 12:33:54 +0200 | [diff] [blame] | 1815 | fd_seek(cur_drv, cur_drv->head, cur_drv->max_track - 1, |
| 1816 | cur_drv->sect, 1); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1817 | } else { |
Pavel Hrdina | 6d01377 | 2012-07-16 15:48:26 +0200 | [diff] [blame] | 1818 | fd_seek(cur_drv, cur_drv->head, |
| 1819 | cur_drv->track + fdctrl->fifo[2], cur_drv->sect, 1); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1820 | } |
| 1821 | fdctrl_reset_fifo(fdctrl); |
blueswir1 | 7737052 | 2008-04-29 16:17:08 +0000 | [diff] [blame] | 1822 | /* Raise Interrupt */ |
Hervé Poussineau | d497d53 | 2012-08-19 10:21:14 +0200 | [diff] [blame] | 1823 | fdctrl->status0 |= FD_SR0_SEEK; |
| 1824 | fdctrl_raise_irq(fdctrl); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1825 | } |
| 1826 | |
Pavel Hrdina | 6d01377 | 2012-07-16 15:48:26 +0200 | [diff] [blame] | 1827 | static void fdctrl_handle_relative_seek_out(FDCtrl *fdctrl, int direction) |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1828 | { |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1829 | FDrive *cur_drv; |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1830 | |
blueswir1 | cefec4f | 2008-04-29 16:18:58 +0000 | [diff] [blame] | 1831 | SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1832 | cur_drv = get_cur_drv(fdctrl); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1833 | if (fdctrl->fifo[2] > cur_drv->track) { |
Pavel Hrdina | 6be01b1 | 2012-06-22 12:33:54 +0200 | [diff] [blame] | 1834 | fd_seek(cur_drv, cur_drv->head, 0, cur_drv->sect, 1); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1835 | } else { |
Pavel Hrdina | 6d01377 | 2012-07-16 15:48:26 +0200 | [diff] [blame] | 1836 | fd_seek(cur_drv, cur_drv->head, |
| 1837 | cur_drv->track - fdctrl->fifo[2], cur_drv->sect, 1); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1838 | } |
| 1839 | fdctrl_reset_fifo(fdctrl); |
| 1840 | /* Raise Interrupt */ |
Hervé Poussineau | d497d53 | 2012-08-19 10:21:14 +0200 | [diff] [blame] | 1841 | fdctrl->status0 |= FD_SR0_SEEK; |
| 1842 | fdctrl_raise_irq(fdctrl); |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1843 | } |
| 1844 | |
blueswir1 | 678803a | 2008-04-29 16:12:30 +0000 | [diff] [blame] | 1845 | static const struct { |
| 1846 | uint8_t value; |
| 1847 | uint8_t mask; |
| 1848 | const char* name; |
| 1849 | int parameters; |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1850 | void (*handler)(FDCtrl *fdctrl, int direction); |
blueswir1 | 678803a | 2008-04-29 16:12:30 +0000 | [diff] [blame] | 1851 | int direction; |
| 1852 | } handlers[] = { |
| 1853 | { FD_CMD_READ, 0x1f, "READ", 8, fdctrl_start_transfer, FD_DIR_READ }, |
| 1854 | { FD_CMD_WRITE, 0x3f, "WRITE", 8, fdctrl_start_transfer, FD_DIR_WRITE }, |
| 1855 | { FD_CMD_SEEK, 0xff, "SEEK", 2, fdctrl_handle_seek }, |
| 1856 | { FD_CMD_SENSE_INTERRUPT_STATUS, 0xff, "SENSE INTERRUPT STATUS", 0, fdctrl_handle_sense_interrupt_status }, |
| 1857 | { FD_CMD_RECALIBRATE, 0xff, "RECALIBRATE", 1, fdctrl_handle_recalibrate }, |
| 1858 | { FD_CMD_FORMAT_TRACK, 0xbf, "FORMAT TRACK", 5, fdctrl_handle_format_track }, |
| 1859 | { FD_CMD_READ_TRACK, 0xbf, "READ TRACK", 8, fdctrl_start_transfer, FD_DIR_READ }, |
| 1860 | { FD_CMD_RESTORE, 0xff, "RESTORE", 17, fdctrl_handle_restore }, /* part of READ DELETED DATA */ |
| 1861 | { FD_CMD_SAVE, 0xff, "SAVE", 0, fdctrl_handle_save }, /* part of READ DELETED DATA */ |
| 1862 | { FD_CMD_READ_DELETED, 0x1f, "READ DELETED DATA", 8, fdctrl_start_transfer_del, FD_DIR_READ }, |
| 1863 | { FD_CMD_SCAN_EQUAL, 0x1f, "SCAN EQUAL", 8, fdctrl_start_transfer, FD_DIR_SCANE }, |
Hervé Poussineau | 7ea004e | 2012-09-18 23:04:10 +0200 | [diff] [blame] | 1864 | { FD_CMD_VERIFY, 0x1f, "VERIFY", 8, fdctrl_start_transfer, FD_DIR_VERIFY }, |
blueswir1 | 678803a | 2008-04-29 16:12:30 +0000 | [diff] [blame] | 1865 | { FD_CMD_SCAN_LOW_OR_EQUAL, 0x1f, "SCAN LOW OR EQUAL", 8, fdctrl_start_transfer, FD_DIR_SCANL }, |
| 1866 | { FD_CMD_SCAN_HIGH_OR_EQUAL, 0x1f, "SCAN HIGH OR EQUAL", 8, fdctrl_start_transfer, FD_DIR_SCANH }, |
| 1867 | { FD_CMD_WRITE_DELETED, 0x3f, "WRITE DELETED DATA", 8, fdctrl_start_transfer_del, FD_DIR_WRITE }, |
| 1868 | { FD_CMD_READ_ID, 0xbf, "READ ID", 1, fdctrl_handle_readid }, |
| 1869 | { FD_CMD_SPECIFY, 0xff, "SPECIFY", 2, fdctrl_handle_specify }, |
| 1870 | { FD_CMD_SENSE_DRIVE_STATUS, 0xff, "SENSE DRIVE STATUS", 1, fdctrl_handle_sense_drive_status }, |
| 1871 | { FD_CMD_PERPENDICULAR_MODE, 0xff, "PERPENDICULAR MODE", 1, fdctrl_handle_perpendicular_mode }, |
| 1872 | { FD_CMD_CONFIGURE, 0xff, "CONFIGURE", 3, fdctrl_handle_configure }, |
| 1873 | { FD_CMD_POWERDOWN_MODE, 0xff, "POWERDOWN MODE", 2, fdctrl_handle_powerdown_mode }, |
| 1874 | { FD_CMD_OPTION, 0xff, "OPTION", 1, fdctrl_handle_option }, |
| 1875 | { FD_CMD_DRIVE_SPECIFICATION_COMMAND, 0xff, "DRIVE SPECIFICATION COMMAND", 5, fdctrl_handle_drive_specification_command }, |
| 1876 | { FD_CMD_RELATIVE_SEEK_OUT, 0xff, "RELATIVE SEEK OUT", 2, fdctrl_handle_relative_seek_out }, |
| 1877 | { FD_CMD_FORMAT_AND_WRITE, 0xff, "FORMAT AND WRITE", 10, fdctrl_unimplemented }, |
| 1878 | { FD_CMD_RELATIVE_SEEK_IN, 0xff, "RELATIVE SEEK IN", 2, fdctrl_handle_relative_seek_in }, |
| 1879 | { FD_CMD_LOCK, 0x7f, "LOCK", 0, fdctrl_handle_lock }, |
| 1880 | { FD_CMD_DUMPREG, 0xff, "DUMPREG", 0, fdctrl_handle_dumpreg }, |
| 1881 | { FD_CMD_VERSION, 0xff, "VERSION", 0, fdctrl_handle_version }, |
| 1882 | { FD_CMD_PART_ID, 0xff, "PART ID", 0, fdctrl_handle_partid }, |
| 1883 | { FD_CMD_WRITE, 0x1f, "WRITE (BeOS)", 8, fdctrl_start_transfer, FD_DIR_WRITE }, /* not in specification ; BeOS 4.5 bug */ |
| 1884 | { 0, 0, "unknown", 0, fdctrl_unimplemented }, /* default handler */ |
| 1885 | }; |
| 1886 | /* Associate command to an index in the 'handlers' array */ |
| 1887 | static uint8_t command_to_handler[256]; |
| 1888 | |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1889 | static void fdctrl_write_data(FDCtrl *fdctrl, uint32_t value) |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1890 | { |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1891 | FDrive *cur_drv; |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1892 | int pos; |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1893 | |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1894 | /* Reset mode */ |
blueswir1 | 1c346df | 2008-04-29 16:15:53 +0000 | [diff] [blame] | 1895 | if (!(fdctrl->dor & FD_DOR_nRESET)) { |
bellard | 4b19ec0 | 2004-10-09 16:44:33 +0000 | [diff] [blame] | 1896 | FLOPPY_DPRINTF("Floppy controller in RESET state !\n"); |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1897 | return; |
| 1898 | } |
blueswir1 | b9b3d22 | 2008-04-29 16:16:30 +0000 | [diff] [blame] | 1899 | if (!(fdctrl->msr & FD_MSR_RQM) || (fdctrl->msr & FD_MSR_DIO)) { |
Blue Swirl | cced7a1 | 2012-06-03 17:16:14 +0000 | [diff] [blame] | 1900 | FLOPPY_DPRINTF("error: controller not ready for writing\n"); |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1901 | return; |
| 1902 | } |
blueswir1 | b9b3d22 | 2008-04-29 16:16:30 +0000 | [diff] [blame] | 1903 | fdctrl->dsr &= ~FD_DSR_PWRDOWN; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1904 | /* Is it write command time ? */ |
blueswir1 | 368df94 | 2008-04-29 16:15:12 +0000 | [diff] [blame] | 1905 | if (fdctrl->msr & FD_MSR_NONDMA) { |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1906 | /* FIFO data write */ |
blueswir1 | b3bc154 | 2008-05-01 19:03:31 +0000 | [diff] [blame] | 1907 | pos = fdctrl->data_pos++; |
| 1908 | pos %= FD_SECTOR_LEN; |
| 1909 | fdctrl->fifo[pos] = value; |
| 1910 | if (pos == FD_SECTOR_LEN - 1 || |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1911 | fdctrl->data_pos == fdctrl->data_len) { |
blueswir1 | 7737052 | 2008-04-29 16:17:08 +0000 | [diff] [blame] | 1912 | cur_drv = get_cur_drv(fdctrl); |
| 1913 | if (bdrv_write(cur_drv->bs, fd_sector(cur_drv), fdctrl->fifo, 1) < 0) { |
Blue Swirl | cced7a1 | 2012-06-03 17:16:14 +0000 | [diff] [blame] | 1914 | FLOPPY_DPRINTF("error writing sector %d\n", |
| 1915 | fd_sector(cur_drv)); |
blueswir1 | 7737052 | 2008-04-29 16:17:08 +0000 | [diff] [blame] | 1916 | return; |
| 1917 | } |
blueswir1 | 746d6de | 2008-04-29 16:13:36 +0000 | [diff] [blame] | 1918 | if (!fdctrl_seek_to_next_sect(fdctrl, cur_drv)) { |
| 1919 | FLOPPY_DPRINTF("error seeking to next sector %d\n", |
| 1920 | fd_sector(cur_drv)); |
| 1921 | return; |
| 1922 | } |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1923 | } |
bellard | 890fa6b | 2004-10-07 23:10:29 +0000 | [diff] [blame] | 1924 | /* Switch from transfer mode to status mode |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1925 | * then from status mode to command mode |
| 1926 | */ |
blueswir1 | b9b3d22 | 2008-04-29 16:16:30 +0000 | [diff] [blame] | 1927 | if (fdctrl->data_pos == fdctrl->data_len) |
Hervé Poussineau | c5139bd | 2012-09-20 22:50:17 +0200 | [diff] [blame] | 1928 | fdctrl_stop_transfer(fdctrl, 0x00, 0x00, 0x00); |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1929 | return; |
| 1930 | } |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1931 | if (fdctrl->data_pos == 0) { |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1932 | /* Command */ |
blueswir1 | 678803a | 2008-04-29 16:12:30 +0000 | [diff] [blame] | 1933 | pos = command_to_handler[value & 0xff]; |
| 1934 | FLOPPY_DPRINTF("%s command\n", handlers[pos].name); |
| 1935 | fdctrl->data_len = handlers[pos].parameters + 1; |
Hervé Poussineau | 1457a75 | 2012-02-06 22:29:03 +0100 | [diff] [blame] | 1936 | fdctrl->msr |= FD_MSR_CMDBUSY; |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1937 | } |
blueswir1 | 678803a | 2008-04-29 16:12:30 +0000 | [diff] [blame] | 1938 | |
bellard | baca51f | 2004-03-19 23:05:34 +0000 | [diff] [blame] | 1939 | FLOPPY_DPRINTF("%s: %02x\n", __func__, value); |
blueswir1 | 7737052 | 2008-04-29 16:17:08 +0000 | [diff] [blame] | 1940 | fdctrl->fifo[fdctrl->data_pos++] = value; |
| 1941 | if (fdctrl->data_pos == fdctrl->data_len) { |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1942 | /* We now have all parameters |
| 1943 | * and will be able to treat the command |
| 1944 | */ |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 1945 | if (fdctrl->data_state & FD_STATE_FORMAT) { |
| 1946 | fdctrl_format_sector(fdctrl); |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1947 | return; |
| 1948 | } |
blueswir1 | 65cef78 | 2008-04-08 17:18:53 +0000 | [diff] [blame] | 1949 | |
blueswir1 | 678803a | 2008-04-29 16:12:30 +0000 | [diff] [blame] | 1950 | pos = command_to_handler[fdctrl->fifo[0] & 0xff]; |
| 1951 | FLOPPY_DPRINTF("treat %s command\n", handlers[pos].name); |
| 1952 | (*handlers[pos].handler)(fdctrl, handlers[pos].direction); |
bellard | 8977f3c | 2004-01-05 00:09:06 +0000 | [diff] [blame] | 1953 | } |
| 1954 | } |
bellard | ed5fd2c | 2004-05-08 13:14:18 +0000 | [diff] [blame] | 1955 | |
| 1956 | static void fdctrl_result_timer(void *opaque) |
| 1957 | { |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 1958 | FDCtrl *fdctrl = opaque; |
| 1959 | FDrive *cur_drv = get_cur_drv(fdctrl); |
j_mayer | 4f43196 | 2007-11-05 03:11:37 +0000 | [diff] [blame] | 1960 | |
ths | b7ffa3b | 2007-09-13 12:40:37 +0000 | [diff] [blame] | 1961 | /* Pretend we are spinning. |
| 1962 | * This is needed for Coherent, which uses READ ID to check for |
| 1963 | * sector interleaving. |
| 1964 | */ |
| 1965 | if (cur_drv->last_sect != 0) { |
| 1966 | cur_drv->sect = (cur_drv->sect % cur_drv->last_sect) + 1; |
| 1967 | } |
Hervé Poussineau | 844f65d | 2012-02-06 22:29:10 +0100 | [diff] [blame] | 1968 | /* READ_ID can't automatically succeed! */ |
| 1969 | if (fdctrl->check_media_rate && |
| 1970 | (fdctrl->dsr & FD_DSR_DRATEMASK) != cur_drv->media_rate) { |
| 1971 | FLOPPY_DPRINTF("read id rate mismatch (fdc=%d, media=%d)\n", |
| 1972 | fdctrl->dsr & FD_DSR_DRATEMASK, cur_drv->media_rate); |
| 1973 | fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, FD_SR1_MA, 0x00); |
| 1974 | } else { |
| 1975 | fdctrl_stop_transfer(fdctrl, 0x00, 0x00, 0x00); |
| 1976 | } |
bellard | ed5fd2c | 2004-05-08 13:14:18 +0000 | [diff] [blame] | 1977 | } |
blueswir1 | 678803a | 2008-04-29 16:12:30 +0000 | [diff] [blame] | 1978 | |
Markus Armbruster | 7d4b4ba | 2011-09-06 18:58:59 +0200 | [diff] [blame] | 1979 | static void fdctrl_change_cb(void *opaque, bool load) |
Markus Armbruster | 8e49ca4 | 2011-08-03 15:08:08 +0200 | [diff] [blame] | 1980 | { |
| 1981 | FDrive *drive = opaque; |
| 1982 | |
| 1983 | drive->media_changed = 1; |
Hervé Poussineau | 21fcf36 | 2012-05-05 19:43:28 +0200 | [diff] [blame] | 1984 | fd_revalidate(drive); |
Markus Armbruster | 8e49ca4 | 2011-08-03 15:08:08 +0200 | [diff] [blame] | 1985 | } |
| 1986 | |
| 1987 | static const BlockDevOps fdctrl_block_ops = { |
| 1988 | .change_media_cb = fdctrl_change_cb, |
| 1989 | }; |
| 1990 | |
blueswir1 | 678803a | 2008-04-29 16:12:30 +0000 | [diff] [blame] | 1991 | /* Init functions */ |
Markus Armbruster | b47b352 | 2010-05-27 20:06:12 +0200 | [diff] [blame] | 1992 | static int fdctrl_connect_drives(FDCtrl *fdctrl) |
blueswir1 | 678803a | 2008-04-29 16:12:30 +0000 | [diff] [blame] | 1993 | { |
Blue Swirl | 12a71a0 | 2009-07-20 06:56:23 +0000 | [diff] [blame] | 1994 | unsigned int i; |
Markus Armbruster | 7d0d695 | 2010-06-25 13:42:14 +0200 | [diff] [blame] | 1995 | FDrive *drive; |
blueswir1 | 678803a | 2008-04-29 16:12:30 +0000 | [diff] [blame] | 1996 | |
blueswir1 | 678803a | 2008-04-29 16:12:30 +0000 | [diff] [blame] | 1997 | for (i = 0; i < MAX_FD; i++) { |
Markus Armbruster | 7d0d695 | 2010-06-25 13:42:14 +0200 | [diff] [blame] | 1998 | drive = &fdctrl->drives[i]; |
Hervé Poussineau | 844f65d | 2012-02-06 22:29:10 +0100 | [diff] [blame] | 1999 | drive->fdctrl = fdctrl; |
Markus Armbruster | 7d0d695 | 2010-06-25 13:42:14 +0200 | [diff] [blame] | 2000 | |
Markus Armbruster | b47b352 | 2010-05-27 20:06:12 +0200 | [diff] [blame] | 2001 | if (drive->bs) { |
Paolo Bonzini | 92aa5c6 | 2012-09-28 17:22:55 +0200 | [diff] [blame] | 2002 | if (bdrv_get_on_error(drive->bs, 0) != BLOCKDEV_ON_ERROR_ENOSPC) { |
Markus Armbruster | b47b352 | 2010-05-27 20:06:12 +0200 | [diff] [blame] | 2003 | error_report("fdc doesn't support drive option werror"); |
| 2004 | return -1; |
| 2005 | } |
Paolo Bonzini | 92aa5c6 | 2012-09-28 17:22:55 +0200 | [diff] [blame] | 2006 | if (bdrv_get_on_error(drive->bs, 1) != BLOCKDEV_ON_ERROR_REPORT) { |
Markus Armbruster | b47b352 | 2010-05-27 20:06:12 +0200 | [diff] [blame] | 2007 | error_report("fdc doesn't support drive option rerror"); |
| 2008 | return -1; |
| 2009 | } |
| 2010 | } |
| 2011 | |
Markus Armbruster | 7d0d695 | 2010-06-25 13:42:14 +0200 | [diff] [blame] | 2012 | fd_init(drive); |
Pavel Hrdina | cfb08fb | 2012-05-24 11:02:29 +0200 | [diff] [blame] | 2013 | fdctrl_change_cb(drive, 0); |
Markus Armbruster | 7d0d695 | 2010-06-25 13:42:14 +0200 | [diff] [blame] | 2014 | if (drive->bs) { |
Markus Armbruster | 8e49ca4 | 2011-08-03 15:08:08 +0200 | [diff] [blame] | 2015 | bdrv_set_dev_ops(drive->bs, &fdctrl_block_ops, drive); |
Markus Armbruster | 7d0d695 | 2010-06-25 13:42:14 +0200 | [diff] [blame] | 2016 | } |
blueswir1 | 678803a | 2008-04-29 16:12:30 +0000 | [diff] [blame] | 2017 | } |
Markus Armbruster | b47b352 | 2010-05-27 20:06:12 +0200 | [diff] [blame] | 2018 | return 0; |
blueswir1 | 678803a | 2008-04-29 16:12:30 +0000 | [diff] [blame] | 2019 | } |
| 2020 | |
Markus Armbruster | dfc65f1 | 2012-05-11 17:22:19 +0200 | [diff] [blame] | 2021 | ISADevice *fdctrl_init_isa(ISABus *bus, DriveInfo **fds) |
| 2022 | { |
| 2023 | ISADevice *dev; |
| 2024 | |
| 2025 | dev = isa_try_create(bus, "isa-fdc"); |
| 2026 | if (!dev) { |
| 2027 | return NULL; |
| 2028 | } |
| 2029 | |
| 2030 | if (fds[0]) { |
| 2031 | qdev_prop_set_drive_nofail(&dev->qdev, "driveA", fds[0]->bdrv); |
| 2032 | } |
| 2033 | if (fds[1]) { |
| 2034 | qdev_prop_set_drive_nofail(&dev->qdev, "driveB", fds[1]->bdrv); |
| 2035 | } |
| 2036 | qdev_init_nofail(&dev->qdev); |
| 2037 | |
| 2038 | return dev; |
| 2039 | } |
| 2040 | |
Blue Swirl | 63ffb56 | 2011-02-05 16:32:23 +0000 | [diff] [blame] | 2041 | void fdctrl_init_sysbus(qemu_irq irq, int dma_chann, |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2042 | hwaddr mmio_base, DriveInfo **fds) |
Gerd Hoffmann | 2091ba2 | 2009-08-14 11:36:14 +0200 | [diff] [blame] | 2043 | { |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 2044 | FDCtrl *fdctrl; |
Gerd Hoffmann | 2091ba2 | 2009-08-14 11:36:14 +0200 | [diff] [blame] | 2045 | DeviceState *dev; |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 2046 | FDCtrlSysBus *sys; |
Gerd Hoffmann | 2091ba2 | 2009-08-14 11:36:14 +0200 | [diff] [blame] | 2047 | |
| 2048 | dev = qdev_create(NULL, "sysbus-fdc"); |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 2049 | sys = DO_UPCAST(FDCtrlSysBus, busdev.qdev, dev); |
Gerd Hoffmann | 99244fa | 2009-09-22 13:53:19 +0200 | [diff] [blame] | 2050 | fdctrl = &sys->state; |
| 2051 | fdctrl->dma_chann = dma_chann; /* FIXME */ |
Gerd Hoffmann | 995bf0c | 2010-03-10 17:30:29 +0100 | [diff] [blame] | 2052 | if (fds[0]) { |
Markus Armbruster | 18846de | 2010-06-29 16:58:30 +0200 | [diff] [blame] | 2053 | qdev_prop_set_drive_nofail(dev, "driveA", fds[0]->bdrv); |
Gerd Hoffmann | 995bf0c | 2010-03-10 17:30:29 +0100 | [diff] [blame] | 2054 | } |
| 2055 | if (fds[1]) { |
Markus Armbruster | 18846de | 2010-06-29 16:58:30 +0200 | [diff] [blame] | 2056 | qdev_prop_set_drive_nofail(dev, "driveB", fds[1]->bdrv); |
Gerd Hoffmann | 995bf0c | 2010-03-10 17:30:29 +0100 | [diff] [blame] | 2057 | } |
Markus Armbruster | e23a1b3 | 2009-10-07 01:15:58 +0200 | [diff] [blame] | 2058 | qdev_init_nofail(dev); |
Gerd Hoffmann | 2091ba2 | 2009-08-14 11:36:14 +0200 | [diff] [blame] | 2059 | sysbus_connect_irq(&sys->busdev, 0, irq); |
| 2060 | sysbus_mmio_map(&sys->busdev, 0, mmio_base); |
Gerd Hoffmann | 2091ba2 | 2009-08-14 11:36:14 +0200 | [diff] [blame] | 2061 | } |
| 2062 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 2063 | void sun4m_fdctrl_init(qemu_irq irq, hwaddr io_base, |
Blue Swirl | 63ffb56 | 2011-02-05 16:32:23 +0000 | [diff] [blame] | 2064 | DriveInfo **fds, qemu_irq *fdc_tc) |
blueswir1 | 678803a | 2008-04-29 16:12:30 +0000 | [diff] [blame] | 2065 | { |
Blue Swirl | f64ab22 | 2009-07-15 14:41:54 +0000 | [diff] [blame] | 2066 | DeviceState *dev; |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 2067 | FDCtrlSysBus *sys; |
blueswir1 | 678803a | 2008-04-29 16:12:30 +0000 | [diff] [blame] | 2068 | |
Blue Swirl | 12a71a0 | 2009-07-20 06:56:23 +0000 | [diff] [blame] | 2069 | dev = qdev_create(NULL, "SUNW,fdtwo"); |
Gerd Hoffmann | 995bf0c | 2010-03-10 17:30:29 +0100 | [diff] [blame] | 2070 | if (fds[0]) { |
Markus Armbruster | 18846de | 2010-06-29 16:58:30 +0200 | [diff] [blame] | 2071 | qdev_prop_set_drive_nofail(dev, "drive", fds[0]->bdrv); |
Gerd Hoffmann | 995bf0c | 2010-03-10 17:30:29 +0100 | [diff] [blame] | 2072 | } |
Markus Armbruster | e23a1b3 | 2009-10-07 01:15:58 +0200 | [diff] [blame] | 2073 | qdev_init_nofail(dev); |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 2074 | sys = DO_UPCAST(FDCtrlSysBus, busdev.qdev, dev); |
Gerd Hoffmann | 8baf73a | 2009-07-31 12:30:18 +0200 | [diff] [blame] | 2075 | sysbus_connect_irq(&sys->busdev, 0, irq); |
| 2076 | sysbus_mmio_map(&sys->busdev, 0, io_base); |
Blue Swirl | f64ab22 | 2009-07-15 14:41:54 +0000 | [diff] [blame] | 2077 | *fdc_tc = qdev_get_gpio_in(dev, 0); |
blueswir1 | 678803a | 2008-04-29 16:12:30 +0000 | [diff] [blame] | 2078 | } |
Blue Swirl | f64ab22 | 2009-07-15 14:41:54 +0000 | [diff] [blame] | 2079 | |
Jan Kiszka | a64405d | 2010-05-15 13:32:42 +0200 | [diff] [blame] | 2080 | static int fdctrl_init_common(FDCtrl *fdctrl) |
Blue Swirl | f64ab22 | 2009-07-15 14:41:54 +0000 | [diff] [blame] | 2081 | { |
Blue Swirl | 12a71a0 | 2009-07-20 06:56:23 +0000 | [diff] [blame] | 2082 | int i, j; |
| 2083 | static int command_tables_inited = 0; |
Blue Swirl | f64ab22 | 2009-07-15 14:41:54 +0000 | [diff] [blame] | 2084 | |
Blue Swirl | 12a71a0 | 2009-07-20 06:56:23 +0000 | [diff] [blame] | 2085 | /* Fill 'command_to_handler' lookup table */ |
| 2086 | if (!command_tables_inited) { |
| 2087 | command_tables_inited = 1; |
| 2088 | for (i = ARRAY_SIZE(handlers) - 1; i >= 0; i--) { |
| 2089 | for (j = 0; j < sizeof(command_to_handler); j++) { |
| 2090 | if ((j & handlers[i].mask) == handlers[i].value) { |
| 2091 | command_to_handler[j] = i; |
| 2092 | } |
| 2093 | } |
| 2094 | } |
| 2095 | } |
| 2096 | |
| 2097 | FLOPPY_DPRINTF("init controller\n"); |
| 2098 | fdctrl->fifo = qemu_memalign(512, FD_SECTOR_LEN); |
Juan Quintela | d7a6c27 | 2009-09-10 03:04:37 +0200 | [diff] [blame] | 2099 | fdctrl->fifo_size = 512; |
Paolo Bonzini | 7447545 | 2011-03-11 16:47:48 +0100 | [diff] [blame] | 2100 | fdctrl->result_timer = qemu_new_timer_ns(vm_clock, |
Blue Swirl | 12a71a0 | 2009-07-20 06:56:23 +0000 | [diff] [blame] | 2101 | fdctrl_result_timer, fdctrl); |
| 2102 | |
| 2103 | fdctrl->version = 0x90; /* Intel 82078 controller */ |
| 2104 | fdctrl->config = FD_CONFIG_EIS | FD_CONFIG_EFIFO; /* Implicit seek, polling & FIFO enabled */ |
Juan Quintela | d7a6c27 | 2009-09-10 03:04:37 +0200 | [diff] [blame] | 2105 | fdctrl->num_floppies = MAX_FD; |
Blue Swirl | 12a71a0 | 2009-07-20 06:56:23 +0000 | [diff] [blame] | 2106 | |
Gerd Hoffmann | 99244fa | 2009-09-22 13:53:19 +0200 | [diff] [blame] | 2107 | if (fdctrl->dma_chann != -1) |
| 2108 | DMA_register_channel(fdctrl->dma_chann, &fdctrl_transfer_handler, fdctrl); |
Markus Armbruster | b47b352 | 2010-05-27 20:06:12 +0200 | [diff] [blame] | 2109 | return fdctrl_connect_drives(fdctrl); |
Blue Swirl | f64ab22 | 2009-07-15 14:41:54 +0000 | [diff] [blame] | 2110 | } |
| 2111 | |
Richard Henderson | 212ec7b | 2011-08-15 15:08:45 -0700 | [diff] [blame] | 2112 | static const MemoryRegionPortio fdc_portio_list[] = { |
Richard Henderson | 2f290a8 | 2011-08-10 15:28:20 -0700 | [diff] [blame] | 2113 | { 1, 5, 1, .read = fdctrl_read, .write = fdctrl_write }, |
Richard Henderson | 212ec7b | 2011-08-15 15:08:45 -0700 | [diff] [blame] | 2114 | { 7, 1, 1, .read = fdctrl_read, .write = fdctrl_write }, |
| 2115 | PORTIO_END_OF_LIST(), |
Richard Henderson | 2f290a8 | 2011-08-10 15:28:20 -0700 | [diff] [blame] | 2116 | }; |
| 2117 | |
Gerd Hoffmann | 81a322d | 2009-08-14 10:36:05 +0200 | [diff] [blame] | 2118 | static int isabus_fdc_init1(ISADevice *dev) |
Blue Swirl | 12a71a0 | 2009-07-20 06:56:23 +0000 | [diff] [blame] | 2119 | { |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 2120 | FDCtrlISABus *isa = DO_UPCAST(FDCtrlISABus, busdev, dev); |
| 2121 | FDCtrl *fdctrl = &isa->state; |
Blue Swirl | 2be3783 | 2009-10-24 16:56:20 +0000 | [diff] [blame] | 2122 | int ret; |
Gerd Hoffmann | 8baf73a | 2009-07-31 12:30:18 +0200 | [diff] [blame] | 2123 | |
Hervé Poussineau | c9ae703 | 2012-03-17 15:39:44 +0100 | [diff] [blame] | 2124 | isa_register_portio_list(dev, isa->iobase, fdc_portio_list, fdctrl, "fdc"); |
Gleb Natapov | dee41d5 | 2010-12-08 13:34:56 +0200 | [diff] [blame] | 2125 | |
Hervé Poussineau | c9ae703 | 2012-03-17 15:39:44 +0100 | [diff] [blame] | 2126 | isa_init_irq(&isa->busdev, &fdctrl->irq, isa->irq); |
| 2127 | fdctrl->dma_chann = isa->dma; |
Gerd Hoffmann | 8baf73a | 2009-07-31 12:30:18 +0200 | [diff] [blame] | 2128 | |
Hervé Poussineau | c9ae703 | 2012-03-17 15:39:44 +0100 | [diff] [blame] | 2129 | qdev_set_legacy_instance_id(&dev->qdev, isa->iobase, 2); |
Jan Kiszka | a64405d | 2010-05-15 13:32:42 +0200 | [diff] [blame] | 2130 | ret = fdctrl_init_common(fdctrl); |
Blue Swirl | 2be3783 | 2009-10-24 16:56:20 +0000 | [diff] [blame] | 2131 | |
Gleb Natapov | 1ca4d09 | 2010-12-08 13:35:05 +0200 | [diff] [blame] | 2132 | add_boot_device_path(isa->bootindexA, &dev->qdev, "/floppy@0"); |
| 2133 | add_boot_device_path(isa->bootindexB, &dev->qdev, "/floppy@1"); |
| 2134 | |
Blue Swirl | 2be3783 | 2009-10-24 16:56:20 +0000 | [diff] [blame] | 2135 | return ret; |
Gerd Hoffmann | 8baf73a | 2009-07-31 12:30:18 +0200 | [diff] [blame] | 2136 | } |
| 2137 | |
Gerd Hoffmann | 81a322d | 2009-08-14 10:36:05 +0200 | [diff] [blame] | 2138 | static int sysbus_fdc_init1(SysBusDevice *dev) |
Gerd Hoffmann | 8baf73a | 2009-07-31 12:30:18 +0200 | [diff] [blame] | 2139 | { |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 2140 | FDCtrlSysBus *sys = DO_UPCAST(FDCtrlSysBus, busdev, dev); |
| 2141 | FDCtrl *fdctrl = &sys->state; |
Blue Swirl | 2be3783 | 2009-10-24 16:56:20 +0000 | [diff] [blame] | 2142 | int ret; |
Blue Swirl | 12a71a0 | 2009-07-20 06:56:23 +0000 | [diff] [blame] | 2143 | |
Avi Kivity | dc6c1b3 | 2011-10-11 15:52:48 +0200 | [diff] [blame] | 2144 | memory_region_init_io(&fdctrl->iomem, &fdctrl_mem_ops, fdctrl, "fdc", 0x08); |
Avi Kivity | 750ecd4 | 2011-11-27 11:38:10 +0200 | [diff] [blame] | 2145 | sysbus_init_mmio(dev, &fdctrl->iomem); |
Gerd Hoffmann | 8baf73a | 2009-07-31 12:30:18 +0200 | [diff] [blame] | 2146 | sysbus_init_irq(dev, &fdctrl->irq); |
| 2147 | qdev_init_gpio_in(&dev->qdev, fdctrl_handle_tc, 1); |
Gerd Hoffmann | 99244fa | 2009-09-22 13:53:19 +0200 | [diff] [blame] | 2148 | fdctrl->dma_chann = -1; |
Gerd Hoffmann | 8baf73a | 2009-07-31 12:30:18 +0200 | [diff] [blame] | 2149 | |
Avi Kivity | dc6c1b3 | 2011-10-11 15:52:48 +0200 | [diff] [blame] | 2150 | qdev_set_legacy_instance_id(&dev->qdev, 0 /* io */, 2); /* FIXME */ |
Jan Kiszka | a64405d | 2010-05-15 13:32:42 +0200 | [diff] [blame] | 2151 | ret = fdctrl_init_common(fdctrl); |
Blue Swirl | 2be3783 | 2009-10-24 16:56:20 +0000 | [diff] [blame] | 2152 | |
| 2153 | return ret; |
Blue Swirl | 12a71a0 | 2009-07-20 06:56:23 +0000 | [diff] [blame] | 2154 | } |
| 2155 | |
Gerd Hoffmann | 81a322d | 2009-08-14 10:36:05 +0200 | [diff] [blame] | 2156 | static int sun4m_fdc_init1(SysBusDevice *dev) |
Blue Swirl | 12a71a0 | 2009-07-20 06:56:23 +0000 | [diff] [blame] | 2157 | { |
Blue Swirl | 5c02c03 | 2010-02-07 09:01:18 +0000 | [diff] [blame] | 2158 | FDCtrl *fdctrl = &(FROM_SYSBUS(FDCtrlSysBus, dev)->state); |
Blue Swirl | 12a71a0 | 2009-07-20 06:56:23 +0000 | [diff] [blame] | 2159 | |
Avi Kivity | dc6c1b3 | 2011-10-11 15:52:48 +0200 | [diff] [blame] | 2160 | memory_region_init_io(&fdctrl->iomem, &fdctrl_mem_strict_ops, fdctrl, |
| 2161 | "fdctrl", 0x08); |
Avi Kivity | 750ecd4 | 2011-11-27 11:38:10 +0200 | [diff] [blame] | 2162 | sysbus_init_mmio(dev, &fdctrl->iomem); |
Gerd Hoffmann | 8baf73a | 2009-07-31 12:30:18 +0200 | [diff] [blame] | 2163 | sysbus_init_irq(dev, &fdctrl->irq); |
| 2164 | qdev_init_gpio_in(&dev->qdev, fdctrl_handle_tc, 1); |
| 2165 | |
| 2166 | fdctrl->sun4m = 1; |
Avi Kivity | dc6c1b3 | 2011-10-11 15:52:48 +0200 | [diff] [blame] | 2167 | qdev_set_legacy_instance_id(&dev->qdev, 0 /* io */, 2); /* FIXME */ |
Jan Kiszka | a64405d | 2010-05-15 13:32:42 +0200 | [diff] [blame] | 2168 | return fdctrl_init_common(fdctrl); |
Blue Swirl | 12a71a0 | 2009-07-20 06:56:23 +0000 | [diff] [blame] | 2169 | } |
Blue Swirl | f64ab22 | 2009-07-15 14:41:54 +0000 | [diff] [blame] | 2170 | |
Markus Armbruster | 61a8d64 | 2012-07-10 11:12:27 +0200 | [diff] [blame] | 2171 | FDriveType isa_fdc_get_drive_type(ISADevice *fdc, int i) |
Kevin Wolf | 34d4260 | 2011-10-20 16:37:26 +0200 | [diff] [blame] | 2172 | { |
Markus Armbruster | 61a8d64 | 2012-07-10 11:12:27 +0200 | [diff] [blame] | 2173 | FDCtrlISABus *isa = DO_UPCAST(FDCtrlISABus, busdev, fdc); |
Kevin Wolf | 34d4260 | 2011-10-20 16:37:26 +0200 | [diff] [blame] | 2174 | |
Markus Armbruster | 61a8d64 | 2012-07-10 11:12:27 +0200 | [diff] [blame] | 2175 | return isa->state.drives[i].drive; |
Kevin Wolf | 34d4260 | 2011-10-20 16:37:26 +0200 | [diff] [blame] | 2176 | } |
| 2177 | |
Jan Kiszka | a64405d | 2010-05-15 13:32:42 +0200 | [diff] [blame] | 2178 | static const VMStateDescription vmstate_isa_fdc ={ |
| 2179 | .name = "fdc", |
| 2180 | .version_id = 2, |
| 2181 | .minimum_version_id = 2, |
| 2182 | .fields = (VMStateField []) { |
| 2183 | VMSTATE_STRUCT(state, FDCtrlISABus, 0, vmstate_fdc, FDCtrl), |
| 2184 | VMSTATE_END_OF_LIST() |
| 2185 | } |
| 2186 | }; |
| 2187 | |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 2188 | static Property isa_fdc_properties[] = { |
Hervé Poussineau | c9ae703 | 2012-03-17 15:39:44 +0100 | [diff] [blame] | 2189 | DEFINE_PROP_HEX32("iobase", FDCtrlISABus, iobase, 0x3f0), |
| 2190 | DEFINE_PROP_UINT32("irq", FDCtrlISABus, irq, 6), |
| 2191 | DEFINE_PROP_UINT32("dma", FDCtrlISABus, dma, 2), |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 2192 | DEFINE_PROP_DRIVE("driveA", FDCtrlISABus, state.drives[0].bs), |
| 2193 | DEFINE_PROP_DRIVE("driveB", FDCtrlISABus, state.drives[1].bs), |
| 2194 | DEFINE_PROP_INT32("bootindexA", FDCtrlISABus, bootindexA, -1), |
| 2195 | DEFINE_PROP_INT32("bootindexB", FDCtrlISABus, bootindexB, -1), |
Hervé Poussineau | 09c6d58 | 2012-02-06 22:29:09 +0100 | [diff] [blame] | 2196 | DEFINE_PROP_BIT("check_media_rate", FDCtrlISABus, state.check_media_rate, |
| 2197 | 0, true), |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 2198 | DEFINE_PROP_END_OF_LIST(), |
| 2199 | }; |
| 2200 | |
Anthony Liguori | 8f04ee0 | 2011-12-04 11:52:49 -0600 | [diff] [blame] | 2201 | static void isabus_fdc_class_init1(ObjectClass *klass, void *data) |
| 2202 | { |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 2203 | DeviceClass *dc = DEVICE_CLASS(klass); |
Anthony Liguori | 8f04ee0 | 2011-12-04 11:52:49 -0600 | [diff] [blame] | 2204 | ISADeviceClass *ic = ISA_DEVICE_CLASS(klass); |
| 2205 | ic->init = isabus_fdc_init1; |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 2206 | dc->fw_name = "fdc"; |
| 2207 | dc->no_user = 1; |
| 2208 | dc->reset = fdctrl_external_reset_isa; |
| 2209 | dc->vmsd = &vmstate_isa_fdc; |
| 2210 | dc->props = isa_fdc_properties; |
Anthony Liguori | 8f04ee0 | 2011-12-04 11:52:49 -0600 | [diff] [blame] | 2211 | } |
| 2212 | |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 2213 | static TypeInfo isa_fdc_info = { |
| 2214 | .name = "isa-fdc", |
| 2215 | .parent = TYPE_ISA_DEVICE, |
| 2216 | .instance_size = sizeof(FDCtrlISABus), |
| 2217 | .class_init = isabus_fdc_class_init1, |
Gerd Hoffmann | 8baf73a | 2009-07-31 12:30:18 +0200 | [diff] [blame] | 2218 | }; |
| 2219 | |
Jan Kiszka | a64405d | 2010-05-15 13:32:42 +0200 | [diff] [blame] | 2220 | static const VMStateDescription vmstate_sysbus_fdc ={ |
| 2221 | .name = "fdc", |
| 2222 | .version_id = 2, |
| 2223 | .minimum_version_id = 2, |
| 2224 | .fields = (VMStateField []) { |
| 2225 | VMSTATE_STRUCT(state, FDCtrlSysBus, 0, vmstate_fdc, FDCtrl), |
| 2226 | VMSTATE_END_OF_LIST() |
| 2227 | } |
| 2228 | }; |
| 2229 | |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 2230 | static Property sysbus_fdc_properties[] = { |
| 2231 | DEFINE_PROP_DRIVE("driveA", FDCtrlSysBus, state.drives[0].bs), |
| 2232 | DEFINE_PROP_DRIVE("driveB", FDCtrlSysBus, state.drives[1].bs), |
| 2233 | DEFINE_PROP_END_OF_LIST(), |
Blue Swirl | 12a71a0 | 2009-07-20 06:56:23 +0000 | [diff] [blame] | 2234 | }; |
| 2235 | |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 2236 | static void sysbus_fdc_class_init(ObjectClass *klass, void *data) |
| 2237 | { |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 2238 | DeviceClass *dc = DEVICE_CLASS(klass); |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 2239 | SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); |
| 2240 | |
| 2241 | k->init = sysbus_fdc_init1; |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 2242 | dc->reset = fdctrl_external_reset_sysbus; |
| 2243 | dc->vmsd = &vmstate_sysbus_fdc; |
| 2244 | dc->props = sysbus_fdc_properties; |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 2245 | } |
| 2246 | |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 2247 | static TypeInfo sysbus_fdc_info = { |
| 2248 | .name = "sysbus-fdc", |
| 2249 | .parent = TYPE_SYS_BUS_DEVICE, |
| 2250 | .instance_size = sizeof(FDCtrlSysBus), |
| 2251 | .class_init = sysbus_fdc_class_init, |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 2252 | }; |
| 2253 | |
| 2254 | static Property sun4m_fdc_properties[] = { |
| 2255 | DEFINE_PROP_DRIVE("drive", FDCtrlSysBus, state.drives[0].bs), |
| 2256 | DEFINE_PROP_END_OF_LIST(), |
| 2257 | }; |
| 2258 | |
| 2259 | static void sun4m_fdc_class_init(ObjectClass *klass, void *data) |
| 2260 | { |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 2261 | DeviceClass *dc = DEVICE_CLASS(klass); |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 2262 | SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); |
| 2263 | |
| 2264 | k->init = sun4m_fdc_init1; |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 2265 | dc->reset = fdctrl_external_reset_sysbus; |
| 2266 | dc->vmsd = &vmstate_sysbus_fdc; |
| 2267 | dc->props = sun4m_fdc_properties; |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 2268 | } |
| 2269 | |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 2270 | static TypeInfo sun4m_fdc_info = { |
| 2271 | .name = "SUNW,fdtwo", |
| 2272 | .parent = TYPE_SYS_BUS_DEVICE, |
| 2273 | .instance_size = sizeof(FDCtrlSysBus), |
| 2274 | .class_init = sun4m_fdc_class_init, |
Blue Swirl | f64ab22 | 2009-07-15 14:41:54 +0000 | [diff] [blame] | 2275 | }; |
| 2276 | |
Andreas Färber | 83f7d43 | 2012-02-09 15:20:55 +0100 | [diff] [blame] | 2277 | static void fdc_register_types(void) |
Blue Swirl | f64ab22 | 2009-07-15 14:41:54 +0000 | [diff] [blame] | 2278 | { |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 2279 | type_register_static(&isa_fdc_info); |
| 2280 | type_register_static(&sysbus_fdc_info); |
| 2281 | type_register_static(&sun4m_fdc_info); |
Blue Swirl | f64ab22 | 2009-07-15 14:41:54 +0000 | [diff] [blame] | 2282 | } |
| 2283 | |
Andreas Färber | 83f7d43 | 2012-02-09 15:20:55 +0100 | [diff] [blame] | 2284 | type_init(fdc_register_types) |