blob: 29ac6e9c0f72675fc69871d32bd9843ff799a665 [file] [log] [blame]
Andreas Färbereabfc232013-07-07 12:45:47 +02001/*
2 * MicroBlaze gdb server stub
3 *
4 * Copyright (c) 2003-2005 Fabrice Bellard
5 * Copyright (c) 2013 SUSE LINUX Products GmbH
6 *
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
Chetan Pantee452032020-10-23 12:18:21 +000010 * version 2.1 of the License, or (at your option) any later version.
Andreas Färbereabfc232013-07-07 12:45:47 +020011 *
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * Lesser General Public License for more details.
16 *
17 * You should have received a copy of the GNU Lesser General Public
18 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19 */
Peter Maydell8fd9dec2016-01-26 18:05:31 +000020#include "qemu/osdep.h"
Paolo Bonzini33c11872016-03-15 16:58:45 +010021#include "cpu.h"
Alex Bennée4ea5fe92023-03-02 18:57:56 -080022#include "gdbstub/helpers.h"
Andreas Färbereabfc232013-07-07 12:45:47 +020023
Richard Henderson8a42ddf2020-08-18 11:26:59 -070024/*
25 * GDB expects SREGs in the following order:
26 * PC, MSR, EAR, ESR, FSR, BTR, EDR, PID, ZPR, TLBX, TLBSX, TLBLO, TLBHI.
27 *
28 * PID, ZPR, TLBx, TLBsx, TLBLO, and TLBHI aren't modeled, so we don't
29 * map them to anything and return a value of 0 instead.
30 */
31
32enum {
33 GDB_PC = 32 + 0,
34 GDB_MSR = 32 + 1,
35 GDB_EAR = 32 + 2,
36 GDB_ESR = 32 + 3,
37 GDB_FSR = 32 + 4,
38 GDB_BTR = 32 + 5,
39 GDB_PVR0 = 32 + 6,
40 GDB_PVR11 = 32 + 17,
41 GDB_EDR = 32 + 18,
Richard Hendersonc3bef3b2022-12-30 07:54:58 -080042};
43
44enum {
45 GDB_SP_SHL,
46 GDB_SP_SHR,
Richard Henderson8a42ddf2020-08-18 11:26:59 -070047};
48
Alex Bennéea010bdb2020-03-16 17:21:41 +000049int mb_cpu_gdb_read_register(CPUState *cs, GByteArray *mem_buf, int n)
Andreas Färbereabfc232013-07-07 12:45:47 +020050{
Andreas Färber5b50e792013-06-29 04:18:45 +020051 MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs);
Richard Henderson8a42ddf2020-08-18 11:26:59 -070052 CPUClass *cc = CPU_GET_CLASS(cs);
Andreas Färber5b50e792013-06-29 04:18:45 +020053 CPUMBState *env = &cpu->env;
Richard Henderson8a42ddf2020-08-18 11:26:59 -070054 uint32_t val;
Andreas Färber5b50e792013-06-29 04:18:45 +020055
Richard Henderson8a42ddf2020-08-18 11:26:59 -070056 if (n > cc->gdb_num_core_regs) {
57 return 0;
Andreas Färbereabfc232013-07-07 12:45:47 +020058 }
Richard Henderson8a42ddf2020-08-18 11:26:59 -070059
60 switch (n) {
61 case 1 ... 31:
62 val = env->regs[n];
63 break;
64 case GDB_PC:
Richard Henderson76e81872020-08-19 21:33:32 -070065 val = env->pc;
Richard Henderson8a42ddf2020-08-18 11:26:59 -070066 break;
67 case GDB_MSR:
Richard Henderson1074c0f2020-08-18 11:58:23 -070068 val = mb_cpu_read_msr(env);
Richard Henderson8a42ddf2020-08-18 11:26:59 -070069 break;
70 case GDB_EAR:
Richard Hendersonb2e80a32020-08-19 21:46:10 -070071 val = env->ear;
Richard Henderson8a42ddf2020-08-18 11:26:59 -070072 break;
73 case GDB_ESR:
Richard Henderson78e9caf2020-08-19 21:50:35 -070074 val = env->esr;
Richard Henderson8a42ddf2020-08-18 11:26:59 -070075 break;
76 case GDB_FSR:
Richard Henderson5a8e0132020-08-19 21:54:38 -070077 val = env->fsr;
Richard Henderson8a42ddf2020-08-18 11:26:59 -070078 break;
79 case GDB_BTR:
Richard Henderson6fbf78f2020-08-19 21:58:40 -070080 val = env->btr;
Richard Henderson8a42ddf2020-08-18 11:26:59 -070081 break;
82 case GDB_PVR0 ... GDB_PVR11:
83 /* PVR12 is intentionally skipped */
Richard Hendersona4bcfc32020-09-04 11:11:28 -070084 val = cpu->cfg.pvr_regs[n - GDB_PVR0];
Richard Henderson8a42ddf2020-08-18 11:26:59 -070085 break;
86 case GDB_EDR:
Richard Hendersonaf20a932020-08-19 22:05:29 -070087 val = env->edr;
Richard Henderson8a42ddf2020-08-18 11:26:59 -070088 break;
Richard Henderson8a42ddf2020-08-18 11:26:59 -070089 default:
90 /* Other SRegs aren't modeled, so report a value of 0 */
91 val = 0;
92 break;
93 }
94 return gdb_get_reg32(mem_buf, val);
Andreas Färbereabfc232013-07-07 12:45:47 +020095}
96
Richard Hendersonc3bef3b2022-12-30 07:54:58 -080097int mb_cpu_gdb_read_stack_protect(CPUMBState *env, GByteArray *mem_buf, int n)
98{
99 uint32_t val;
100
101 switch (n) {
102 case GDB_SP_SHL:
103 val = env->slr;
104 break;
105 case GDB_SP_SHR:
106 val = env->shr;
107 break;
108 default:
109 return 0;
110 }
111 return gdb_get_reg32(mem_buf, val);
112}
113
Andreas Färber5b50e792013-06-29 04:18:45 +0200114int mb_cpu_gdb_write_register(CPUState *cs, uint8_t *mem_buf, int n)
Andreas Färbereabfc232013-07-07 12:45:47 +0200115{
Andreas Färber5b50e792013-06-29 04:18:45 +0200116 MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs);
117 CPUClass *cc = CPU_GET_CLASS(cs);
118 CPUMBState *env = &cpu->env;
Andreas Färbereabfc232013-07-07 12:45:47 +0200119 uint32_t tmp;
120
121 if (n > cc->gdb_num_core_regs) {
122 return 0;
123 }
124
125 tmp = ldl_p(mem_buf);
126
Richard Henderson8a42ddf2020-08-18 11:26:59 -0700127 switch (n) {
128 case 1 ... 31:
Andreas Färbereabfc232013-07-07 12:45:47 +0200129 env->regs[n] = tmp;
Richard Henderson8a42ddf2020-08-18 11:26:59 -0700130 break;
131 case GDB_PC:
Richard Henderson76e81872020-08-19 21:33:32 -0700132 env->pc = tmp;
Richard Henderson8a42ddf2020-08-18 11:26:59 -0700133 break;
134 case GDB_MSR:
Richard Henderson1074c0f2020-08-18 11:58:23 -0700135 mb_cpu_write_msr(env, tmp);
Richard Henderson8a42ddf2020-08-18 11:26:59 -0700136 break;
137 case GDB_EAR:
Richard Hendersonb2e80a32020-08-19 21:46:10 -0700138 env->ear = tmp;
Richard Henderson8a42ddf2020-08-18 11:26:59 -0700139 break;
140 case GDB_ESR:
Richard Henderson78e9caf2020-08-19 21:50:35 -0700141 env->esr = tmp;
Richard Henderson8a42ddf2020-08-18 11:26:59 -0700142 break;
143 case GDB_FSR:
Richard Henderson5a8e0132020-08-19 21:54:38 -0700144 env->fsr = tmp;
Richard Henderson8a42ddf2020-08-18 11:26:59 -0700145 break;
146 case GDB_BTR:
Richard Henderson6fbf78f2020-08-19 21:58:40 -0700147 env->btr = tmp;
Richard Henderson8a42ddf2020-08-18 11:26:59 -0700148 break;
Richard Henderson8a42ddf2020-08-18 11:26:59 -0700149 case GDB_EDR:
Richard Hendersonaf20a932020-08-19 22:05:29 -0700150 env->edr = tmp;
Richard Henderson8a42ddf2020-08-18 11:26:59 -0700151 break;
Richard Hendersonc3bef3b2022-12-30 07:54:58 -0800152 }
153 return 4;
154}
155
156int mb_cpu_gdb_write_stack_protect(CPUMBState *env, uint8_t *mem_buf, int n)
157{
158 switch (n) {
159 case GDB_SP_SHL:
160 env->slr = ldl_p(mem_buf);
Richard Henderson8a42ddf2020-08-18 11:26:59 -0700161 break;
Richard Hendersonc3bef3b2022-12-30 07:54:58 -0800162 case GDB_SP_SHR:
163 env->shr = ldl_p(mem_buf);
Richard Henderson8a42ddf2020-08-18 11:26:59 -0700164 break;
Richard Hendersonc3bef3b2022-12-30 07:54:58 -0800165 default:
166 return 0;
Andreas Färbereabfc232013-07-07 12:45:47 +0200167 }
168 return 4;
169}