Peter Maydell | 5d782e0 | 2012-02-16 09:56:07 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Cortex-A15MPCore internal peripheral emulation. |
| 3 | * |
| 4 | * Copyright (c) 2012 Linaro Limited. |
| 5 | * Written by Peter Maydell. |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License as published by |
| 9 | * the Free Software Foundation; either version 2 of the License, or |
| 10 | * (at your option) any later version. |
| 11 | * |
| 12 | * This program is distributed in the hope that it will be useful, |
| 13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 15 | * GNU General Public License for more details. |
| 16 | * |
| 17 | * You should have received a copy of the GNU General Public License along |
| 18 | * with this program; if not, see <http://www.gnu.org/licenses/>. |
| 19 | */ |
| 20 | |
Peter Maydell | 0430891 | 2016-01-26 18:17:30 +0000 | [diff] [blame] | 21 | #include "qemu/osdep.h" |
Markus Armbruster | da34e65 | 2016-03-14 09:01:28 +0100 | [diff] [blame] | 22 | #include "qapi/error.h" |
Markus Armbruster | 0b8fa32 | 2019-05-23 16:35:07 +0200 | [diff] [blame] | 23 | #include "qemu/module.h" |
Andreas Färber | 43482f7 | 2013-06-30 21:31:01 +0200 | [diff] [blame] | 24 | #include "hw/cpu/a15mpcore.h" |
Markus Armbruster | 64552b6 | 2019-08-12 07:23:42 +0200 | [diff] [blame] | 25 | #include "hw/irq.h" |
Markus Armbruster | a27bd6c | 2019-08-12 07:23:51 +0200 | [diff] [blame] | 26 | #include "hw/qdev-properties.h" |
Peter Maydell | ed46676 | 2013-03-05 00:34:43 +0000 | [diff] [blame] | 27 | #include "sysemu/kvm.h" |
Pavel Fedin | e6fbcbc | 2015-08-13 11:26:21 +0100 | [diff] [blame] | 28 | #include "kvm_arm.h" |
Peter Maydell | 5d782e0 | 2012-02-16 09:56:07 +0000 | [diff] [blame] | 29 | |
Peter Maydell | 4637a02 | 2012-04-13 11:39:07 +0000 | [diff] [blame] | 30 | static void a15mp_priv_set_irq(void *opaque, int irq, int level) |
| 31 | { |
| 32 | A15MPPrivState *s = (A15MPPrivState *)opaque; |
Andreas Färber | 524a2d8 | 2013-06-30 21:20:26 +0200 | [diff] [blame] | 33 | |
| 34 | qemu_set_irq(qdev_get_gpio_in(DEVICE(&s->gic), irq), level); |
Peter Maydell | 4637a02 | 2012-04-13 11:39:07 +0000 | [diff] [blame] | 35 | } |
| 36 | |
Andreas Färber | b9ed148 | 2013-06-30 21:07:31 +0200 | [diff] [blame] | 37 | static void a15mp_priv_initfn(Object *obj) |
| 38 | { |
| 39 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
| 40 | A15MPPrivState *s = A15MPCORE_PRIV(obj); |
Peter Maydell | ed46676 | 2013-03-05 00:34:43 +0000 | [diff] [blame] | 41 | |
Andreas Färber | 524a2d8 | 2013-06-30 21:20:26 +0200 | [diff] [blame] | 42 | memory_region_init(&s->container, obj, "a15mp-priv-container", 0x8000); |
| 43 | sysbus_init_mmio(sbd, &s->container); |
| 44 | |
Markus Armbruster | db873cc | 2020-06-10 07:32:37 +0200 | [diff] [blame] | 45 | object_initialize_child(obj, "gic", &s->gic, gic_class_name()); |
Thomas Huth | fd31701 | 2018-07-16 14:59:22 +0200 | [diff] [blame] | 46 | qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2); |
Andreas Färber | 524a2d8 | 2013-06-30 21:20:26 +0200 | [diff] [blame] | 47 | } |
| 48 | |
Andreas Färber | 7c76a48 | 2013-06-30 21:22:54 +0200 | [diff] [blame] | 49 | static void a15mp_priv_realize(DeviceState *dev, Error **errp) |
Andreas Färber | 524a2d8 | 2013-06-30 21:20:26 +0200 | [diff] [blame] | 50 | { |
Andreas Färber | 7c76a48 | 2013-06-30 21:22:54 +0200 | [diff] [blame] | 51 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); |
Andreas Färber | 524a2d8 | 2013-06-30 21:20:26 +0200 | [diff] [blame] | 52 | A15MPPrivState *s = A15MPCORE_PRIV(dev); |
| 53 | DeviceState *gicdev; |
| 54 | SysBusDevice *busdev; |
| 55 | int i; |
Peter Maydell | 4182bbb | 2015-09-08 17:38:43 +0100 | [diff] [blame] | 56 | bool has_el3; |
Peter Maydell | ba3287d | 2018-08-24 13:17:34 +0100 | [diff] [blame] | 57 | bool has_el2 = false; |
Peter Maydell | 4182bbb | 2015-09-08 17:38:43 +0100 | [diff] [blame] | 58 | Object *cpuobj; |
Andreas Färber | 524a2d8 | 2013-06-30 21:20:26 +0200 | [diff] [blame] | 59 | |
| 60 | gicdev = DEVICE(&s->gic); |
| 61 | qdev_prop_set_uint32(gicdev, "num-cpu", s->num_cpu); |
| 62 | qdev_prop_set_uint32(gicdev, "num-irq", s->num_irq); |
Peter Maydell | 4182bbb | 2015-09-08 17:38:43 +0100 | [diff] [blame] | 63 | |
| 64 | if (!kvm_irqchip_in_kernel()) { |
| 65 | /* Make the GIC's TZ support match the CPUs. We assume that |
| 66 | * either all the CPUs have TZ, or none do. |
| 67 | */ |
| 68 | cpuobj = OBJECT(qemu_get_cpu(0)); |
Daniel P. Berrangé | efba159 | 2020-09-14 14:56:17 +0100 | [diff] [blame] | 69 | has_el3 = object_property_find(cpuobj, "has_el3") && |
Peter Maydell | 4182bbb | 2015-09-08 17:38:43 +0100 | [diff] [blame] | 70 | object_property_get_bool(cpuobj, "has_el3", &error_abort); |
| 71 | qdev_prop_set_bit(gicdev, "has-security-extensions", has_el3); |
Peter Maydell | ba3287d | 2018-08-24 13:17:34 +0100 | [diff] [blame] | 72 | /* Similarly for virtualization support */ |
Daniel P. Berrangé | efba159 | 2020-09-14 14:56:17 +0100 | [diff] [blame] | 73 | has_el2 = object_property_find(cpuobj, "has_el2") && |
Peter Maydell | ba3287d | 2018-08-24 13:17:34 +0100 | [diff] [blame] | 74 | object_property_get_bool(cpuobj, "has_el2", &error_abort); |
| 75 | qdev_prop_set_bit(gicdev, "has-virtualization-extensions", has_el2); |
Peter Maydell | 4182bbb | 2015-09-08 17:38:43 +0100 | [diff] [blame] | 76 | } |
| 77 | |
Markus Armbruster | 668f62e | 2020-07-07 18:06:02 +0200 | [diff] [blame] | 78 | if (!sysbus_realize(SYS_BUS_DEVICE(&s->gic), errp)) { |
Andreas Färber | 7c76a48 | 2013-06-30 21:22:54 +0200 | [diff] [blame] | 79 | return; |
| 80 | } |
Andreas Färber | 524a2d8 | 2013-06-30 21:20:26 +0200 | [diff] [blame] | 81 | busdev = SYS_BUS_DEVICE(&s->gic); |
Peter Maydell | 4637a02 | 2012-04-13 11:39:07 +0000 | [diff] [blame] | 82 | |
| 83 | /* Pass through outbound IRQ lines from the GIC */ |
Andreas Färber | 7c76a48 | 2013-06-30 21:22:54 +0200 | [diff] [blame] | 84 | sysbus_pass_irq(sbd, busdev); |
Peter Maydell | 4637a02 | 2012-04-13 11:39:07 +0000 | [diff] [blame] | 85 | |
| 86 | /* Pass through inbound GPIO lines to the GIC */ |
Andreas Färber | 7c76a48 | 2013-06-30 21:22:54 +0200 | [diff] [blame] | 87 | qdev_init_gpio_in(dev, a15mp_priv_set_irq, s->num_irq - 32); |
Peter Maydell | 5d782e0 | 2012-02-16 09:56:07 +0000 | [diff] [blame] | 88 | |
Peter Maydell | 6033e84 | 2013-08-20 14:54:32 +0100 | [diff] [blame] | 89 | /* Wire the outputs from each CPU's generic timer to the |
| 90 | * appropriate GIC PPI inputs |
| 91 | */ |
Andreas Färber | 27013bf | 2013-08-21 18:36:35 +0200 | [diff] [blame] | 92 | for (i = 0; i < s->num_cpu; i++) { |
| 93 | DeviceState *cpudev = DEVICE(qemu_get_cpu(i)); |
Peter Maydell | 6033e84 | 2013-08-20 14:54:32 +0100 | [diff] [blame] | 94 | int ppibase = s->num_irq - 32 + i * 32; |
Peter Maydell | 5dfaa75 | 2015-08-13 11:26:22 +0100 | [diff] [blame] | 95 | int irq; |
| 96 | /* Mapping from the output timer irq lines from the CPU to the |
| 97 | * GIC PPI inputs used on the A15: |
Peter Maydell | 6033e84 | 2013-08-20 14:54:32 +0100 | [diff] [blame] | 98 | */ |
Peter Maydell | 5dfaa75 | 2015-08-13 11:26:22 +0100 | [diff] [blame] | 99 | const int timer_irq[] = { |
| 100 | [GTIMER_PHYS] = 30, |
| 101 | [GTIMER_VIRT] = 27, |
| 102 | [GTIMER_HYP] = 26, |
| 103 | [GTIMER_SEC] = 29, |
| 104 | }; |
| 105 | for (irq = 0; irq < ARRAY_SIZE(timer_irq); irq++) { |
| 106 | qdev_connect_gpio_out(cpudev, irq, |
| 107 | qdev_get_gpio_in(gicdev, |
| 108 | ppibase + timer_irq[irq])); |
| 109 | } |
Peter Maydell | ba3287d | 2018-08-24 13:17:34 +0100 | [diff] [blame] | 110 | if (has_el2) { |
| 111 | /* Connect the GIC maintenance interrupt to PPI ID 25 */ |
| 112 | sysbus_connect_irq(SYS_BUS_DEVICE(gicdev), i + 4 * s->num_cpu, |
| 113 | qdev_get_gpio_in(gicdev, ppibase + 25)); |
| 114 | } |
Peter Maydell | 6033e84 | 2013-08-20 14:54:32 +0100 | [diff] [blame] | 115 | } |
| 116 | |
Peter Maydell | 5d782e0 | 2012-02-16 09:56:07 +0000 | [diff] [blame] | 117 | /* Memory map (addresses are offsets from PERIPHBASE): |
| 118 | * 0x0000-0x0fff -- reserved |
| 119 | * 0x1000-0x1fff -- GIC Distributor |
Peter Maydell | a55c910 | 2016-03-04 11:30:22 +0000 | [diff] [blame] | 120 | * 0x2000-0x3fff -- GIC CPU interface |
Peter Maydell | ba3287d | 2018-08-24 13:17:34 +0100 | [diff] [blame] | 121 | * 0x4000-0x4fff -- GIC virtual interface control for this CPU |
| 122 | * 0x5000-0x51ff -- GIC virtual interface control for CPU 0 |
| 123 | * 0x5200-0x53ff -- GIC virtual interface control for CPU 1 |
| 124 | * 0x5400-0x55ff -- GIC virtual interface control for CPU 2 |
| 125 | * 0x5600-0x57ff -- GIC virtual interface control for CPU 3 |
| 126 | * 0x6000-0x7fff -- GIC virtual CPU interface |
Peter Maydell | 5d782e0 | 2012-02-16 09:56:07 +0000 | [diff] [blame] | 127 | */ |
Peter Maydell | 4637a02 | 2012-04-13 11:39:07 +0000 | [diff] [blame] | 128 | memory_region_add_subregion(&s->container, 0x1000, |
| 129 | sysbus_mmio_get_region(busdev, 0)); |
| 130 | memory_region_add_subregion(&s->container, 0x2000, |
| 131 | sysbus_mmio_get_region(busdev, 1)); |
Peter Maydell | ba3287d | 2018-08-24 13:17:34 +0100 | [diff] [blame] | 132 | if (has_el2) { |
| 133 | memory_region_add_subregion(&s->container, 0x4000, |
| 134 | sysbus_mmio_get_region(busdev, 2)); |
| 135 | memory_region_add_subregion(&s->container, 0x6000, |
| 136 | sysbus_mmio_get_region(busdev, 3)); |
| 137 | for (i = 0; i < s->num_cpu; i++) { |
| 138 | hwaddr base = 0x5000 + i * 0x200; |
| 139 | MemoryRegion *mr = sysbus_mmio_get_region(busdev, |
| 140 | 4 + s->num_cpu + i); |
| 141 | memory_region_add_subregion(&s->container, base, mr); |
| 142 | } |
| 143 | } |
Peter Maydell | 5d782e0 | 2012-02-16 09:56:07 +0000 | [diff] [blame] | 144 | } |
| 145 | |
| 146 | static Property a15mp_priv_properties[] = { |
| 147 | DEFINE_PROP_UINT32("num-cpu", A15MPPrivState, num_cpu, 1), |
| 148 | /* The Cortex-A15MP may have anything from 0 to 224 external interrupt |
Peter Maydell | 5286224 | 2013-07-05 14:54:41 +0100 | [diff] [blame] | 149 | * IRQ lines (with another 32 internal). We default to 128+32, which |
Peter Maydell | 5d782e0 | 2012-02-16 09:56:07 +0000 | [diff] [blame] | 150 | * is the number provided by the Cortex-A15MP test chip in the |
| 151 | * Versatile Express A15 development board. |
| 152 | * Other boards may differ and should set this property appropriately. |
| 153 | */ |
Peter Maydell | 5286224 | 2013-07-05 14:54:41 +0100 | [diff] [blame] | 154 | DEFINE_PROP_UINT32("num-irq", A15MPPrivState, num_irq, 160), |
Peter Maydell | 5d782e0 | 2012-02-16 09:56:07 +0000 | [diff] [blame] | 155 | DEFINE_PROP_END_OF_LIST(), |
| 156 | }; |
| 157 | |
| 158 | static void a15mp_priv_class_init(ObjectClass *klass, void *data) |
| 159 | { |
| 160 | DeviceClass *dc = DEVICE_CLASS(klass); |
Andreas Färber | 7c76a48 | 2013-06-30 21:22:54 +0200 | [diff] [blame] | 161 | |
| 162 | dc->realize = a15mp_priv_realize; |
Marc-André Lureau | 4f67d30 | 2020-01-10 19:30:32 +0400 | [diff] [blame] | 163 | device_class_set_props(dc, a15mp_priv_properties); |
Peter Maydell | 4637a02 | 2012-04-13 11:39:07 +0000 | [diff] [blame] | 164 | /* We currently have no savable state */ |
Peter Maydell | 5d782e0 | 2012-02-16 09:56:07 +0000 | [diff] [blame] | 165 | } |
| 166 | |
Andreas Färber | 8c43a6f | 2013-01-10 16:19:07 +0100 | [diff] [blame] | 167 | static const TypeInfo a15mp_priv_info = { |
Andreas Färber | 97da11d | 2013-06-30 21:03:27 +0200 | [diff] [blame] | 168 | .name = TYPE_A15MPCORE_PRIV, |
Peter Maydell | 5d782e0 | 2012-02-16 09:56:07 +0000 | [diff] [blame] | 169 | .parent = TYPE_SYS_BUS_DEVICE, |
| 170 | .instance_size = sizeof(A15MPPrivState), |
Andreas Färber | b9ed148 | 2013-06-30 21:07:31 +0200 | [diff] [blame] | 171 | .instance_init = a15mp_priv_initfn, |
Peter Maydell | 5d782e0 | 2012-02-16 09:56:07 +0000 | [diff] [blame] | 172 | .class_init = a15mp_priv_class_init, |
| 173 | }; |
| 174 | |
| 175 | static void a15mp_register_types(void) |
| 176 | { |
| 177 | type_register_static(&a15mp_priv_info); |
| 178 | } |
| 179 | |
| 180 | type_init(a15mp_register_types) |