blob: 08c35f72d4868e5650ede94a669e031a96068ec3 [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
陳韋任e965fc32012-02-06 14:02:55 +08002 * emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard7d132992003-03-06 23:23:54 +000018 */
bellarde4533c72003-06-15 19:51:39 +000019#include "config.h"
Blue Swirlcea5f9a2011-05-15 16:03:25 +000020#include "cpu.h"
bellard956034d2003-04-29 20:40:53 +000021#include "disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000022#include "tcg.h"
Jan Kiszka1d93f0f2010-06-25 16:56:49 +020023#include "qemu-barrier.h"
Anthony Liguoric7f0f3b2012-03-28 15:42:02 +020024#include "qtest.h"
bellard7d132992003-03-06 23:23:54 +000025
bellard36bdbe52003-11-19 22:12:02 +000026int tb_invalidated_flag;
27
Juan Quintelaf0667e62009-07-27 16:13:05 +020028//#define CONFIG_DEBUG_EXEC
bellard7d132992003-03-06 23:23:54 +000029
Andreas Färber9349b4f2012-03-14 01:38:32 +010030bool qemu_cpu_has_work(CPUArchState *env)
aliguori6a4955a2009-04-24 18:03:20 +000031{
32 return cpu_has_work(env);
33}
34
Andreas Färber9349b4f2012-03-14 01:38:32 +010035void cpu_loop_exit(CPUArchState *env)
bellarde4533c72003-06-15 19:51:39 +000036{
Blue Swirlcea5f9a2011-05-15 16:03:25 +000037 env->current_tb = NULL;
38 longjmp(env->jmp_env, 1);
bellarde4533c72003-06-15 19:51:39 +000039}
thsbfed01f2007-06-03 17:44:37 +000040
bellardfbf9eeb2004-04-25 21:21:33 +000041/* exit the current TB from a signal handler. The host registers are
42 restored in a state compatible with the CPU emulator
43 */
Blue Swirl9eff14f2011-05-21 08:42:35 +000044#if defined(CONFIG_SOFTMMU)
Andreas Färber9349b4f2012-03-14 01:38:32 +010045void cpu_resume_from_signal(CPUArchState *env, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000046{
Blue Swirl9eff14f2011-05-21 08:42:35 +000047 /* XXX: restore cpu registers saved in host registers */
48
49 env->exception_index = -1;
50 longjmp(env->jmp_env, 1);
51}
Blue Swirl9eff14f2011-05-21 08:42:35 +000052#endif
bellardfbf9eeb2004-04-25 21:21:33 +000053
pbrook2e70f6e2008-06-29 01:03:05 +000054/* Execute the code without caching the generated code. An interpreter
55 could be used if available. */
Andreas Färber9349b4f2012-03-14 01:38:32 +010056static void cpu_exec_nocache(CPUArchState *env, int max_cycles,
Blue Swirlcea5f9a2011-05-15 16:03:25 +000057 TranslationBlock *orig_tb)
pbrook2e70f6e2008-06-29 01:03:05 +000058{
Stefan Weil69784ea2012-03-16 23:50:54 +010059 tcg_target_ulong next_tb;
pbrook2e70f6e2008-06-29 01:03:05 +000060 TranslationBlock *tb;
61
62 /* Should never happen.
63 We only end up here when an existing TB is too long. */
64 if (max_cycles > CF_COUNT_MASK)
65 max_cycles = CF_COUNT_MASK;
66
67 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
68 max_cycles);
69 env->current_tb = tb;
70 /* execute the generated code */
Blue Swirlcea5f9a2011-05-15 16:03:25 +000071 next_tb = tcg_qemu_tb_exec(env, tb->tc_ptr);
Paolo Bonzini1c3569f2010-01-15 09:42:07 +010072 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +000073
74 if ((next_tb & 3) == 2) {
75 /* Restore PC. This may happen if async event occurs before
76 the TB starts executing. */
aliguori622ed362008-11-18 19:36:03 +000077 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +000078 }
79 tb_phys_invalidate(tb, -1);
80 tb_free(tb);
81}
82
Andreas Färber9349b4f2012-03-14 01:38:32 +010083static TranslationBlock *tb_find_slow(CPUArchState *env,
Blue Swirlcea5f9a2011-05-15 16:03:25 +000084 target_ulong pc,
bellard8a40a182005-11-20 10:35:40 +000085 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +000086 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +000087{
88 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +000089 unsigned int h;
Blue Swirl337fc752011-09-04 11:06:22 +000090 tb_page_addr_t phys_pc, phys_page1;
Paul Brook41c1b1c2010-03-12 16:54:58 +000091 target_ulong virt_page2;
ths3b46e622007-09-17 08:09:54 +000092
bellard8a40a182005-11-20 10:35:40 +000093 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +000094
bellard8a40a182005-11-20 10:35:40 +000095 /* find translated block using physical mappings */
Paul Brook41c1b1c2010-03-12 16:54:58 +000096 phys_pc = get_page_addr_code(env, pc);
bellard8a40a182005-11-20 10:35:40 +000097 phys_page1 = phys_pc & TARGET_PAGE_MASK;
bellard8a40a182005-11-20 10:35:40 +000098 h = tb_phys_hash_func(phys_pc);
99 ptb1 = &tb_phys_hash[h];
100 for(;;) {
101 tb = *ptb1;
102 if (!tb)
103 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000104 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000105 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000106 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000107 tb->flags == flags) {
108 /* check next page if needed */
109 if (tb->page_addr[1] != -1) {
Blue Swirl337fc752011-09-04 11:06:22 +0000110 tb_page_addr_t phys_page2;
111
ths5fafdf22007-09-16 21:08:06 +0000112 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000113 TARGET_PAGE_SIZE;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000114 phys_page2 = get_page_addr_code(env, virt_page2);
bellard8a40a182005-11-20 10:35:40 +0000115 if (tb->page_addr[1] == phys_page2)
116 goto found;
117 } else {
118 goto found;
119 }
120 }
121 ptb1 = &tb->phys_hash_next;
122 }
123 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000124 /* if no translated code available, then translate it now */
125 tb = tb_gen_code(env, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000126
bellard8a40a182005-11-20 10:35:40 +0000127 found:
Kirill Batuzov2c90fe22010-12-02 16:12:46 +0300128 /* Move the last found TB to the head of the list */
129 if (likely(*ptb1)) {
130 *ptb1 = tb->phys_hash_next;
131 tb->phys_hash_next = tb_phys_hash[h];
132 tb_phys_hash[h] = tb;
133 }
bellard8a40a182005-11-20 10:35:40 +0000134 /* we add the TB in the virtual pc hash table */
135 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000136 return tb;
137}
138
Andreas Färber9349b4f2012-03-14 01:38:32 +0100139static inline TranslationBlock *tb_find_fast(CPUArchState *env)
bellard8a40a182005-11-20 10:35:40 +0000140{
141 TranslationBlock *tb;
142 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000143 int flags;
bellard8a40a182005-11-20 10:35:40 +0000144
145 /* we record a subset of the CPU state. It will
146 always be the same before a given translated block
147 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000148 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bellardbce61842008-02-01 22:18:51 +0000149 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000150 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
151 tb->flags != flags)) {
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000152 tb = tb_find_slow(env, pc, cs_base, flags);
bellard8a40a182005-11-20 10:35:40 +0000153 }
154 return tb;
155}
156
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100157static CPUDebugExcpHandler *debug_excp_handler;
158
159CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
160{
161 CPUDebugExcpHandler *old_handler = debug_excp_handler;
162
163 debug_excp_handler = handler;
164 return old_handler;
165}
166
Andreas Färber9349b4f2012-03-14 01:38:32 +0100167static void cpu_handle_debug_exception(CPUArchState *env)
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100168{
169 CPUWatchpoint *wp;
170
171 if (!env->watchpoint_hit) {
172 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
173 wp->flags &= ~BP_WATCHPOINT_HIT;
174 }
175 }
176 if (debug_excp_handler) {
177 debug_excp_handler(env);
178 }
179}
180
bellard7d132992003-03-06 23:23:54 +0000181/* main execution loop */
182
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300183volatile sig_atomic_t exit_request;
184
Andreas Färber9349b4f2012-03-14 01:38:32 +0100185int cpu_exec(CPUArchState *env)
bellard7d132992003-03-06 23:23:54 +0000186{
Andreas Färberc356a1b2012-05-04 19:39:23 +0200187#ifdef TARGET_PPC
188 CPUState *cpu = ENV_GET_CPU(env);
189#endif
bellard8a40a182005-11-20 10:35:40 +0000190 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000191 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000192 uint8_t *tc_ptr;
Stefan Weil69784ea2012-03-16 23:50:54 +0100193 tcg_target_ulong next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000194
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000195 if (env->halted) {
196 if (!cpu_has_work(env)) {
Paolo Bonzinieda48c32011-03-12 17:43:56 +0100197 return EXCP_HALTED;
198 }
199
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000200 env->halted = 0;
Paolo Bonzinieda48c32011-03-12 17:43:56 +0100201 }
bellard5a1e3cf2005-11-23 21:02:53 +0000202
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000203 cpu_single_env = env;
bellarde4533c72003-06-15 19:51:39 +0000204
Jan Kiszkac629a4b2010-06-25 16:56:52 +0200205 if (unlikely(exit_request)) {
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300206 env->exit_request = 1;
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300207 }
208
thsecb644f2007-06-03 18:45:53 +0000209#if defined(TARGET_I386)
Jan Kiszka6792a572011-02-07 12:19:18 +0100210 /* put eflags in CPU temporary format */
211 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
212 DF = 1 - (2 * ((env->eflags >> 10) & 1));
213 CC_OP = CC_OP_EFLAGS;
214 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000215#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000216#elif defined(TARGET_M68K)
217 env->cc_op = CC_OP_FLAGS;
218 env->cc_dest = env->sr & 0xf;
219 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000220#elif defined(TARGET_ALPHA)
221#elif defined(TARGET_ARM)
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800222#elif defined(TARGET_UNICORE32)
thsecb644f2007-06-03 18:45:53 +0000223#elif defined(TARGET_PPC)
Elie Richa4e85f822011-07-22 05:58:39 +0000224 env->reserve_addr = -1;
Michael Walle81ea0e12011-02-17 23:45:02 +0100225#elif defined(TARGET_LM32)
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200226#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000227#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000228#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000229#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100230#elif defined(TARGET_S390X)
Max Filippov23288262011-09-06 03:55:25 +0400231#elif defined(TARGET_XTENSA)
bellardfdf9b3e2006-04-27 21:07:38 +0000232 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000233#else
234#error unsupported target CPU
235#endif
bellard3fb2ded2003-06-24 13:22:59 +0000236 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000237
bellard7d132992003-03-06 23:23:54 +0000238 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000239 for(;;) {
240 if (setjmp(env->jmp_env) == 0) {
241 /* if an exception is pending, we execute it here */
242 if (env->exception_index >= 0) {
243 if (env->exception_index >= EXCP_INTERRUPT) {
244 /* exit request from the cpu execution loop */
245 ret = env->exception_index;
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100246 if (ret == EXCP_DEBUG) {
247 cpu_handle_debug_exception(env);
248 }
bellard3fb2ded2003-06-24 13:22:59 +0000249 break;
aurel3272d239e2009-01-14 19:40:27 +0000250 } else {
251#if defined(CONFIG_USER_ONLY)
bellard3fb2ded2003-06-24 13:22:59 +0000252 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000253 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000254 loop */
bellard83479e72003-06-25 16:12:37 +0000255#if defined(TARGET_I386)
Blue Swirle694d4e2011-05-16 19:38:48 +0000256 do_interrupt(env);
bellard83479e72003-06-25 16:12:37 +0000257#endif
bellard3fb2ded2003-06-24 13:22:59 +0000258 ret = env->exception_index;
259 break;
aurel3272d239e2009-01-14 19:40:27 +0000260#else
Blue Swirle694d4e2011-05-16 19:38:48 +0000261 do_interrupt(env);
Paolo Bonzini301d2902010-01-15 09:41:01 +0100262 env->exception_index = -1;
aurel3272d239e2009-01-14 19:40:27 +0000263#endif
bellard3fb2ded2003-06-24 13:22:59 +0000264 }
ths5fafdf22007-09-16 21:08:06 +0000265 }
bellard9df217a2005-02-10 22:05:51 +0000266
blueswir1b5fc09a2008-05-04 06:38:18 +0000267 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000268 for(;;) {
bellard68a79312003-06-30 13:12:32 +0000269 interrupt_request = env->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000270 if (unlikely(interrupt_request)) {
271 if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
272 /* Mask out external interrupts for this step. */
Richard Henderson3125f762011-05-04 13:34:25 -0700273 interrupt_request &= ~CPU_INTERRUPT_SSTEP_MASK;
malce1638bd2008-11-06 18:54:46 +0000274 }
pbrook6658ffb2007-03-16 23:58:11 +0000275 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
276 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
277 env->exception_index = EXCP_DEBUG;
Blue Swirl1162c042011-05-14 12:52:35 +0000278 cpu_loop_exit(env);
pbrook6658ffb2007-03-16 23:58:11 +0000279 }
balroga90b7312007-05-01 01:28:01 +0000280#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200281 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800282 defined(TARGET_MICROBLAZE) || defined(TARGET_LM32) || defined(TARGET_UNICORE32)
balroga90b7312007-05-01 01:28:01 +0000283 if (interrupt_request & CPU_INTERRUPT_HALT) {
284 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
285 env->halted = 1;
286 env->exception_index = EXCP_HLT;
Blue Swirl1162c042011-05-14 12:52:35 +0000287 cpu_loop_exit(env);
balroga90b7312007-05-01 01:28:01 +0000288 }
289#endif
bellard68a79312003-06-30 13:12:32 +0000290#if defined(TARGET_I386)
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300291 if (interrupt_request & CPU_INTERRUPT_INIT) {
Blue Swirl77b2bc22012-04-28 19:35:10 +0000292 cpu_svm_check_intercept_param(env, SVM_EXIT_INIT,
293 0);
Andreas Färber232fc232012-05-05 01:14:41 +0200294 do_cpu_init(x86_env_get_cpu(env));
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300295 env->exception_index = EXCP_HALTED;
Blue Swirl1162c042011-05-14 12:52:35 +0000296 cpu_loop_exit(env);
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300297 } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
Andreas Färber232fc232012-05-05 01:14:41 +0200298 do_cpu_sipi(x86_env_get_cpu(env));
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300299 } else if (env->hflags2 & HF2_GIF_MASK) {
bellarddb620f42008-06-04 17:02:19 +0000300 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
301 !(env->hflags & HF_SMM_MASK)) {
Blue Swirl77b2bc22012-04-28 19:35:10 +0000302 cpu_svm_check_intercept_param(env, SVM_EXIT_SMI,
303 0);
bellarddb620f42008-06-04 17:02:19 +0000304 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
Blue Swirle694d4e2011-05-16 19:38:48 +0000305 do_smm_enter(env);
bellarddb620f42008-06-04 17:02:19 +0000306 next_tb = 0;
307 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
308 !(env->hflags2 & HF2_NMI_MASK)) {
309 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
310 env->hflags2 |= HF2_NMI_MASK;
Blue Swirle694d4e2011-05-16 19:38:48 +0000311 do_interrupt_x86_hardirq(env, EXCP02_NMI, 1);
bellarddb620f42008-06-04 17:02:19 +0000312 next_tb = 0;
陳韋任e965fc32012-02-06 14:02:55 +0800313 } else if (interrupt_request & CPU_INTERRUPT_MCE) {
Huang Ying79c4f6b2009-06-23 10:05:14 +0800314 env->interrupt_request &= ~CPU_INTERRUPT_MCE;
Blue Swirle694d4e2011-05-16 19:38:48 +0000315 do_interrupt_x86_hardirq(env, EXCP12_MCHK, 0);
Huang Ying79c4f6b2009-06-23 10:05:14 +0800316 next_tb = 0;
bellarddb620f42008-06-04 17:02:19 +0000317 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
318 (((env->hflags2 & HF2_VINTR_MASK) &&
319 (env->hflags2 & HF2_HIF_MASK)) ||
320 (!(env->hflags2 & HF2_VINTR_MASK) &&
321 (env->eflags & IF_MASK &&
322 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
323 int intno;
Blue Swirl77b2bc22012-04-28 19:35:10 +0000324 cpu_svm_check_intercept_param(env, SVM_EXIT_INTR,
325 0);
bellarddb620f42008-06-04 17:02:19 +0000326 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
327 intno = cpu_get_pic_interrupt(env);
aliguori93fcfe32009-01-15 22:34:14 +0000328 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
Blue Swirle694d4e2011-05-16 19:38:48 +0000329 do_interrupt_x86_hardirq(env, intno, 1);
bellarddb620f42008-06-04 17:02:19 +0000330 /* ensure that no TB jump will be modified as
331 the program flow was changed */
332 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000333#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000334 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
335 (env->eflags & IF_MASK) &&
336 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
337 int intno;
338 /* FIXME: this should respect TPR */
Blue Swirl77b2bc22012-04-28 19:35:10 +0000339 cpu_svm_check_intercept_param(env, SVM_EXIT_VINTR,
340 0);
bellarddb620f42008-06-04 17:02:19 +0000341 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
aliguori93fcfe32009-01-15 22:34:14 +0000342 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
Blue Swirle694d4e2011-05-16 19:38:48 +0000343 do_interrupt_x86_hardirq(env, intno, 1);
aurel32d40c54d2008-12-13 12:33:02 +0000344 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000345 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000346#endif
bellarddb620f42008-06-04 17:02:19 +0000347 }
bellard68a79312003-06-30 13:12:32 +0000348 }
bellardce097762004-01-04 23:53:18 +0000349#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000350 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
Andreas Färberc356a1b2012-05-04 19:39:23 +0200351 cpu_reset(cpu);
bellard9fddaa02004-05-21 12:59:32 +0000352 }
j_mayer47103572007-03-30 09:38:04 +0000353 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000354 ppc_hw_interrupt(env);
355 if (env->pending_interrupts == 0)
356 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1b5fc09a2008-05-04 06:38:18 +0000357 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000358 }
Michael Walle81ea0e12011-02-17 23:45:02 +0100359#elif defined(TARGET_LM32)
360 if ((interrupt_request & CPU_INTERRUPT_HARD)
361 && (env->ie & IE_IE)) {
362 env->exception_index = EXCP_IRQ;
363 do_interrupt(env);
364 next_tb = 0;
365 }
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200366#elif defined(TARGET_MICROBLAZE)
367 if ((interrupt_request & CPU_INTERRUPT_HARD)
368 && (env->sregs[SR_MSR] & MSR_IE)
369 && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
370 && !(env->iflags & (D_FLAG | IMM_FLAG))) {
371 env->exception_index = EXCP_IRQ;
372 do_interrupt(env);
373 next_tb = 0;
374 }
bellard6af0bf92005-07-02 14:58:51 +0000375#elif defined(TARGET_MIPS)
376 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
Aurelien Jarno4cdc1cd2010-12-25 22:56:32 +0100377 cpu_mips_hw_interrupts_pending(env)) {
bellard6af0bf92005-07-02 14:58:51 +0000378 /* Raise it */
379 env->exception_index = EXCP_EXT_INTERRUPT;
380 env->error_code = 0;
381 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000382 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000383 }
bellarde95c8d52004-09-30 22:22:08 +0000384#elif defined(TARGET_SPARC)
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300385 if (interrupt_request & CPU_INTERRUPT_HARD) {
386 if (cpu_interrupts_enabled(env) &&
387 env->interrupt_index > 0) {
388 int pil = env->interrupt_index & 0xf;
389 int type = env->interrupt_index & 0xf0;
bellard66321a12005-04-06 20:47:48 +0000390
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300391 if (((type == TT_EXTINT) &&
392 cpu_pil_allowed(env, pil)) ||
393 type != TT_EXTINT) {
394 env->exception_index = env->interrupt_index;
395 do_interrupt(env);
396 next_tb = 0;
397 }
398 }
陳韋任e965fc32012-02-06 14:02:55 +0800399 }
bellardb5ff1b32005-11-26 10:38:39 +0000400#elif defined(TARGET_ARM)
401 if (interrupt_request & CPU_INTERRUPT_FIQ
402 && !(env->uncached_cpsr & CPSR_F)) {
403 env->exception_index = EXCP_FIQ;
404 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000405 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000406 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000407 /* ARMv7-M interrupt return works by loading a magic value
408 into the PC. On real hardware the load causes the
409 return to occur. The qemu implementation performs the
410 jump normally, then does the exception return when the
411 CPU tries to execute code at the magic address.
412 This will cause the magic PC value to be pushed to
Stefan Weila1c72732011-04-28 17:20:38 +0200413 the stack if an interrupt occurred at the wrong time.
pbrook9ee6e8b2007-11-11 00:04:49 +0000414 We avoid this by disabling interrupts when
415 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000416 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000417 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
418 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000419 env->exception_index = EXCP_IRQ;
420 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000421 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000422 }
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800423#elif defined(TARGET_UNICORE32)
424 if (interrupt_request & CPU_INTERRUPT_HARD
425 && !(env->uncached_asr & ASR_I)) {
426 do_interrupt(env);
427 next_tb = 0;
428 }
bellardfdf9b3e2006-04-27 21:07:38 +0000429#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000430 if (interrupt_request & CPU_INTERRUPT_HARD) {
431 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000432 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000433 }
j_mayereddf68a2007-04-05 07:22:49 +0000434#elif defined(TARGET_ALPHA)
Richard Henderson6a80e082011-04-18 15:09:09 -0700435 {
436 int idx = -1;
437 /* ??? This hard-codes the OSF/1 interrupt levels. */
陳韋任e965fc32012-02-06 14:02:55 +0800438 switch (env->pal_mode ? 7 : env->ps & PS_INT_MASK) {
Richard Henderson6a80e082011-04-18 15:09:09 -0700439 case 0 ... 3:
440 if (interrupt_request & CPU_INTERRUPT_HARD) {
441 idx = EXCP_DEV_INTERRUPT;
442 }
443 /* FALLTHRU */
444 case 4:
445 if (interrupt_request & CPU_INTERRUPT_TIMER) {
446 idx = EXCP_CLK_INTERRUPT;
447 }
448 /* FALLTHRU */
449 case 5:
450 if (interrupt_request & CPU_INTERRUPT_SMP) {
451 idx = EXCP_SMP_INTERRUPT;
452 }
453 /* FALLTHRU */
454 case 6:
455 if (interrupt_request & CPU_INTERRUPT_MCHK) {
456 idx = EXCP_MCHK;
457 }
458 }
459 if (idx >= 0) {
460 env->exception_index = idx;
461 env->error_code = 0;
462 do_interrupt(env);
463 next_tb = 0;
464 }
j_mayereddf68a2007-04-05 07:22:49 +0000465 }
thsf1ccf902007-10-08 13:16:14 +0000466#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000467 if (interrupt_request & CPU_INTERRUPT_HARD
Edgar E. Iglesiasfb9fb692010-02-15 11:17:33 +0100468 && (env->pregs[PR_CCS] & I_FLAG)
469 && !env->locked_irq) {
edgar_igl1b1a38b2008-06-09 23:18:06 +0000470 env->exception_index = EXCP_IRQ;
471 do_interrupt(env);
472 next_tb = 0;
473 }
Lars Persson82193142012-06-14 16:23:55 +0200474 if (interrupt_request & CPU_INTERRUPT_NMI) {
475 unsigned int m_flag_archval;
476 if (env->pregs[PR_VR] < 32) {
477 m_flag_archval = M_FLAG_V10;
478 } else {
479 m_flag_archval = M_FLAG_V32;
480 }
481 if ((env->pregs[PR_CCS] & m_flag_archval)) {
482 env->exception_index = EXCP_NMI;
483 do_interrupt(env);
484 next_tb = 0;
485 }
thsf1ccf902007-10-08 13:16:14 +0000486 }
pbrook06338792007-05-23 19:58:11 +0000487#elif defined(TARGET_M68K)
488 if (interrupt_request & CPU_INTERRUPT_HARD
489 && ((env->sr & SR_I) >> SR_I_SHIFT)
490 < env->pending_level) {
491 /* Real hardware gets the interrupt vector via an
492 IACK cycle at this point. Current emulated
493 hardware doesn't rely on this, so we
494 provide/save the vector when the interrupt is
495 first signalled. */
496 env->exception_index = env->pending_vector;
Blue Swirl3c688822011-05-21 07:55:24 +0000497 do_interrupt_m68k_hardirq(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000498 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000499 }
Alexander Graf3110e292011-04-15 17:32:48 +0200500#elif defined(TARGET_S390X) && !defined(CONFIG_USER_ONLY)
501 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
502 (env->psw.mask & PSW_MASK_EXT)) {
503 do_interrupt(env);
504 next_tb = 0;
505 }
Max Filippov40643d72011-09-06 03:55:41 +0400506#elif defined(TARGET_XTENSA)
507 if (interrupt_request & CPU_INTERRUPT_HARD) {
508 env->exception_index = EXC_IRQ;
509 do_interrupt(env);
510 next_tb = 0;
511 }
bellard68a79312003-06-30 13:12:32 +0000512#endif
Stefan Weilff2712b2011-04-28 17:20:35 +0200513 /* Don't use the cached interrupt_request value,
bellard9d050952006-05-22 22:03:52 +0000514 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000515 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000516 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
517 /* ensure that no TB jump will be modified as
518 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000519 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000520 }
aurel32be214e62009-03-06 21:48:00 +0000521 }
522 if (unlikely(env->exit_request)) {
523 env->exit_request = 0;
524 env->exception_index = EXCP_INTERRUPT;
Blue Swirl1162c042011-05-14 12:52:35 +0000525 cpu_loop_exit(env);
bellard3fb2ded2003-06-24 13:22:59 +0000526 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700527#if defined(DEBUG_DISAS) || defined(CONFIG_DEBUG_EXEC)
aliguori8fec2b82009-01-15 22:36:53 +0000528 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000529 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000530#if defined(TARGET_I386)
Blue Swirle694d4e2011-05-16 19:38:48 +0000531 env->eflags = env->eflags | cpu_cc_compute_all(env, CC_OP)
532 | (DF & DF_MASK);
aliguori93fcfe32009-01-15 22:34:14 +0000533 log_cpu_state(env, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000534 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
pbrooke6e59062006-10-22 00:18:54 +0000535#elif defined(TARGET_M68K)
536 cpu_m68k_flush_flags(env, env->cc_op);
537 env->cc_op = CC_OP_FLAGS;
538 env->sr = (env->sr & 0xffe0)
539 | env->cc_dest | (env->cc_x << 4);
aliguori93fcfe32009-01-15 22:34:14 +0000540 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000541#else
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700542 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000543#endif
bellard3fb2ded2003-06-24 13:22:59 +0000544 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700545#endif /* DEBUG_DISAS || CONFIG_DEBUG_EXEC */
pbrookd5975362008-06-07 20:50:51 +0000546 spin_lock(&tb_lock);
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000547 tb = tb_find_fast(env);
pbrookd5975362008-06-07 20:50:51 +0000548 /* Note: we do it here to avoid a gcc bug on Mac OS X when
549 doing it in tb_find_slow */
550 if (tb_invalidated_flag) {
551 /* as some TB could have been invalidated because
552 of memory exceptions while generating the code, we
553 must recompute the hash index here */
554 next_tb = 0;
pbrook2e70f6e2008-06-29 01:03:05 +0000555 tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000556 }
Juan Quintelaf0667e62009-07-27 16:13:05 +0200557#ifdef CONFIG_DEBUG_EXEC
Stefan Weil3ba19252012-04-12 15:44:24 +0200558 qemu_log_mask(CPU_LOG_EXEC, "Trace %p [" TARGET_FMT_lx "] %s\n",
559 tb->tc_ptr, tb->pc,
aliguori93fcfe32009-01-15 22:34:14 +0000560 lookup_symbol(tb->pc));
bellard9d27abd2003-05-10 13:13:54 +0000561#endif
bellard8a40a182005-11-20 10:35:40 +0000562 /* see if we can patch the calling TB. When the TB
563 spans two pages, we cannot safely do a direct
564 jump. */
Paolo Bonzini040f2fb2010-01-15 08:56:36 +0100565 if (next_tb != 0 && tb->page_addr[1] == -1) {
blueswir1b5fc09a2008-05-04 06:38:18 +0000566 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000567 }
pbrookd5975362008-06-07 20:50:51 +0000568 spin_unlock(&tb_lock);
malc55e8b852008-11-04 14:18:13 +0000569
570 /* cpu_interrupt might be called while translating the
571 TB, but before it is linked into a potentially
572 infinite loop and becomes env->current_tb. Avoid
573 starting execution if there is a pending interrupt. */
Jan Kiszkab0052d12010-06-25 16:56:50 +0200574 env->current_tb = tb;
575 barrier();
576 if (likely(!env->exit_request)) {
pbrook2e70f6e2008-06-29 01:03:05 +0000577 tc_ptr = tb->tc_ptr;
陳韋任e965fc32012-02-06 14:02:55 +0800578 /* execute the generated code */
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000579 next_tb = tcg_qemu_tb_exec(env, tc_ptr);
pbrook2e70f6e2008-06-29 01:03:05 +0000580 if ((next_tb & 3) == 2) {
thsbf20dc02008-06-30 17:22:19 +0000581 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000582 int insns_left;
Stefan Weil69784ea2012-03-16 23:50:54 +0100583 tb = (TranslationBlock *)(next_tb & ~3);
pbrook2e70f6e2008-06-29 01:03:05 +0000584 /* Restore PC. */
aliguori622ed362008-11-18 19:36:03 +0000585 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000586 insns_left = env->icount_decr.u32;
587 if (env->icount_extra && insns_left >= 0) {
588 /* Refill decrementer and continue execution. */
589 env->icount_extra += insns_left;
590 if (env->icount_extra > 0xffff) {
591 insns_left = 0xffff;
592 } else {
593 insns_left = env->icount_extra;
594 }
595 env->icount_extra -= insns_left;
596 env->icount_decr.u16.low = insns_left;
597 } else {
598 if (insns_left > 0) {
599 /* Execute remaining instructions. */
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000600 cpu_exec_nocache(env, insns_left, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000601 }
602 env->exception_index = EXCP_INTERRUPT;
603 next_tb = 0;
Blue Swirl1162c042011-05-14 12:52:35 +0000604 cpu_loop_exit(env);
pbrook2e70f6e2008-06-29 01:03:05 +0000605 }
606 }
607 }
Jan Kiszkab0052d12010-06-25 16:56:50 +0200608 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000609 /* reset soft MMU for next block (it can currently
610 only be set by a memory fault) */
ths50a518e2007-06-03 18:52:15 +0000611 } /* for(;;) */
Jan Kiszka0d101932011-07-02 09:50:51 +0200612 } else {
613 /* Reload env after longjmp - the compiler may have smashed all
614 * local variables as longjmp is marked 'noreturn'. */
615 env = cpu_single_env;
bellard7d132992003-03-06 23:23:54 +0000616 }
bellard3fb2ded2003-06-24 13:22:59 +0000617 } /* for(;;) */
618
bellard7d132992003-03-06 23:23:54 +0000619
bellarde4533c72003-06-15 19:51:39 +0000620#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000621 /* restore flags in standard format */
Blue Swirle694d4e2011-05-16 19:38:48 +0000622 env->eflags = env->eflags | cpu_cc_compute_all(env, CC_OP)
623 | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000624#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000625 /* XXX: Save/restore host fpu exception state?. */
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800626#elif defined(TARGET_UNICORE32)
bellard93ac68b2003-09-30 20:57:29 +0000627#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000628#elif defined(TARGET_PPC)
Michael Walle81ea0e12011-02-17 23:45:02 +0100629#elif defined(TARGET_LM32)
pbrooke6e59062006-10-22 00:18:54 +0000630#elif defined(TARGET_M68K)
631 cpu_m68k_flush_flags(env, env->cc_op);
632 env->cc_op = CC_OP_FLAGS;
633 env->sr = (env->sr & 0xffe0)
634 | env->cc_dest | (env->cc_x << 4);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200635#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000636#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000637#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000638#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000639#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100640#elif defined(TARGET_S390X)
Max Filippov23288262011-09-06 03:55:25 +0400641#elif defined(TARGET_XTENSA)
bellardfdf9b3e2006-04-27 21:07:38 +0000642 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000643#else
644#error unsupported target CPU
645#endif
pbrook1057eaa2007-02-04 13:37:44 +0000646
bellard6a00d602005-11-21 23:25:50 +0000647 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000648 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000649 return ret;
650}