blob: f25a5a72aa0bf24d02b447d384bd6326f5e5caa1 [file] [log] [blame]
Richard Henderson61766fe2016-12-15 11:26:14 -08001/*
2 * Helpers for HPPA instructions.
3 *
4 * Copyright (c) 2016 Richard Henderson <rth@twiddle.net>
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
Chetan Pantd6ea4232020-10-23 12:33:53 +00009 * version 2.1 of the License, or (at your option) any later version.
Richard Henderson61766fe2016-12-15 11:26:14 -080010 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 */
19
20#include "qemu/osdep.h"
Philippe Mathieu-Daudécd617482022-02-07 09:27:56 +010021#include "qemu/log.h"
Richard Henderson61766fe2016-12-15 11:26:14 -080022#include "cpu.h"
23#include "exec/exec-all.h"
24#include "exec/helper-proto.h"
Richard Henderson96d64072016-12-15 14:54:51 -080025#include "exec/cpu_ldst.h"
Richard Henderson49c29d62017-12-28 17:50:14 -080026#include "qemu/timer.h"
Sven Schnelle23c3d562019-03-11 20:15:55 +010027#include "trace.h"
Richard Henderson61766fe2016-12-15 11:26:14 -080028
Marc-André Lureau89057702022-04-20 17:26:02 +040029G_NORETURN void HELPER(excp)(CPUHPPAState *env, int excp)
Richard Henderson61766fe2016-12-15 11:26:14 -080030{
Richard Henderson25f32702019-03-22 17:51:33 -070031 CPUState *cs = env_cpu(env);
Richard Henderson61766fe2016-12-15 11:26:14 -080032
33 cs->exception_index = excp;
34 cpu_loop_exit(cs);
35}
36
Marc-André Lureau89057702022-04-20 17:26:02 +040037G_NORETURN void hppa_dynamic_excp(CPUHPPAState *env, int excp, uintptr_t ra)
Richard Hendersonb2167452016-12-15 13:37:23 -080038{
Richard Henderson25f32702019-03-22 17:51:33 -070039 CPUState *cs = env_cpu(env);
Richard Hendersonb2167452016-12-15 13:37:23 -080040
41 cs->exception_index = excp;
42 cpu_loop_exit_restore(cs, ra);
43}
44
Richard Hendersoneaa37832017-10-09 12:35:48 -070045void HELPER(tsv)(CPUHPPAState *env, target_ureg cond)
Richard Hendersonb2167452016-12-15 13:37:23 -080046{
Richard Hendersoneaa37832017-10-09 12:35:48 -070047 if (unlikely((target_sreg)cond < 0)) {
Richard Henderson2dfcca92017-11-05 10:50:47 +010048 hppa_dynamic_excp(env, EXCP_OVERFLOW, GETPC());
Richard Hendersonb2167452016-12-15 13:37:23 -080049 }
50}
51
Richard Hendersoneaa37832017-10-09 12:35:48 -070052void HELPER(tcond)(CPUHPPAState *env, target_ureg cond)
Richard Hendersonb2167452016-12-15 13:37:23 -080053{
54 if (unlikely(cond)) {
Richard Henderson2dfcca92017-11-05 10:50:47 +010055 hppa_dynamic_excp(env, EXCP_COND, GETPC());
Richard Hendersonb2167452016-12-15 13:37:23 -080056 }
57}
58
Richard Henderson9f54dc12021-12-29 13:39:25 -080059static void atomic_store_3(CPUHPPAState *env, target_ulong addr,
60 uint32_t val, uintptr_t ra)
Richard Henderson96d64072016-12-15 14:54:51 -080061{
Richard Henderson9f54dc12021-12-29 13:39:25 -080062 int mmu_idx = cpu_mmu_index(env, 0);
63 uint32_t old, new, cmp, mask, *haddr;
64 void *vaddr;
Richard Henderson96d64072016-12-15 14:54:51 -080065
Richard Henderson9f54dc12021-12-29 13:39:25 -080066 vaddr = probe_access(env, addr, 3, MMU_DATA_STORE, mmu_idx, ra);
67 if (vaddr == NULL) {
68 cpu_loop_exit_atomic(env_cpu(env), ra);
69 }
70 haddr = (uint32_t *)((uintptr_t)vaddr & -4);
71 mask = addr & 1 ? 0x00ffffffu : 0xffffff00u;
72
Richard Henderson96d64072016-12-15 14:54:51 -080073 old = *haddr;
74 while (1) {
Richard Henderson9f54dc12021-12-29 13:39:25 -080075 new = be32_to_cpu((cpu_to_be32(old) & ~mask) | (val & mask));
Stefan Hajnoczid73415a2020-09-23 11:56:46 +010076 cmp = qatomic_cmpxchg(haddr, old, new);
Richard Henderson96d64072016-12-15 14:54:51 -080077 if (cmp == old) {
78 return;
79 }
80 old = cmp;
81 }
Richard Henderson96d64072016-12-15 14:54:51 -080082}
83
Richard Hendersoneaa37832017-10-09 12:35:48 -070084static void do_stby_b(CPUHPPAState *env, target_ulong addr, target_ureg val,
Sven Schnelle5010e5c2019-02-11 19:19:03 +010085 bool parallel, uintptr_t ra)
Richard Henderson96d64072016-12-15 14:54:51 -080086{
Richard Henderson96d64072016-12-15 14:54:51 -080087 switch (addr & 3) {
88 case 3:
89 cpu_stb_data_ra(env, addr, val, ra);
90 break;
91 case 2:
92 cpu_stw_data_ra(env, addr, val, ra);
93 break;
94 case 1:
95 /* The 3 byte store must appear atomic. */
Emilio G. Cotaf9f46db2017-07-14 18:29:47 -040096 if (parallel) {
Richard Henderson9f54dc12021-12-29 13:39:25 -080097 atomic_store_3(env, addr, val, ra);
Richard Henderson96d64072016-12-15 14:54:51 -080098 } else {
99 cpu_stb_data_ra(env, addr, val >> 16, ra);
100 cpu_stw_data_ra(env, addr + 1, val, ra);
101 }
102 break;
103 default:
104 cpu_stl_data_ra(env, addr, val, ra);
105 break;
106 }
107}
108
Richard Hendersoneaa37832017-10-09 12:35:48 -0700109void HELPER(stby_b)(CPUHPPAState *env, target_ulong addr, target_ureg val)
Emilio G. Cotaf9f46db2017-07-14 18:29:47 -0400110{
Sven Schnelle5010e5c2019-02-11 19:19:03 +0100111 do_stby_b(env, addr, val, false, GETPC());
Emilio G. Cotaf9f46db2017-07-14 18:29:47 -0400112}
113
114void HELPER(stby_b_parallel)(CPUHPPAState *env, target_ulong addr,
Richard Hendersoneaa37832017-10-09 12:35:48 -0700115 target_ureg val)
Emilio G. Cotaf9f46db2017-07-14 18:29:47 -0400116{
Sven Schnelle5010e5c2019-02-11 19:19:03 +0100117 do_stby_b(env, addr, val, true, GETPC());
Emilio G. Cotaf9f46db2017-07-14 18:29:47 -0400118}
119
Richard Hendersoneaa37832017-10-09 12:35:48 -0700120static void do_stby_e(CPUHPPAState *env, target_ulong addr, target_ureg val,
Sven Schnelle5010e5c2019-02-11 19:19:03 +0100121 bool parallel, uintptr_t ra)
Richard Henderson96d64072016-12-15 14:54:51 -0800122{
Richard Henderson96d64072016-12-15 14:54:51 -0800123 switch (addr & 3) {
124 case 3:
125 /* The 3 byte store must appear atomic. */
Emilio G. Cotaf9f46db2017-07-14 18:29:47 -0400126 if (parallel) {
Richard Henderson9f54dc12021-12-29 13:39:25 -0800127 atomic_store_3(env, addr - 3, val, ra);
Richard Henderson96d64072016-12-15 14:54:51 -0800128 } else {
129 cpu_stw_data_ra(env, addr - 3, val >> 16, ra);
130 cpu_stb_data_ra(env, addr - 1, val >> 8, ra);
131 }
132 break;
133 case 2:
134 cpu_stw_data_ra(env, addr - 2, val >> 16, ra);
135 break;
136 case 1:
137 cpu_stb_data_ra(env, addr - 1, val >> 24, ra);
138 break;
139 default:
140 /* Nothing is stored, but protection is checked and the
141 cacheline is marked dirty. */
Laurent Vivier98670d42018-01-18 20:38:40 +0100142 probe_write(env, addr, 0, cpu_mmu_index(env, 0), ra);
Richard Henderson96d64072016-12-15 14:54:51 -0800143 break;
144 }
145}
146
Richard Hendersoneaa37832017-10-09 12:35:48 -0700147void HELPER(stby_e)(CPUHPPAState *env, target_ulong addr, target_ureg val)
Emilio G. Cotaf9f46db2017-07-14 18:29:47 -0400148{
Sven Schnelle5010e5c2019-02-11 19:19:03 +0100149 do_stby_e(env, addr, val, false, GETPC());
Emilio G. Cotaf9f46db2017-07-14 18:29:47 -0400150}
151
152void HELPER(stby_e_parallel)(CPUHPPAState *env, target_ulong addr,
Richard Hendersoneaa37832017-10-09 12:35:48 -0700153 target_ureg val)
Emilio G. Cotaf9f46db2017-07-14 18:29:47 -0400154{
Sven Schnelle5010e5c2019-02-11 19:19:03 +0100155 do_stby_e(env, addr, val, true, GETPC());
Emilio G. Cotaf9f46db2017-07-14 18:29:47 -0400156}
157
Richard Hendersonb1af7552020-01-16 15:46:38 -1000158void HELPER(ldc_check)(target_ulong addr)
159{
160 if (unlikely(addr & 0xf)) {
161 qemu_log_mask(LOG_GUEST_ERROR,
162 "Undefined ldc to unaligned address mod 16: "
163 TARGET_FMT_lx "\n", addr);
164 }
165}
166
Richard Hendersoneed14212018-01-24 15:03:25 -0800167target_ureg HELPER(probe)(CPUHPPAState *env, target_ulong addr,
168 uint32_t level, uint32_t want)
Richard Henderson98a9cb72016-12-15 14:59:03 -0800169{
Helge Deller813dff12017-10-01 22:11:45 +0200170#ifdef CONFIG_USER_ONLY
Richard Hendersonbef6f002023-07-07 21:40:52 +0100171 return page_check_range(addr, 1, want);
Helge Deller813dff12017-10-01 22:11:45 +0200172#else
Richard Hendersoneed14212018-01-24 15:03:25 -0800173 int prot, excp;
174 hwaddr phys;
Richard Henderson98a9cb72016-12-15 14:59:03 -0800175
Sven Schnelle23c3d562019-03-11 20:15:55 +0100176 trace_hppa_tlb_probe(addr, level, want);
Richard Hendersoneed14212018-01-24 15:03:25 -0800177 /* Fail if the requested privilege level is higher than current. */
178 if (level < (env->iaoq_f & 3)) {
179 return 0;
180 }
181
182 excp = hppa_get_physical_address(env, addr, level, 0, &phys, &prot);
183 if (excp >= 0) {
184 if (env->psw & PSW_Q) {
185 /* ??? Needs tweaking for hppa64. */
186 env->cr[CR_IOR] = addr;
187 env->cr[CR_ISR] = addr >> 32;
188 }
189 if (excp == EXCP_DTLB_MISS) {
190 excp = EXCP_NA_DTLB_MISS;
191 }
192 hppa_dynamic_excp(env, excp, GETPC());
193 }
194 return (want & prot) != 0;
Helge Deller813dff12017-10-01 22:11:45 +0200195#endif
Richard Henderson98a9cb72016-12-15 14:59:03 -0800196}
197
Richard Henderson49c29d62017-12-28 17:50:14 -0800198target_ureg HELPER(read_interval_timer)(void)
199{
200#ifdef CONFIG_USER_ONLY
201 /* In user-mode, QEMU_CLOCK_VIRTUAL doesn't exist.
202 Just pass through the host cpu clock ticks. */
203 return cpu_get_host_ticks();
204#else
205 /* In system mode we have access to a decent high-resolution clock.
206 In order to make OS-level time accounting work with the cr16,
207 present it with a well-timed clock fixed at 250MHz. */
208 return qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) >> 2;
209#endif
210}