ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 1 | /* |
| 2 | * QEMU SCI/SCIF serial port emulation |
| 3 | * |
| 4 | * Copyright (c) 2007 Magnus Damm |
| 5 | * |
| 6 | * Based on serial.c - QEMU 16450 UART emulation |
| 7 | * Copyright (c) 2003-2004 Fabrice Bellard |
| 8 | * |
| 9 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
| 10 | * of this software and associated documentation files (the "Software"), to deal |
| 11 | * in the Software without restriction, including without limitation the rights |
| 12 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell |
| 13 | * copies of the Software, and to permit persons to whom the Software is |
| 14 | * furnished to do so, subject to the following conditions: |
| 15 | * |
| 16 | * The above copyright notice and this permission notice shall be included in |
| 17 | * all copies or substantial portions of the Software. |
| 18 | * |
| 19 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 20 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 21 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 22 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 23 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, |
| 24 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN |
| 25 | * THE SOFTWARE. |
| 26 | */ |
Paolo Bonzini | 83c9f4c | 2013-02-04 15:40:22 +0100 | [diff] [blame] | 27 | #include "hw/hw.h" |
Paolo Bonzini | 0d09e41 | 2013-02-05 17:06:20 +0100 | [diff] [blame] | 28 | #include "hw/sh4/sh.h" |
Paolo Bonzini | dccfcd0 | 2013-04-08 16:55:25 +0200 | [diff] [blame] | 29 | #include "sysemu/char.h" |
Paolo Bonzini | 022c62c | 2012-12-17 18:19:49 +0100 | [diff] [blame] | 30 | #include "exec/address-spaces.h" |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 31 | |
| 32 | //#define DEBUG_SERIAL |
| 33 | |
| 34 | #define SH_SERIAL_FLAG_TEND (1 << 0) |
| 35 | #define SH_SERIAL_FLAG_TDE (1 << 1) |
| 36 | #define SH_SERIAL_FLAG_RDF (1 << 2) |
| 37 | #define SH_SERIAL_FLAG_BRK (1 << 3) |
| 38 | #define SH_SERIAL_FLAG_DR (1 << 4) |
| 39 | |
aurel32 | 63242a0 | 2008-09-15 07:05:18 +0000 | [diff] [blame] | 40 | #define SH_RX_FIFO_LENGTH (16) |
| 41 | |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 42 | typedef struct { |
Benoît Canet | 9a9d0b8 | 2011-11-17 14:23:02 +0100 | [diff] [blame] | 43 | MemoryRegion iomem; |
| 44 | MemoryRegion iomem_p4; |
| 45 | MemoryRegion iomem_a7; |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 46 | uint8_t smr; |
| 47 | uint8_t brr; |
| 48 | uint8_t scr; |
| 49 | uint8_t dr; /* ftdr / tdr */ |
| 50 | uint8_t sr; /* fsr / ssr */ |
| 51 | uint16_t fcr; |
| 52 | uint8_t sptr; |
| 53 | |
aurel32 | 63242a0 | 2008-09-15 07:05:18 +0000 | [diff] [blame] | 54 | uint8_t rx_fifo[SH_RX_FIFO_LENGTH]; /* frdr / rdr */ |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 55 | uint8_t rx_cnt; |
aurel32 | 63242a0 | 2008-09-15 07:05:18 +0000 | [diff] [blame] | 56 | uint8_t rx_tail; |
| 57 | uint8_t rx_head; |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 58 | |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 59 | int freq; |
| 60 | int feat; |
| 61 | int flags; |
aurel32 | 63242a0 | 2008-09-15 07:05:18 +0000 | [diff] [blame] | 62 | int rtrg; |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 63 | |
| 64 | CharDriverState *chr; |
aurel32 | bf5b742 | 2008-05-09 18:46:04 +0000 | [diff] [blame] | 65 | |
aurel32 | 4e7ed2d | 2008-11-21 21:06:51 +0000 | [diff] [blame] | 66 | qemu_irq eri; |
| 67 | qemu_irq rxi; |
| 68 | qemu_irq txi; |
| 69 | qemu_irq tei; |
| 70 | qemu_irq bri; |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 71 | } sh_serial_state; |
| 72 | |
aurel32 | 63242a0 | 2008-09-15 07:05:18 +0000 | [diff] [blame] | 73 | static void sh_serial_clear_fifo(sh_serial_state * s) |
| 74 | { |
| 75 | memset(s->rx_fifo, 0, SH_RX_FIFO_LENGTH); |
| 76 | s->rx_cnt = 0; |
| 77 | s->rx_head = 0; |
| 78 | s->rx_tail = 0; |
| 79 | } |
| 80 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 81 | static void sh_serial_write(void *opaque, hwaddr offs, |
Benoît Canet | 9a9d0b8 | 2011-11-17 14:23:02 +0100 | [diff] [blame] | 82 | uint64_t val, unsigned size) |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 83 | { |
| 84 | sh_serial_state *s = opaque; |
| 85 | unsigned char ch; |
| 86 | |
| 87 | #ifdef DEBUG_SERIAL |
pbrook | 8da3ff1 | 2008-12-01 18:59:50 +0000 | [diff] [blame] | 88 | printf("sh_serial: write offs=0x%02x val=0x%02x\n", |
| 89 | offs, val); |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 90 | #endif |
| 91 | switch(offs) { |
| 92 | case 0x00: /* SMR */ |
| 93 | s->smr = val & ((s->feat & SH_SERIAL_FEAT_SCIF) ? 0x7b : 0xff); |
| 94 | return; |
| 95 | case 0x04: /* BRR */ |
| 96 | s->brr = val; |
| 97 | return; |
| 98 | case 0x08: /* SCR */ |
aurel32 | 63242a0 | 2008-09-15 07:05:18 +0000 | [diff] [blame] | 99 | /* TODO : For SH7751, SCIF mask should be 0xfb. */ |
aurel32 | bf5b742 | 2008-05-09 18:46:04 +0000 | [diff] [blame] | 100 | s->scr = val & ((s->feat & SH_SERIAL_FEAT_SCIF) ? 0xfa : 0xff); |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 101 | if (!(val & (1 << 5))) |
| 102 | s->flags |= SH_SERIAL_FLAG_TEND; |
aurel32 | bf5b742 | 2008-05-09 18:46:04 +0000 | [diff] [blame] | 103 | if ((s->feat & SH_SERIAL_FEAT_SCIF) && s->txi) { |
aurel32 | 4e7ed2d | 2008-11-21 21:06:51 +0000 | [diff] [blame] | 104 | qemu_set_irq(s->txi, val & (1 << 7)); |
aurel32 | bf5b742 | 2008-05-09 18:46:04 +0000 | [diff] [blame] | 105 | } |
aurel32 | 4e7ed2d | 2008-11-21 21:06:51 +0000 | [diff] [blame] | 106 | if (!(val & (1 << 6))) { |
| 107 | qemu_set_irq(s->rxi, 0); |
aurel32 | 63242a0 | 2008-09-15 07:05:18 +0000 | [diff] [blame] | 108 | } |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 109 | return; |
| 110 | case 0x0c: /* FTDR / TDR */ |
| 111 | if (s->chr) { |
| 112 | ch = val; |
Anthony Liguori | 2cc6e0a | 2011-08-15 11:17:28 -0500 | [diff] [blame] | 113 | qemu_chr_fe_write(s->chr, &ch, 1); |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 114 | } |
| 115 | s->dr = val; |
| 116 | s->flags &= ~SH_SERIAL_FLAG_TDE; |
| 117 | return; |
| 118 | #if 0 |
| 119 | case 0x14: /* FRDR / RDR */ |
| 120 | ret = 0; |
| 121 | break; |
| 122 | #endif |
| 123 | } |
| 124 | if (s->feat & SH_SERIAL_FEAT_SCIF) { |
| 125 | switch(offs) { |
| 126 | case 0x10: /* FSR */ |
| 127 | if (!(val & (1 << 6))) |
| 128 | s->flags &= ~SH_SERIAL_FLAG_TEND; |
| 129 | if (!(val & (1 << 5))) |
| 130 | s->flags &= ~SH_SERIAL_FLAG_TDE; |
| 131 | if (!(val & (1 << 4))) |
| 132 | s->flags &= ~SH_SERIAL_FLAG_BRK; |
| 133 | if (!(val & (1 << 1))) |
| 134 | s->flags &= ~SH_SERIAL_FLAG_RDF; |
| 135 | if (!(val & (1 << 0))) |
| 136 | s->flags &= ~SH_SERIAL_FLAG_DR; |
aurel32 | 63242a0 | 2008-09-15 07:05:18 +0000 | [diff] [blame] | 137 | |
| 138 | if (!(val & (1 << 1)) || !(val & (1 << 0))) { |
aurel32 | 4e7ed2d | 2008-11-21 21:06:51 +0000 | [diff] [blame] | 139 | if (s->rxi) { |
| 140 | qemu_set_irq(s->rxi, 0); |
aurel32 | 63242a0 | 2008-09-15 07:05:18 +0000 | [diff] [blame] | 141 | } |
| 142 | } |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 143 | return; |
| 144 | case 0x18: /* FCR */ |
| 145 | s->fcr = val; |
aurel32 | 63242a0 | 2008-09-15 07:05:18 +0000 | [diff] [blame] | 146 | switch ((val >> 6) & 3) { |
| 147 | case 0: |
| 148 | s->rtrg = 1; |
| 149 | break; |
| 150 | case 1: |
| 151 | s->rtrg = 4; |
| 152 | break; |
| 153 | case 2: |
| 154 | s->rtrg = 8; |
| 155 | break; |
| 156 | case 3: |
| 157 | s->rtrg = 14; |
| 158 | break; |
| 159 | } |
| 160 | if (val & (1 << 1)) { |
| 161 | sh_serial_clear_fifo(s); |
| 162 | s->sr &= ~(1 << 1); |
| 163 | } |
| 164 | |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 165 | return; |
| 166 | case 0x20: /* SPTR */ |
aurel32 | 63242a0 | 2008-09-15 07:05:18 +0000 | [diff] [blame] | 167 | s->sptr = val & 0xf3; |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 168 | return; |
| 169 | case 0x24: /* LSR */ |
| 170 | return; |
| 171 | } |
| 172 | } |
| 173 | else { |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 174 | switch(offs) { |
aurel32 | d1f193b | 2008-12-07 22:46:49 +0000 | [diff] [blame] | 175 | #if 0 |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 176 | case 0x0c: |
| 177 | ret = s->dr; |
| 178 | break; |
| 179 | case 0x10: |
| 180 | ret = 0; |
| 181 | break; |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 182 | #endif |
aurel32 | d1f193b | 2008-12-07 22:46:49 +0000 | [diff] [blame] | 183 | case 0x1c: |
| 184 | s->sptr = val & 0x8f; |
| 185 | return; |
| 186 | } |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 187 | } |
| 188 | |
Peter Maydell | c1950a4 | 2012-06-25 16:52:23 +0100 | [diff] [blame] | 189 | fprintf(stderr, "sh_serial: unsupported write to 0x%02" |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 190 | HWADDR_PRIx "\n", offs); |
Blue Swirl | 43dc2a6 | 2010-03-18 18:41:57 +0000 | [diff] [blame] | 191 | abort(); |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 192 | } |
| 193 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 194 | static uint64_t sh_serial_read(void *opaque, hwaddr offs, |
Benoît Canet | 9a9d0b8 | 2011-11-17 14:23:02 +0100 | [diff] [blame] | 195 | unsigned size) |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 196 | { |
| 197 | sh_serial_state *s = opaque; |
| 198 | uint32_t ret = ~0; |
| 199 | |
| 200 | #if 0 |
| 201 | switch(offs) { |
| 202 | case 0x00: |
| 203 | ret = s->smr; |
| 204 | break; |
| 205 | case 0x04: |
| 206 | ret = s->brr; |
| 207 | break; |
| 208 | case 0x08: |
| 209 | ret = s->scr; |
| 210 | break; |
| 211 | case 0x14: |
| 212 | ret = 0; |
| 213 | break; |
| 214 | } |
| 215 | #endif |
| 216 | if (s->feat & SH_SERIAL_FEAT_SCIF) { |
| 217 | switch(offs) { |
aurel32 | bf5b742 | 2008-05-09 18:46:04 +0000 | [diff] [blame] | 218 | case 0x00: /* SMR */ |
| 219 | ret = s->smr; |
| 220 | break; |
| 221 | case 0x08: /* SCR */ |
| 222 | ret = s->scr; |
| 223 | break; |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 224 | case 0x10: /* FSR */ |
| 225 | ret = 0; |
| 226 | if (s->flags & SH_SERIAL_FLAG_TEND) |
| 227 | ret |= (1 << 6); |
| 228 | if (s->flags & SH_SERIAL_FLAG_TDE) |
| 229 | ret |= (1 << 5); |
| 230 | if (s->flags & SH_SERIAL_FLAG_BRK) |
| 231 | ret |= (1 << 4); |
| 232 | if (s->flags & SH_SERIAL_FLAG_RDF) |
| 233 | ret |= (1 << 1); |
| 234 | if (s->flags & SH_SERIAL_FLAG_DR) |
| 235 | ret |= (1 << 0); |
| 236 | |
aurel32 | 63242a0 | 2008-09-15 07:05:18 +0000 | [diff] [blame] | 237 | if (s->scr & (1 << 5)) |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 238 | s->flags |= SH_SERIAL_FLAG_TDE | SH_SERIAL_FLAG_TEND; |
| 239 | |
| 240 | break; |
aurel32 | 63242a0 | 2008-09-15 07:05:18 +0000 | [diff] [blame] | 241 | case 0x14: |
| 242 | if (s->rx_cnt > 0) { |
| 243 | ret = s->rx_fifo[s->rx_tail++]; |
| 244 | s->rx_cnt--; |
| 245 | if (s->rx_tail == SH_RX_FIFO_LENGTH) |
| 246 | s->rx_tail = 0; |
| 247 | if (s->rx_cnt < s->rtrg) |
| 248 | s->flags &= ~SH_SERIAL_FLAG_RDF; |
| 249 | } |
| 250 | break; |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 251 | case 0x18: |
| 252 | ret = s->fcr; |
| 253 | break; |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 254 | case 0x1c: |
| 255 | ret = s->rx_cnt; |
| 256 | break; |
| 257 | case 0x20: |
| 258 | ret = s->sptr; |
| 259 | break; |
| 260 | case 0x24: |
| 261 | ret = 0; |
| 262 | break; |
| 263 | } |
| 264 | } |
| 265 | else { |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 266 | switch(offs) { |
aurel32 | d1f193b | 2008-12-07 22:46:49 +0000 | [diff] [blame] | 267 | #if 0 |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 268 | case 0x0c: |
| 269 | ret = s->dr; |
| 270 | break; |
| 271 | case 0x10: |
| 272 | ret = 0; |
| 273 | break; |
aurel32 | 63242a0 | 2008-09-15 07:05:18 +0000 | [diff] [blame] | 274 | case 0x14: |
| 275 | ret = s->rx_fifo[0]; |
| 276 | break; |
aurel32 | d1f193b | 2008-12-07 22:46:49 +0000 | [diff] [blame] | 277 | #endif |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 278 | case 0x1c: |
| 279 | ret = s->sptr; |
| 280 | break; |
| 281 | } |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 282 | } |
| 283 | #ifdef DEBUG_SERIAL |
pbrook | 8da3ff1 | 2008-12-01 18:59:50 +0000 | [diff] [blame] | 284 | printf("sh_serial: read offs=0x%02x val=0x%x\n", |
| 285 | offs, ret); |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 286 | #endif |
| 287 | |
| 288 | if (ret & ~((1 << 16) - 1)) { |
Peter Maydell | c1950a4 | 2012-06-25 16:52:23 +0100 | [diff] [blame] | 289 | fprintf(stderr, "sh_serial: unsupported read from 0x%02" |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 290 | HWADDR_PRIx "\n", offs); |
Blue Swirl | 43dc2a6 | 2010-03-18 18:41:57 +0000 | [diff] [blame] | 291 | abort(); |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 292 | } |
| 293 | |
| 294 | return ret; |
| 295 | } |
| 296 | |
| 297 | static int sh_serial_can_receive(sh_serial_state *s) |
| 298 | { |
aurel32 | 63242a0 | 2008-09-15 07:05:18 +0000 | [diff] [blame] | 299 | return s->scr & (1 << 4); |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 300 | } |
| 301 | |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 302 | static void sh_serial_receive_break(sh_serial_state *s) |
| 303 | { |
aurel32 | 63242a0 | 2008-09-15 07:05:18 +0000 | [diff] [blame] | 304 | if (s->feat & SH_SERIAL_FEAT_SCIF) |
| 305 | s->sr |= (1 << 4); |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 306 | } |
| 307 | |
| 308 | static int sh_serial_can_receive1(void *opaque) |
| 309 | { |
| 310 | sh_serial_state *s = opaque; |
| 311 | return sh_serial_can_receive(s); |
| 312 | } |
| 313 | |
| 314 | static void sh_serial_receive1(void *opaque, const uint8_t *buf, int size) |
| 315 | { |
| 316 | sh_serial_state *s = opaque; |
Aurelien Jarno | b7d2b02 | 2011-01-19 11:38:36 +0100 | [diff] [blame] | 317 | |
| 318 | if (s->feat & SH_SERIAL_FEAT_SCIF) { |
| 319 | int i; |
| 320 | for (i = 0; i < size; i++) { |
| 321 | if (s->rx_cnt < SH_RX_FIFO_LENGTH) { |
| 322 | s->rx_fifo[s->rx_head++] = buf[i]; |
| 323 | if (s->rx_head == SH_RX_FIFO_LENGTH) { |
| 324 | s->rx_head = 0; |
| 325 | } |
| 326 | s->rx_cnt++; |
| 327 | if (s->rx_cnt >= s->rtrg) { |
| 328 | s->flags |= SH_SERIAL_FLAG_RDF; |
| 329 | if (s->scr & (1 << 6) && s->rxi) { |
| 330 | qemu_set_irq(s->rxi, 1); |
| 331 | } |
| 332 | } |
| 333 | } |
| 334 | } |
| 335 | } else { |
| 336 | s->rx_fifo[0] = buf[0]; |
| 337 | } |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 338 | } |
| 339 | |
| 340 | static void sh_serial_event(void *opaque, int event) |
| 341 | { |
| 342 | sh_serial_state *s = opaque; |
| 343 | if (event == CHR_EVENT_BREAK) |
| 344 | sh_serial_receive_break(s); |
| 345 | } |
| 346 | |
Benoît Canet | 9a9d0b8 | 2011-11-17 14:23:02 +0100 | [diff] [blame] | 347 | static const MemoryRegionOps sh_serial_ops = { |
| 348 | .read = sh_serial_read, |
| 349 | .write = sh_serial_write, |
| 350 | .endianness = DEVICE_NATIVE_ENDIAN, |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 351 | }; |
| 352 | |
Benoît Canet | 9a9d0b8 | 2011-11-17 14:23:02 +0100 | [diff] [blame] | 353 | void sh_serial_init(MemoryRegion *sysmem, |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 354 | hwaddr base, int feat, |
Benoît Canet | 9a9d0b8 | 2011-11-17 14:23:02 +0100 | [diff] [blame] | 355 | uint32_t freq, CharDriverState *chr, |
| 356 | qemu_irq eri_source, |
| 357 | qemu_irq rxi_source, |
| 358 | qemu_irq txi_source, |
| 359 | qemu_irq tei_source, |
| 360 | qemu_irq bri_source) |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 361 | { |
| 362 | sh_serial_state *s; |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 363 | |
Anthony Liguori | 7267c09 | 2011-08-20 22:09:37 -0500 | [diff] [blame] | 364 | s = g_malloc0(sizeof(sh_serial_state)); |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 365 | |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 366 | s->feat = feat; |
| 367 | s->flags = SH_SERIAL_FLAG_TEND | SH_SERIAL_FLAG_TDE; |
aurel32 | 63242a0 | 2008-09-15 07:05:18 +0000 | [diff] [blame] | 368 | s->rtrg = 1; |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 369 | |
| 370 | s->smr = 0; |
| 371 | s->brr = 0xff; |
balrog | b7d35e6 | 2007-12-12 00:40:24 +0000 | [diff] [blame] | 372 | s->scr = 1 << 5; /* pretend that TX is enabled so early printk works */ |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 373 | s->sptr = 0; |
| 374 | |
| 375 | if (feat & SH_SERIAL_FEAT_SCIF) { |
| 376 | s->fcr = 0; |
| 377 | } |
| 378 | else { |
| 379 | s->dr = 0xff; |
| 380 | } |
| 381 | |
aurel32 | 63242a0 | 2008-09-15 07:05:18 +0000 | [diff] [blame] | 382 | sh_serial_clear_fifo(s); |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 383 | |
Paolo Bonzini | 2c9b15c | 2013-06-06 05:41:28 -0400 | [diff] [blame] | 384 | memory_region_init_io(&s->iomem, NULL, &sh_serial_ops, s, |
Benoît Canet | 9a9d0b8 | 2011-11-17 14:23:02 +0100 | [diff] [blame] | 385 | "serial", 0x100000000ULL); |
| 386 | |
Paolo Bonzini | 2c9b15c | 2013-06-06 05:41:28 -0400 | [diff] [blame] | 387 | memory_region_init_alias(&s->iomem_p4, NULL, "serial-p4", &s->iomem, |
Benoît Canet | 9a9d0b8 | 2011-11-17 14:23:02 +0100 | [diff] [blame] | 388 | 0, 0x28); |
| 389 | memory_region_add_subregion(sysmem, P4ADDR(base), &s->iomem_p4); |
| 390 | |
Paolo Bonzini | 2c9b15c | 2013-06-06 05:41:28 -0400 | [diff] [blame] | 391 | memory_region_init_alias(&s->iomem_a7, NULL, "serial-a7", &s->iomem, |
Benoît Canet | 9a9d0b8 | 2011-11-17 14:23:02 +0100 | [diff] [blame] | 392 | 0, 0x28); |
| 393 | memory_region_add_subregion(sysmem, A7ADDR(base), &s->iomem_a7); |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 394 | |
| 395 | s->chr = chr; |
| 396 | |
Hans de Goede | 456d606 | 2013-03-27 20:29:40 +0100 | [diff] [blame] | 397 | if (chr) { |
| 398 | qemu_chr_fe_claim_no_fail(chr); |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 399 | qemu_chr_add_handlers(chr, sh_serial_can_receive1, sh_serial_receive1, |
| 400 | sh_serial_event, s); |
Hans de Goede | 456d606 | 2013-03-27 20:29:40 +0100 | [diff] [blame] | 401 | } |
aurel32 | bf5b742 | 2008-05-09 18:46:04 +0000 | [diff] [blame] | 402 | |
| 403 | s->eri = eri_source; |
| 404 | s->rxi = rxi_source; |
| 405 | s->txi = txi_source; |
| 406 | s->tei = tei_source; |
| 407 | s->bri = bri_source; |
ths | 2f062c7 | 2007-09-29 19:43:54 +0000 | [diff] [blame] | 408 | } |