blob: 9328dd1b5745e043cbf9e38fdb1ec774d3334e5c [file] [log] [blame]
ths2f062c72007-09-29 19:43:54 +00001/*
2 * QEMU SCI/SCIF serial port emulation
3 *
4 * Copyright (c) 2007 Magnus Damm
5 *
6 * Based on serial.c - QEMU 16450 UART emulation
7 * Copyright (c) 2003-2004 Fabrice Bellard
8 *
9 * Permission is hereby granted, free of charge, to any person obtaining a copy
10 * of this software and associated documentation files (the "Software"), to deal
11 * in the Software without restriction, including without limitation the rights
12 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
13 * copies of the Software, and to permit persons to whom the Software is
14 * furnished to do so, subject to the following conditions:
15 *
16 * The above copyright notice and this permission notice shall be included in
17 * all copies or substantial portions of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
23 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
24 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
25 * THE SOFTWARE.
26 */
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010027#include "hw/hw.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010028#include "hw/sh4/sh.h"
Paolo Bonzinidccfcd02013-04-08 16:55:25 +020029#include "sysemu/char.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010030#include "exec/address-spaces.h"
ths2f062c72007-09-29 19:43:54 +000031
32//#define DEBUG_SERIAL
33
34#define SH_SERIAL_FLAG_TEND (1 << 0)
35#define SH_SERIAL_FLAG_TDE (1 << 1)
36#define SH_SERIAL_FLAG_RDF (1 << 2)
37#define SH_SERIAL_FLAG_BRK (1 << 3)
38#define SH_SERIAL_FLAG_DR (1 << 4)
39
aurel3263242a02008-09-15 07:05:18 +000040#define SH_RX_FIFO_LENGTH (16)
41
ths2f062c72007-09-29 19:43:54 +000042typedef struct {
Benoît Canet9a9d0b82011-11-17 14:23:02 +010043 MemoryRegion iomem;
44 MemoryRegion iomem_p4;
45 MemoryRegion iomem_a7;
ths2f062c72007-09-29 19:43:54 +000046 uint8_t smr;
47 uint8_t brr;
48 uint8_t scr;
49 uint8_t dr; /* ftdr / tdr */
50 uint8_t sr; /* fsr / ssr */
51 uint16_t fcr;
52 uint8_t sptr;
53
aurel3263242a02008-09-15 07:05:18 +000054 uint8_t rx_fifo[SH_RX_FIFO_LENGTH]; /* frdr / rdr */
ths2f062c72007-09-29 19:43:54 +000055 uint8_t rx_cnt;
aurel3263242a02008-09-15 07:05:18 +000056 uint8_t rx_tail;
57 uint8_t rx_head;
ths2f062c72007-09-29 19:43:54 +000058
ths2f062c72007-09-29 19:43:54 +000059 int freq;
60 int feat;
61 int flags;
aurel3263242a02008-09-15 07:05:18 +000062 int rtrg;
ths2f062c72007-09-29 19:43:54 +000063
64 CharDriverState *chr;
aurel32bf5b7422008-05-09 18:46:04 +000065
aurel324e7ed2d2008-11-21 21:06:51 +000066 qemu_irq eri;
67 qemu_irq rxi;
68 qemu_irq txi;
69 qemu_irq tei;
70 qemu_irq bri;
ths2f062c72007-09-29 19:43:54 +000071} sh_serial_state;
72
aurel3263242a02008-09-15 07:05:18 +000073static void sh_serial_clear_fifo(sh_serial_state * s)
74{
75 memset(s->rx_fifo, 0, SH_RX_FIFO_LENGTH);
76 s->rx_cnt = 0;
77 s->rx_head = 0;
78 s->rx_tail = 0;
79}
80
Avi Kivitya8170e52012-10-23 12:30:10 +020081static void sh_serial_write(void *opaque, hwaddr offs,
Benoît Canet9a9d0b82011-11-17 14:23:02 +010082 uint64_t val, unsigned size)
ths2f062c72007-09-29 19:43:54 +000083{
84 sh_serial_state *s = opaque;
85 unsigned char ch;
86
87#ifdef DEBUG_SERIAL
pbrook8da3ff12008-12-01 18:59:50 +000088 printf("sh_serial: write offs=0x%02x val=0x%02x\n",
89 offs, val);
ths2f062c72007-09-29 19:43:54 +000090#endif
91 switch(offs) {
92 case 0x00: /* SMR */
93 s->smr = val & ((s->feat & SH_SERIAL_FEAT_SCIF) ? 0x7b : 0xff);
94 return;
95 case 0x04: /* BRR */
96 s->brr = val;
97 return;
98 case 0x08: /* SCR */
aurel3263242a02008-09-15 07:05:18 +000099 /* TODO : For SH7751, SCIF mask should be 0xfb. */
aurel32bf5b7422008-05-09 18:46:04 +0000100 s->scr = val & ((s->feat & SH_SERIAL_FEAT_SCIF) ? 0xfa : 0xff);
ths2f062c72007-09-29 19:43:54 +0000101 if (!(val & (1 << 5)))
102 s->flags |= SH_SERIAL_FLAG_TEND;
aurel32bf5b7422008-05-09 18:46:04 +0000103 if ((s->feat & SH_SERIAL_FEAT_SCIF) && s->txi) {
aurel324e7ed2d2008-11-21 21:06:51 +0000104 qemu_set_irq(s->txi, val & (1 << 7));
aurel32bf5b7422008-05-09 18:46:04 +0000105 }
aurel324e7ed2d2008-11-21 21:06:51 +0000106 if (!(val & (1 << 6))) {
107 qemu_set_irq(s->rxi, 0);
aurel3263242a02008-09-15 07:05:18 +0000108 }
ths2f062c72007-09-29 19:43:54 +0000109 return;
110 case 0x0c: /* FTDR / TDR */
111 if (s->chr) {
112 ch = val;
Anthony Liguori2cc6e0a2011-08-15 11:17:28 -0500113 qemu_chr_fe_write(s->chr, &ch, 1);
ths2f062c72007-09-29 19:43:54 +0000114 }
115 s->dr = val;
116 s->flags &= ~SH_SERIAL_FLAG_TDE;
117 return;
118#if 0
119 case 0x14: /* FRDR / RDR */
120 ret = 0;
121 break;
122#endif
123 }
124 if (s->feat & SH_SERIAL_FEAT_SCIF) {
125 switch(offs) {
126 case 0x10: /* FSR */
127 if (!(val & (1 << 6)))
128 s->flags &= ~SH_SERIAL_FLAG_TEND;
129 if (!(val & (1 << 5)))
130 s->flags &= ~SH_SERIAL_FLAG_TDE;
131 if (!(val & (1 << 4)))
132 s->flags &= ~SH_SERIAL_FLAG_BRK;
133 if (!(val & (1 << 1)))
134 s->flags &= ~SH_SERIAL_FLAG_RDF;
135 if (!(val & (1 << 0)))
136 s->flags &= ~SH_SERIAL_FLAG_DR;
aurel3263242a02008-09-15 07:05:18 +0000137
138 if (!(val & (1 << 1)) || !(val & (1 << 0))) {
aurel324e7ed2d2008-11-21 21:06:51 +0000139 if (s->rxi) {
140 qemu_set_irq(s->rxi, 0);
aurel3263242a02008-09-15 07:05:18 +0000141 }
142 }
ths2f062c72007-09-29 19:43:54 +0000143 return;
144 case 0x18: /* FCR */
145 s->fcr = val;
aurel3263242a02008-09-15 07:05:18 +0000146 switch ((val >> 6) & 3) {
147 case 0:
148 s->rtrg = 1;
149 break;
150 case 1:
151 s->rtrg = 4;
152 break;
153 case 2:
154 s->rtrg = 8;
155 break;
156 case 3:
157 s->rtrg = 14;
158 break;
159 }
160 if (val & (1 << 1)) {
161 sh_serial_clear_fifo(s);
162 s->sr &= ~(1 << 1);
163 }
164
ths2f062c72007-09-29 19:43:54 +0000165 return;
166 case 0x20: /* SPTR */
aurel3263242a02008-09-15 07:05:18 +0000167 s->sptr = val & 0xf3;
ths2f062c72007-09-29 19:43:54 +0000168 return;
169 case 0x24: /* LSR */
170 return;
171 }
172 }
173 else {
ths2f062c72007-09-29 19:43:54 +0000174 switch(offs) {
aurel32d1f193b2008-12-07 22:46:49 +0000175#if 0
ths2f062c72007-09-29 19:43:54 +0000176 case 0x0c:
177 ret = s->dr;
178 break;
179 case 0x10:
180 ret = 0;
181 break;
ths2f062c72007-09-29 19:43:54 +0000182#endif
aurel32d1f193b2008-12-07 22:46:49 +0000183 case 0x1c:
184 s->sptr = val & 0x8f;
185 return;
186 }
ths2f062c72007-09-29 19:43:54 +0000187 }
188
Peter Maydellc1950a42012-06-25 16:52:23 +0100189 fprintf(stderr, "sh_serial: unsupported write to 0x%02"
Avi Kivitya8170e52012-10-23 12:30:10 +0200190 HWADDR_PRIx "\n", offs);
Blue Swirl43dc2a62010-03-18 18:41:57 +0000191 abort();
ths2f062c72007-09-29 19:43:54 +0000192}
193
Avi Kivitya8170e52012-10-23 12:30:10 +0200194static uint64_t sh_serial_read(void *opaque, hwaddr offs,
Benoît Canet9a9d0b82011-11-17 14:23:02 +0100195 unsigned size)
ths2f062c72007-09-29 19:43:54 +0000196{
197 sh_serial_state *s = opaque;
198 uint32_t ret = ~0;
199
200#if 0
201 switch(offs) {
202 case 0x00:
203 ret = s->smr;
204 break;
205 case 0x04:
206 ret = s->brr;
207 break;
208 case 0x08:
209 ret = s->scr;
210 break;
211 case 0x14:
212 ret = 0;
213 break;
214 }
215#endif
216 if (s->feat & SH_SERIAL_FEAT_SCIF) {
217 switch(offs) {
aurel32bf5b7422008-05-09 18:46:04 +0000218 case 0x00: /* SMR */
219 ret = s->smr;
220 break;
221 case 0x08: /* SCR */
222 ret = s->scr;
223 break;
ths2f062c72007-09-29 19:43:54 +0000224 case 0x10: /* FSR */
225 ret = 0;
226 if (s->flags & SH_SERIAL_FLAG_TEND)
227 ret |= (1 << 6);
228 if (s->flags & SH_SERIAL_FLAG_TDE)
229 ret |= (1 << 5);
230 if (s->flags & SH_SERIAL_FLAG_BRK)
231 ret |= (1 << 4);
232 if (s->flags & SH_SERIAL_FLAG_RDF)
233 ret |= (1 << 1);
234 if (s->flags & SH_SERIAL_FLAG_DR)
235 ret |= (1 << 0);
236
aurel3263242a02008-09-15 07:05:18 +0000237 if (s->scr & (1 << 5))
ths2f062c72007-09-29 19:43:54 +0000238 s->flags |= SH_SERIAL_FLAG_TDE | SH_SERIAL_FLAG_TEND;
239
240 break;
aurel3263242a02008-09-15 07:05:18 +0000241 case 0x14:
242 if (s->rx_cnt > 0) {
243 ret = s->rx_fifo[s->rx_tail++];
244 s->rx_cnt--;
245 if (s->rx_tail == SH_RX_FIFO_LENGTH)
246 s->rx_tail = 0;
247 if (s->rx_cnt < s->rtrg)
248 s->flags &= ~SH_SERIAL_FLAG_RDF;
249 }
250 break;
ths2f062c72007-09-29 19:43:54 +0000251 case 0x18:
252 ret = s->fcr;
253 break;
ths2f062c72007-09-29 19:43:54 +0000254 case 0x1c:
255 ret = s->rx_cnt;
256 break;
257 case 0x20:
258 ret = s->sptr;
259 break;
260 case 0x24:
261 ret = 0;
262 break;
263 }
264 }
265 else {
ths2f062c72007-09-29 19:43:54 +0000266 switch(offs) {
aurel32d1f193b2008-12-07 22:46:49 +0000267#if 0
ths2f062c72007-09-29 19:43:54 +0000268 case 0x0c:
269 ret = s->dr;
270 break;
271 case 0x10:
272 ret = 0;
273 break;
aurel3263242a02008-09-15 07:05:18 +0000274 case 0x14:
275 ret = s->rx_fifo[0];
276 break;
aurel32d1f193b2008-12-07 22:46:49 +0000277#endif
ths2f062c72007-09-29 19:43:54 +0000278 case 0x1c:
279 ret = s->sptr;
280 break;
281 }
ths2f062c72007-09-29 19:43:54 +0000282 }
283#ifdef DEBUG_SERIAL
pbrook8da3ff12008-12-01 18:59:50 +0000284 printf("sh_serial: read offs=0x%02x val=0x%x\n",
285 offs, ret);
ths2f062c72007-09-29 19:43:54 +0000286#endif
287
288 if (ret & ~((1 << 16) - 1)) {
Peter Maydellc1950a42012-06-25 16:52:23 +0100289 fprintf(stderr, "sh_serial: unsupported read from 0x%02"
Avi Kivitya8170e52012-10-23 12:30:10 +0200290 HWADDR_PRIx "\n", offs);
Blue Swirl43dc2a62010-03-18 18:41:57 +0000291 abort();
ths2f062c72007-09-29 19:43:54 +0000292 }
293
294 return ret;
295}
296
297static int sh_serial_can_receive(sh_serial_state *s)
298{
aurel3263242a02008-09-15 07:05:18 +0000299 return s->scr & (1 << 4);
ths2f062c72007-09-29 19:43:54 +0000300}
301
ths2f062c72007-09-29 19:43:54 +0000302static void sh_serial_receive_break(sh_serial_state *s)
303{
aurel3263242a02008-09-15 07:05:18 +0000304 if (s->feat & SH_SERIAL_FEAT_SCIF)
305 s->sr |= (1 << 4);
ths2f062c72007-09-29 19:43:54 +0000306}
307
308static int sh_serial_can_receive1(void *opaque)
309{
310 sh_serial_state *s = opaque;
311 return sh_serial_can_receive(s);
312}
313
314static void sh_serial_receive1(void *opaque, const uint8_t *buf, int size)
315{
316 sh_serial_state *s = opaque;
Aurelien Jarnob7d2b022011-01-19 11:38:36 +0100317
318 if (s->feat & SH_SERIAL_FEAT_SCIF) {
319 int i;
320 for (i = 0; i < size; i++) {
321 if (s->rx_cnt < SH_RX_FIFO_LENGTH) {
322 s->rx_fifo[s->rx_head++] = buf[i];
323 if (s->rx_head == SH_RX_FIFO_LENGTH) {
324 s->rx_head = 0;
325 }
326 s->rx_cnt++;
327 if (s->rx_cnt >= s->rtrg) {
328 s->flags |= SH_SERIAL_FLAG_RDF;
329 if (s->scr & (1 << 6) && s->rxi) {
330 qemu_set_irq(s->rxi, 1);
331 }
332 }
333 }
334 }
335 } else {
336 s->rx_fifo[0] = buf[0];
337 }
ths2f062c72007-09-29 19:43:54 +0000338}
339
340static void sh_serial_event(void *opaque, int event)
341{
342 sh_serial_state *s = opaque;
343 if (event == CHR_EVENT_BREAK)
344 sh_serial_receive_break(s);
345}
346
Benoît Canet9a9d0b82011-11-17 14:23:02 +0100347static const MemoryRegionOps sh_serial_ops = {
348 .read = sh_serial_read,
349 .write = sh_serial_write,
350 .endianness = DEVICE_NATIVE_ENDIAN,
ths2f062c72007-09-29 19:43:54 +0000351};
352
Benoît Canet9a9d0b82011-11-17 14:23:02 +0100353void sh_serial_init(MemoryRegion *sysmem,
Avi Kivitya8170e52012-10-23 12:30:10 +0200354 hwaddr base, int feat,
Benoît Canet9a9d0b82011-11-17 14:23:02 +0100355 uint32_t freq, CharDriverState *chr,
356 qemu_irq eri_source,
357 qemu_irq rxi_source,
358 qemu_irq txi_source,
359 qemu_irq tei_source,
360 qemu_irq bri_source)
ths2f062c72007-09-29 19:43:54 +0000361{
362 sh_serial_state *s;
ths2f062c72007-09-29 19:43:54 +0000363
Anthony Liguori7267c092011-08-20 22:09:37 -0500364 s = g_malloc0(sizeof(sh_serial_state));
ths2f062c72007-09-29 19:43:54 +0000365
ths2f062c72007-09-29 19:43:54 +0000366 s->feat = feat;
367 s->flags = SH_SERIAL_FLAG_TEND | SH_SERIAL_FLAG_TDE;
aurel3263242a02008-09-15 07:05:18 +0000368 s->rtrg = 1;
ths2f062c72007-09-29 19:43:54 +0000369
370 s->smr = 0;
371 s->brr = 0xff;
balrogb7d35e62007-12-12 00:40:24 +0000372 s->scr = 1 << 5; /* pretend that TX is enabled so early printk works */
ths2f062c72007-09-29 19:43:54 +0000373 s->sptr = 0;
374
375 if (feat & SH_SERIAL_FEAT_SCIF) {
376 s->fcr = 0;
377 }
378 else {
379 s->dr = 0xff;
380 }
381
aurel3263242a02008-09-15 07:05:18 +0000382 sh_serial_clear_fifo(s);
ths2f062c72007-09-29 19:43:54 +0000383
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -0400384 memory_region_init_io(&s->iomem, NULL, &sh_serial_ops, s,
Benoît Canet9a9d0b82011-11-17 14:23:02 +0100385 "serial", 0x100000000ULL);
386
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -0400387 memory_region_init_alias(&s->iomem_p4, NULL, "serial-p4", &s->iomem,
Benoît Canet9a9d0b82011-11-17 14:23:02 +0100388 0, 0x28);
389 memory_region_add_subregion(sysmem, P4ADDR(base), &s->iomem_p4);
390
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -0400391 memory_region_init_alias(&s->iomem_a7, NULL, "serial-a7", &s->iomem,
Benoît Canet9a9d0b82011-11-17 14:23:02 +0100392 0, 0x28);
393 memory_region_add_subregion(sysmem, A7ADDR(base), &s->iomem_a7);
ths2f062c72007-09-29 19:43:54 +0000394
395 s->chr = chr;
396
Hans de Goede456d6062013-03-27 20:29:40 +0100397 if (chr) {
398 qemu_chr_fe_claim_no_fail(chr);
ths2f062c72007-09-29 19:43:54 +0000399 qemu_chr_add_handlers(chr, sh_serial_can_receive1, sh_serial_receive1,
400 sh_serial_event, s);
Hans de Goede456d6062013-03-27 20:29:40 +0100401 }
aurel32bf5b7422008-05-09 18:46:04 +0000402
403 s->eri = eri_source;
404 s->rxi = rxi_source;
405 s->txi = txi_source;
406 s->tei = tei_source;
407 s->bri = bri_source;
ths2f062c72007-09-29 19:43:54 +0000408}