blob: 5a63df7ccb91307a2840a4c0be7753c833fa48a9 [file] [log] [blame]
Peter Maydelle8d40462016-01-26 18:17:11 +00001#include "qemu/osdep.h"
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +01002#include "hw/hw.h"
Paolo Bonzini1422e322012-10-24 08:43:34 +02003#include "net/net.h"
Hervé Poussineau83818f72011-09-04 22:29:27 +02004#include "trace.h"
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +01005#include "hw/sysbus.h"
thsf0fc6f82007-10-17 13:39:42 +00006
thsf0fc6f82007-10-17 13:39:42 +00007/* MIPSnet register offsets */
8
9#define MIPSNET_DEV_ID 0x00
thsf0fc6f82007-10-17 13:39:42 +000010#define MIPSNET_BUSY 0x08
11#define MIPSNET_RX_DATA_COUNT 0x0c
12#define MIPSNET_TX_DATA_COUNT 0x10
13#define MIPSNET_INT_CTL 0x14
14# define MIPSNET_INTCTL_TXDONE 0x00000001
15# define MIPSNET_INTCTL_RXDONE 0x00000002
16# define MIPSNET_INTCTL_TESTBIT 0x80000000
17#define MIPSNET_INTERRUPT_INFO 0x18
18#define MIPSNET_RX_DATA_BUFFER 0x1c
19#define MIPSNET_TX_DATA_BUFFER 0x20
20
21#define MAX_ETH_FRAME_SIZE 1514
22
Andreas Färbera4dbb8b2013-07-27 15:59:07 +020023#define TYPE_MIPS_NET "mipsnet"
24#define MIPS_NET(obj) OBJECT_CHECK(MIPSnetState, (obj), TYPE_MIPS_NET)
25
thsf0fc6f82007-10-17 13:39:42 +000026typedef struct MIPSnetState {
Andreas Färbera4dbb8b2013-07-27 15:59:07 +020027 SysBusDevice parent_obj;
Hervé Poussineaud118d642011-09-04 22:29:26 +020028
thsf0fc6f82007-10-17 13:39:42 +000029 uint32_t busy;
30 uint32_t rx_count;
31 uint32_t rx_read;
32 uint32_t tx_count;
33 uint32_t tx_written;
34 uint32_t intctl;
35 uint8_t rx_buffer[MAX_ETH_FRAME_SIZE];
36 uint8_t tx_buffer[MAX_ETH_FRAME_SIZE];
Hervé Poussineaud118d642011-09-04 22:29:26 +020037 MemoryRegion io;
thsf0fc6f82007-10-17 13:39:42 +000038 qemu_irq irq;
Mark McLoughlin1f30d102009-11-25 18:49:21 +000039 NICState *nic;
40 NICConf conf;
thsf0fc6f82007-10-17 13:39:42 +000041} MIPSnetState;
42
43static void mipsnet_reset(MIPSnetState *s)
44{
45 s->busy = 1;
46 s->rx_count = 0;
47 s->rx_read = 0;
48 s->tx_count = 0;
49 s->tx_written = 0;
50 s->intctl = 0;
51 memset(s->rx_buffer, 0, MAX_ETH_FRAME_SIZE);
52 memset(s->tx_buffer, 0, MAX_ETH_FRAME_SIZE);
53}
54
55static void mipsnet_update_irq(MIPSnetState *s)
56{
57 int isr = !!s->intctl;
Hervé Poussineau83818f72011-09-04 22:29:27 +020058 trace_mipsnet_irq(isr, s->intctl);
thsf0fc6f82007-10-17 13:39:42 +000059 qemu_set_irq(s->irq, isr);
60}
61
62static int mipsnet_buffer_full(MIPSnetState *s)
63{
64 if (s->rx_count >= MAX_ETH_FRAME_SIZE)
65 return 1;
66 return 0;
67}
68
Stefan Hajnoczi4e68f7a2012-07-24 16:35:13 +010069static int mipsnet_can_receive(NetClientState *nc)
thsf0fc6f82007-10-17 13:39:42 +000070{
Jason Wangcc1f0f42013-01-30 19:12:23 +080071 MIPSnetState *s = qemu_get_nic_opaque(nc);
thsf0fc6f82007-10-17 13:39:42 +000072
73 if (s->busy)
74 return 0;
75 return !mipsnet_buffer_full(s);
76}
77
Stefan Hajnoczi4e68f7a2012-07-24 16:35:13 +010078static ssize_t mipsnet_receive(NetClientState *nc, const uint8_t *buf, size_t size)
thsf0fc6f82007-10-17 13:39:42 +000079{
Jason Wangcc1f0f42013-01-30 19:12:23 +080080 MIPSnetState *s = qemu_get_nic_opaque(nc);
thsf0fc6f82007-10-17 13:39:42 +000081
Hervé Poussineau83818f72011-09-04 22:29:27 +020082 trace_mipsnet_receive(size);
Mark McLoughlin1f30d102009-11-25 18:49:21 +000083 if (!mipsnet_can_receive(nc))
Fam Zheng1dd58ae2015-07-15 18:19:10 +080084 return 0;
thsf0fc6f82007-10-17 13:39:42 +000085
Prasad J Pandit3af91872016-04-07 15:56:02 +053086 if (size >= sizeof(s->rx_buffer)) {
87 return 0;
88 }
thsf0fc6f82007-10-17 13:39:42 +000089 s->busy = 1;
90
91 /* Just accept everything. */
92
93 /* Write packet data. */
94 memcpy(s->rx_buffer, buf, size);
95
96 s->rx_count = size;
97 s->rx_read = 0;
98
99 /* Now we can signal we have received something. */
100 s->intctl |= MIPSNET_INTCTL_RXDONE;
101 mipsnet_update_irq(s);
Mark McLoughlin4f1c9422009-05-18 13:40:55 +0100102
103 return size;
thsf0fc6f82007-10-17 13:39:42 +0000104}
105
Avi Kivitya8170e52012-10-23 12:30:10 +0200106static uint64_t mipsnet_ioport_read(void *opaque, hwaddr addr,
Hervé Poussineaud118d642011-09-04 22:29:26 +0200107 unsigned int size)
thsf0fc6f82007-10-17 13:39:42 +0000108{
109 MIPSnetState *s = opaque;
110 int ret = 0;
thsf0fc6f82007-10-17 13:39:42 +0000111
112 addr &= 0x3f;
113 switch (addr) {
114 case MIPSNET_DEV_ID:
aurel329b595392008-03-28 22:29:33 +0000115 ret = be32_to_cpu(0x4d495053); /* MIPS */
thsf0fc6f82007-10-17 13:39:42 +0000116 break;
117 case MIPSNET_DEV_ID + 4:
aurel329b595392008-03-28 22:29:33 +0000118 ret = be32_to_cpu(0x4e455430); /* NET0 */
thsf0fc6f82007-10-17 13:39:42 +0000119 break;
120 case MIPSNET_BUSY:
121 ret = s->busy;
122 break;
123 case MIPSNET_RX_DATA_COUNT:
124 ret = s->rx_count;
125 break;
126 case MIPSNET_TX_DATA_COUNT:
127 ret = s->tx_count;
128 break;
129 case MIPSNET_INT_CTL:
130 ret = s->intctl;
131 s->intctl &= ~MIPSNET_INTCTL_TESTBIT;
132 break;
133 case MIPSNET_INTERRUPT_INFO:
134 /* XXX: This seems to be a per-VPE interrupt number. */
135 ret = 0;
136 break;
137 case MIPSNET_RX_DATA_BUFFER:
138 if (s->rx_count) {
139 s->rx_count--;
140 ret = s->rx_buffer[s->rx_read++];
Fam Zheng1dd58ae2015-07-15 18:19:10 +0800141 if (mipsnet_can_receive(s->nic->ncs)) {
142 qemu_flush_queued_packets(qemu_get_queue(s->nic));
143 }
thsf0fc6f82007-10-17 13:39:42 +0000144 }
145 break;
146 /* Reads as zero. */
147 case MIPSNET_TX_DATA_BUFFER:
148 default:
149 break;
150 }
Hervé Poussineau83818f72011-09-04 22:29:27 +0200151 trace_mipsnet_read(addr, ret);
thsf0fc6f82007-10-17 13:39:42 +0000152 return ret;
153}
154
Avi Kivitya8170e52012-10-23 12:30:10 +0200155static void mipsnet_ioport_write(void *opaque, hwaddr addr,
Hervé Poussineaud118d642011-09-04 22:29:26 +0200156 uint64_t val, unsigned int size)
thsf0fc6f82007-10-17 13:39:42 +0000157{
158 MIPSnetState *s = opaque;
159
160 addr &= 0x3f;
Hervé Poussineau83818f72011-09-04 22:29:27 +0200161 trace_mipsnet_write(addr, val);
thsf0fc6f82007-10-17 13:39:42 +0000162 switch (addr) {
163 case MIPSNET_TX_DATA_COUNT:
164 s->tx_count = (val <= MAX_ETH_FRAME_SIZE) ? val : 0;
165 s->tx_written = 0;
166 break;
167 case MIPSNET_INT_CTL:
168 if (val & MIPSNET_INTCTL_TXDONE) {
169 s->intctl &= ~MIPSNET_INTCTL_TXDONE;
170 } else if (val & MIPSNET_INTCTL_RXDONE) {
171 s->intctl &= ~MIPSNET_INTCTL_RXDONE;
172 } else if (val & MIPSNET_INTCTL_TESTBIT) {
173 mipsnet_reset(s);
174 s->intctl |= MIPSNET_INTCTL_TESTBIT;
175 } else if (!val) {
176 /* ACK testbit interrupt, flag was cleared on read. */
177 }
178 s->busy = !!s->intctl;
179 mipsnet_update_irq(s);
Fam Zheng1dd58ae2015-07-15 18:19:10 +0800180 if (mipsnet_can_receive(s->nic->ncs)) {
181 qemu_flush_queued_packets(qemu_get_queue(s->nic));
182 }
thsf0fc6f82007-10-17 13:39:42 +0000183 break;
184 case MIPSNET_TX_DATA_BUFFER:
185 s->tx_buffer[s->tx_written++] = val;
Prasad J Panditd88d3a02016-06-08 16:07:04 +0530186 if ((s->tx_written >= MAX_ETH_FRAME_SIZE)
187 || (s->tx_written == s->tx_count)) {
thsf0fc6f82007-10-17 13:39:42 +0000188 /* Send buffer. */
Prasad J Panditd88d3a02016-06-08 16:07:04 +0530189 trace_mipsnet_send(s->tx_written);
190 qemu_send_packet(qemu_get_queue(s->nic),
191 s->tx_buffer, s->tx_written);
thsf0fc6f82007-10-17 13:39:42 +0000192 s->tx_count = s->tx_written = 0;
193 s->intctl |= MIPSNET_INTCTL_TXDONE;
194 s->busy = 1;
195 mipsnet_update_irq(s);
196 }
197 break;
198 /* Read-only registers */
199 case MIPSNET_DEV_ID:
200 case MIPSNET_BUSY:
201 case MIPSNET_RX_DATA_COUNT:
202 case MIPSNET_INTERRUPT_INFO:
203 case MIPSNET_RX_DATA_BUFFER:
204 default:
205 break;
206 }
207}
208
Juan Quintelac7298ab2010-12-01 23:02:56 +0100209static const VMStateDescription vmstate_mipsnet = {
210 .name = "mipsnet",
211 .version_id = 0,
212 .minimum_version_id = 0,
Juan Quintela35d08452014-04-16 16:01:33 +0200213 .fields = (VMStateField[]) {
Juan Quintelac7298ab2010-12-01 23:02:56 +0100214 VMSTATE_UINT32(busy, MIPSnetState),
215 VMSTATE_UINT32(rx_count, MIPSnetState),
216 VMSTATE_UINT32(rx_read, MIPSnetState),
217 VMSTATE_UINT32(tx_count, MIPSnetState),
218 VMSTATE_UINT32(tx_written, MIPSnetState),
219 VMSTATE_UINT32(intctl, MIPSnetState),
220 VMSTATE_BUFFER(rx_buffer, MIPSnetState),
221 VMSTATE_BUFFER(tx_buffer, MIPSnetState),
222 VMSTATE_END_OF_LIST()
223 }
224};
thsf0fc6f82007-10-17 13:39:42 +0000225
Mark McLoughlin1f30d102009-11-25 18:49:21 +0000226static NetClientInfo net_mipsnet_info = {
Eric Blakef394b2e2016-07-13 21:50:23 -0600227 .type = NET_CLIENT_DRIVER_NIC,
Mark McLoughlin1f30d102009-11-25 18:49:21 +0000228 .size = sizeof(NICState),
Mark McLoughlin1f30d102009-11-25 18:49:21 +0000229 .receive = mipsnet_receive,
Mark McLoughlin1f30d102009-11-25 18:49:21 +0000230};
231
Stefan Weila348f102012-02-05 10:19:07 +0000232static const MemoryRegionOps mipsnet_ioport_ops = {
Hervé Poussineaud118d642011-09-04 22:29:26 +0200233 .read = mipsnet_ioport_read,
234 .write = mipsnet_ioport_write,
235 .impl.min_access_size = 1,
236 .impl.max_access_size = 4,
237};
238
Andreas Färbera4dbb8b2013-07-27 15:59:07 +0200239static int mipsnet_sysbus_init(SysBusDevice *sbd)
thsf0fc6f82007-10-17 13:39:42 +0000240{
Andreas Färbera4dbb8b2013-07-27 15:59:07 +0200241 DeviceState *dev = DEVICE(sbd);
242 MIPSnetState *s = MIPS_NET(dev);
thsf0fc6f82007-10-17 13:39:42 +0000243
Paolo Bonzinieedfac62013-06-06 21:25:08 -0400244 memory_region_init_io(&s->io, OBJECT(dev), &mipsnet_ioport_ops, s,
245 "mipsnet-io", 36);
Andreas Färbera4dbb8b2013-07-27 15:59:07 +0200246 sysbus_init_mmio(sbd, &s->io);
247 sysbus_init_irq(sbd, &s->irq);
aliguori0ae18ce2009-01-13 19:39:36 +0000248
Hervé Poussineaud118d642011-09-04 22:29:26 +0200249 s->nic = qemu_new_nic(&net_mipsnet_info, &s->conf,
Andreas Färbera4dbb8b2013-07-27 15:59:07 +0200250 object_get_typename(OBJECT(dev)), dev->id, s);
Jason Wangb356f762013-01-30 19:12:22 +0800251 qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a);
thsf0fc6f82007-10-17 13:39:42 +0000252
Hervé Poussineaud118d642011-09-04 22:29:26 +0200253 return 0;
thsf0fc6f82007-10-17 13:39:42 +0000254}
Hervé Poussineaud118d642011-09-04 22:29:26 +0200255
256static void mipsnet_sysbus_reset(DeviceState *dev)
257{
Andreas Färbera4dbb8b2013-07-27 15:59:07 +0200258 MIPSnetState *s = MIPS_NET(dev);
Hervé Poussineaud118d642011-09-04 22:29:26 +0200259 mipsnet_reset(s);
260}
261
Anthony Liguori999e12b2012-01-24 13:12:29 -0600262static Property mipsnet_properties[] = {
263 DEFINE_NIC_PROPERTIES(MIPSnetState, conf),
264 DEFINE_PROP_END_OF_LIST(),
265};
266
267static void mipsnet_class_init(ObjectClass *klass, void *data)
268{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600269 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori999e12b2012-01-24 13:12:29 -0600270 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
271
272 k->init = mipsnet_sysbus_init;
Marcel Apfelbaum125ee0e2013-07-29 17:17:45 +0300273 set_bit(DEVICE_CATEGORY_NETWORK, dc->categories);
Anthony Liguori39bffca2011-12-07 21:34:16 -0600274 dc->desc = "MIPS Simulator network device";
275 dc->reset = mipsnet_sysbus_reset;
276 dc->vmsd = &vmstate_mipsnet;
277 dc->props = mipsnet_properties;
Anthony Liguori999e12b2012-01-24 13:12:29 -0600278}
279
Andreas Färber8c43a6f2013-01-10 16:19:07 +0100280static const TypeInfo mipsnet_info = {
Andreas Färbera4dbb8b2013-07-27 15:59:07 +0200281 .name = TYPE_MIPS_NET,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600282 .parent = TYPE_SYS_BUS_DEVICE,
283 .instance_size = sizeof(MIPSnetState),
284 .class_init = mipsnet_class_init,
Hervé Poussineaud118d642011-09-04 22:29:26 +0200285};
286
Andreas Färber83f7d432012-02-09 15:20:55 +0100287static void mipsnet_register_types(void)
Hervé Poussineaud118d642011-09-04 22:29:26 +0200288{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600289 type_register_static(&mipsnet_info);
Hervé Poussineaud118d642011-09-04 22:29:26 +0200290}
291
Andreas Färber83f7d432012-02-09 15:20:55 +0100292type_init(mipsnet_register_types)