balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Marvell MV88W8618 / Freecom MusicPal emulation. |
| 3 | * |
| 4 | * Copyright (c) 2008 Jan Kiszka |
| 5 | * |
| 6 | * This code is licenced under the GNU GPL v2. |
| 7 | */ |
| 8 | |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 9 | #include "sysbus.h" |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 10 | #include "arm-misc.h" |
| 11 | #include "devices.h" |
| 12 | #include "net.h" |
| 13 | #include "sysemu.h" |
| 14 | #include "boards.h" |
| 15 | #include "pc.h" |
| 16 | #include "qemu-timer.h" |
| 17 | #include "block.h" |
| 18 | #include "flash.h" |
| 19 | #include "console.h" |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 20 | #include "i2c.h" |
| 21 | |
malc | 718ec0b | 2009-03-10 19:25:13 +0000 | [diff] [blame] | 22 | #define MP_MISC_BASE 0x80002000 |
| 23 | #define MP_MISC_SIZE 0x00001000 |
| 24 | |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 25 | #define MP_ETH_BASE 0x80008000 |
| 26 | #define MP_ETH_SIZE 0x00001000 |
| 27 | |
malc | 718ec0b | 2009-03-10 19:25:13 +0000 | [diff] [blame] | 28 | #define MP_WLAN_BASE 0x8000C000 |
| 29 | #define MP_WLAN_SIZE 0x00000800 |
| 30 | |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 31 | #define MP_UART1_BASE 0x8000C840 |
| 32 | #define MP_UART2_BASE 0x8000C940 |
| 33 | |
malc | 718ec0b | 2009-03-10 19:25:13 +0000 | [diff] [blame] | 34 | #define MP_GPIO_BASE 0x8000D000 |
| 35 | #define MP_GPIO_SIZE 0x00001000 |
| 36 | |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 37 | #define MP_FLASHCFG_BASE 0x90006000 |
| 38 | #define MP_FLASHCFG_SIZE 0x00001000 |
| 39 | |
| 40 | #define MP_AUDIO_BASE 0x90007000 |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 41 | |
| 42 | #define MP_PIC_BASE 0x90008000 |
| 43 | #define MP_PIC_SIZE 0x00001000 |
| 44 | |
| 45 | #define MP_PIT_BASE 0x90009000 |
| 46 | #define MP_PIT_SIZE 0x00001000 |
| 47 | |
| 48 | #define MP_LCD_BASE 0x9000c000 |
| 49 | #define MP_LCD_SIZE 0x00001000 |
| 50 | |
| 51 | #define MP_SRAM_BASE 0xC0000000 |
| 52 | #define MP_SRAM_SIZE 0x00020000 |
| 53 | |
| 54 | #define MP_RAM_DEFAULT_SIZE 32*1024*1024 |
| 55 | #define MP_FLASH_SIZE_MAX 32*1024*1024 |
| 56 | |
| 57 | #define MP_TIMER1_IRQ 4 |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 58 | #define MP_TIMER2_IRQ 5 |
| 59 | #define MP_TIMER3_IRQ 6 |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 60 | #define MP_TIMER4_IRQ 7 |
| 61 | #define MP_EHCI_IRQ 8 |
| 62 | #define MP_ETH_IRQ 9 |
| 63 | #define MP_UART1_IRQ 11 |
| 64 | #define MP_UART2_IRQ 11 |
| 65 | #define MP_GPIO_IRQ 12 |
| 66 | #define MP_RTC_IRQ 28 |
| 67 | #define MP_AUDIO_IRQ 30 |
| 68 | |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 69 | /* Wolfson 8750 I2C address */ |
Jan Kiszka | 6425822 | 2010-01-23 18:51:22 +0100 | [diff] [blame] | 70 | #define MP_WM_ADDR 0x1A |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 71 | |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 72 | /* Ethernet register offsets */ |
| 73 | #define MP_ETH_SMIR 0x010 |
| 74 | #define MP_ETH_PCXR 0x408 |
| 75 | #define MP_ETH_SDCMR 0x448 |
| 76 | #define MP_ETH_ICR 0x450 |
| 77 | #define MP_ETH_IMR 0x458 |
| 78 | #define MP_ETH_FRDP0 0x480 |
| 79 | #define MP_ETH_FRDP1 0x484 |
| 80 | #define MP_ETH_FRDP2 0x488 |
| 81 | #define MP_ETH_FRDP3 0x48C |
| 82 | #define MP_ETH_CRDP0 0x4A0 |
| 83 | #define MP_ETH_CRDP1 0x4A4 |
| 84 | #define MP_ETH_CRDP2 0x4A8 |
| 85 | #define MP_ETH_CRDP3 0x4AC |
| 86 | #define MP_ETH_CTDP0 0x4E0 |
| 87 | #define MP_ETH_CTDP1 0x4E4 |
| 88 | #define MP_ETH_CTDP2 0x4E8 |
| 89 | #define MP_ETH_CTDP3 0x4EC |
| 90 | |
| 91 | /* MII PHY access */ |
| 92 | #define MP_ETH_SMIR_DATA 0x0000FFFF |
| 93 | #define MP_ETH_SMIR_ADDR 0x03FF0000 |
| 94 | #define MP_ETH_SMIR_OPCODE (1 << 26) /* Read value */ |
| 95 | #define MP_ETH_SMIR_RDVALID (1 << 27) |
| 96 | |
| 97 | /* PHY registers */ |
| 98 | #define MP_ETH_PHY1_BMSR 0x00210000 |
| 99 | #define MP_ETH_PHY1_PHYSID1 0x00410000 |
| 100 | #define MP_ETH_PHY1_PHYSID2 0x00610000 |
| 101 | |
| 102 | #define MP_PHY_BMSR_LINK 0x0004 |
| 103 | #define MP_PHY_BMSR_AUTONEG 0x0008 |
| 104 | |
| 105 | #define MP_PHY_88E3015 0x01410E20 |
| 106 | |
| 107 | /* TX descriptor status */ |
| 108 | #define MP_ETH_TX_OWN (1 << 31) |
| 109 | |
| 110 | /* RX descriptor status */ |
| 111 | #define MP_ETH_RX_OWN (1 << 31) |
| 112 | |
| 113 | /* Interrupt cause/mask bits */ |
| 114 | #define MP_ETH_IRQ_RX_BIT 0 |
| 115 | #define MP_ETH_IRQ_RX (1 << MP_ETH_IRQ_RX_BIT) |
| 116 | #define MP_ETH_IRQ_TXHI_BIT 2 |
| 117 | #define MP_ETH_IRQ_TXLO_BIT 3 |
| 118 | |
| 119 | /* Port config bits */ |
| 120 | #define MP_ETH_PCXR_2BSM_BIT 28 /* 2-byte incoming suffix */ |
| 121 | |
| 122 | /* SDMA command bits */ |
| 123 | #define MP_ETH_CMD_TXHI (1 << 23) |
| 124 | #define MP_ETH_CMD_TXLO (1 << 22) |
| 125 | |
| 126 | typedef struct mv88w8618_tx_desc { |
| 127 | uint32_t cmdstat; |
| 128 | uint16_t res; |
| 129 | uint16_t bytes; |
| 130 | uint32_t buffer; |
| 131 | uint32_t next; |
| 132 | } mv88w8618_tx_desc; |
| 133 | |
| 134 | typedef struct mv88w8618_rx_desc { |
| 135 | uint32_t cmdstat; |
| 136 | uint16_t bytes; |
| 137 | uint16_t buffer_size; |
| 138 | uint32_t buffer; |
| 139 | uint32_t next; |
| 140 | } mv88w8618_rx_desc; |
| 141 | |
| 142 | typedef struct mv88w8618_eth_state { |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 143 | SysBusDevice busdev; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 144 | qemu_irq irq; |
| 145 | uint32_t smir; |
| 146 | uint32_t icr; |
| 147 | uint32_t imr; |
aliguori | b946a15 | 2009-04-17 17:11:08 +0000 | [diff] [blame] | 148 | int mmio_index; |
Jan Kiszka | d5b61dd | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 149 | uint32_t vlan_header; |
pbrook | 930c868 | 2009-04-10 01:24:26 +0000 | [diff] [blame] | 150 | uint32_t tx_queue[2]; |
| 151 | uint32_t rx_queue[4]; |
| 152 | uint32_t frx_queue[4]; |
| 153 | uint32_t cur_rx[4]; |
Mark McLoughlin | 3a94dd1 | 2009-11-25 18:49:22 +0000 | [diff] [blame] | 154 | NICState *nic; |
Gerd Hoffmann | 4c91cd2 | 2009-10-21 15:25:40 +0200 | [diff] [blame] | 155 | NICConf conf; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 156 | } mv88w8618_eth_state; |
| 157 | |
pbrook | 930c868 | 2009-04-10 01:24:26 +0000 | [diff] [blame] | 158 | static void eth_rx_desc_put(uint32_t addr, mv88w8618_rx_desc *desc) |
| 159 | { |
| 160 | cpu_to_le32s(&desc->cmdstat); |
| 161 | cpu_to_le16s(&desc->bytes); |
| 162 | cpu_to_le16s(&desc->buffer_size); |
| 163 | cpu_to_le32s(&desc->buffer); |
| 164 | cpu_to_le32s(&desc->next); |
| 165 | cpu_physical_memory_write(addr, (void *)desc, sizeof(*desc)); |
| 166 | } |
| 167 | |
| 168 | static void eth_rx_desc_get(uint32_t addr, mv88w8618_rx_desc *desc) |
| 169 | { |
| 170 | cpu_physical_memory_read(addr, (void *)desc, sizeof(*desc)); |
| 171 | le32_to_cpus(&desc->cmdstat); |
| 172 | le16_to_cpus(&desc->bytes); |
| 173 | le16_to_cpus(&desc->buffer_size); |
| 174 | le32_to_cpus(&desc->buffer); |
| 175 | le32_to_cpus(&desc->next); |
| 176 | } |
| 177 | |
Mark McLoughlin | 3a94dd1 | 2009-11-25 18:49:22 +0000 | [diff] [blame] | 178 | static int eth_can_receive(VLANClientState *nc) |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 179 | { |
| 180 | return 1; |
| 181 | } |
| 182 | |
Mark McLoughlin | 3a94dd1 | 2009-11-25 18:49:22 +0000 | [diff] [blame] | 183 | static ssize_t eth_receive(VLANClientState *nc, const uint8_t *buf, size_t size) |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 184 | { |
Mark McLoughlin | 3a94dd1 | 2009-11-25 18:49:22 +0000 | [diff] [blame] | 185 | mv88w8618_eth_state *s = DO_UPCAST(NICState, nc, nc)->opaque; |
pbrook | 930c868 | 2009-04-10 01:24:26 +0000 | [diff] [blame] | 186 | uint32_t desc_addr; |
| 187 | mv88w8618_rx_desc desc; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 188 | int i; |
| 189 | |
| 190 | for (i = 0; i < 4; i++) { |
pbrook | 930c868 | 2009-04-10 01:24:26 +0000 | [diff] [blame] | 191 | desc_addr = s->cur_rx[i]; |
Jan Kiszka | 49fedd0 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 192 | if (!desc_addr) { |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 193 | continue; |
Jan Kiszka | 49fedd0 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 194 | } |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 195 | do { |
pbrook | 930c868 | 2009-04-10 01:24:26 +0000 | [diff] [blame] | 196 | eth_rx_desc_get(desc_addr, &desc); |
| 197 | if ((desc.cmdstat & MP_ETH_RX_OWN) && desc.buffer_size >= size) { |
| 198 | cpu_physical_memory_write(desc.buffer + s->vlan_header, |
| 199 | buf, size); |
| 200 | desc.bytes = size + s->vlan_header; |
| 201 | desc.cmdstat &= ~MP_ETH_RX_OWN; |
| 202 | s->cur_rx[i] = desc.next; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 203 | |
| 204 | s->icr |= MP_ETH_IRQ_RX; |
Jan Kiszka | 49fedd0 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 205 | if (s->icr & s->imr) { |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 206 | qemu_irq_raise(s->irq); |
Jan Kiszka | 49fedd0 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 207 | } |
pbrook | 930c868 | 2009-04-10 01:24:26 +0000 | [diff] [blame] | 208 | eth_rx_desc_put(desc_addr, &desc); |
Mark McLoughlin | 4f1c942 | 2009-05-18 13:40:55 +0100 | [diff] [blame] | 209 | return size; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 210 | } |
pbrook | 930c868 | 2009-04-10 01:24:26 +0000 | [diff] [blame] | 211 | desc_addr = desc.next; |
| 212 | } while (desc_addr != s->rx_queue[i]); |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 213 | } |
Mark McLoughlin | 4f1c942 | 2009-05-18 13:40:55 +0100 | [diff] [blame] | 214 | return size; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 215 | } |
| 216 | |
pbrook | 930c868 | 2009-04-10 01:24:26 +0000 | [diff] [blame] | 217 | static void eth_tx_desc_put(uint32_t addr, mv88w8618_tx_desc *desc) |
| 218 | { |
| 219 | cpu_to_le32s(&desc->cmdstat); |
| 220 | cpu_to_le16s(&desc->res); |
| 221 | cpu_to_le16s(&desc->bytes); |
| 222 | cpu_to_le32s(&desc->buffer); |
| 223 | cpu_to_le32s(&desc->next); |
| 224 | cpu_physical_memory_write(addr, (void *)desc, sizeof(*desc)); |
| 225 | } |
| 226 | |
| 227 | static void eth_tx_desc_get(uint32_t addr, mv88w8618_tx_desc *desc) |
| 228 | { |
| 229 | cpu_physical_memory_read(addr, (void *)desc, sizeof(*desc)); |
| 230 | le32_to_cpus(&desc->cmdstat); |
| 231 | le16_to_cpus(&desc->res); |
| 232 | le16_to_cpus(&desc->bytes); |
| 233 | le32_to_cpus(&desc->buffer); |
| 234 | le32_to_cpus(&desc->next); |
| 235 | } |
| 236 | |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 237 | static void eth_send(mv88w8618_eth_state *s, int queue_index) |
| 238 | { |
pbrook | 930c868 | 2009-04-10 01:24:26 +0000 | [diff] [blame] | 239 | uint32_t desc_addr = s->tx_queue[queue_index]; |
| 240 | mv88w8618_tx_desc desc; |
Jan Kiszka | 07b064e | 2010-01-24 09:51:49 +0100 | [diff] [blame] | 241 | uint32_t next_desc; |
pbrook | 930c868 | 2009-04-10 01:24:26 +0000 | [diff] [blame] | 242 | uint8_t buf[2048]; |
| 243 | int len; |
| 244 | |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 245 | do { |
pbrook | 930c868 | 2009-04-10 01:24:26 +0000 | [diff] [blame] | 246 | eth_tx_desc_get(desc_addr, &desc); |
Jan Kiszka | 07b064e | 2010-01-24 09:51:49 +0100 | [diff] [blame] | 247 | next_desc = desc.next; |
pbrook | 930c868 | 2009-04-10 01:24:26 +0000 | [diff] [blame] | 248 | if (desc.cmdstat & MP_ETH_TX_OWN) { |
| 249 | len = desc.bytes; |
| 250 | if (len < 2048) { |
| 251 | cpu_physical_memory_read(desc.buffer, buf, len); |
Mark McLoughlin | 3a94dd1 | 2009-11-25 18:49:22 +0000 | [diff] [blame] | 252 | qemu_send_packet(&s->nic->nc, buf, len); |
pbrook | 930c868 | 2009-04-10 01:24:26 +0000 | [diff] [blame] | 253 | } |
| 254 | desc.cmdstat &= ~MP_ETH_TX_OWN; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 255 | s->icr |= 1 << (MP_ETH_IRQ_TXLO_BIT - queue_index); |
pbrook | 930c868 | 2009-04-10 01:24:26 +0000 | [diff] [blame] | 256 | eth_tx_desc_put(desc_addr, &desc); |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 257 | } |
Jan Kiszka | 07b064e | 2010-01-24 09:51:49 +0100 | [diff] [blame] | 258 | desc_addr = next_desc; |
pbrook | 930c868 | 2009-04-10 01:24:26 +0000 | [diff] [blame] | 259 | } while (desc_addr != s->tx_queue[queue_index]); |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 260 | } |
| 261 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 262 | static uint32_t mv88w8618_eth_read(void *opaque, target_phys_addr_t offset) |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 263 | { |
| 264 | mv88w8618_eth_state *s = opaque; |
| 265 | |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 266 | switch (offset) { |
| 267 | case MP_ETH_SMIR: |
| 268 | if (s->smir & MP_ETH_SMIR_OPCODE) { |
| 269 | switch (s->smir & MP_ETH_SMIR_ADDR) { |
| 270 | case MP_ETH_PHY1_BMSR: |
| 271 | return MP_PHY_BMSR_LINK | MP_PHY_BMSR_AUTONEG | |
| 272 | MP_ETH_SMIR_RDVALID; |
| 273 | case MP_ETH_PHY1_PHYSID1: |
| 274 | return (MP_PHY_88E3015 >> 16) | MP_ETH_SMIR_RDVALID; |
| 275 | case MP_ETH_PHY1_PHYSID2: |
| 276 | return (MP_PHY_88E3015 & 0xFFFF) | MP_ETH_SMIR_RDVALID; |
| 277 | default: |
| 278 | return MP_ETH_SMIR_RDVALID; |
| 279 | } |
| 280 | } |
| 281 | return 0; |
| 282 | |
| 283 | case MP_ETH_ICR: |
| 284 | return s->icr; |
| 285 | |
| 286 | case MP_ETH_IMR: |
| 287 | return s->imr; |
| 288 | |
| 289 | case MP_ETH_FRDP0 ... MP_ETH_FRDP3: |
pbrook | 930c868 | 2009-04-10 01:24:26 +0000 | [diff] [blame] | 290 | return s->frx_queue[(offset - MP_ETH_FRDP0)/4]; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 291 | |
| 292 | case MP_ETH_CRDP0 ... MP_ETH_CRDP3: |
pbrook | 930c868 | 2009-04-10 01:24:26 +0000 | [diff] [blame] | 293 | return s->rx_queue[(offset - MP_ETH_CRDP0)/4]; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 294 | |
| 295 | case MP_ETH_CTDP0 ... MP_ETH_CTDP3: |
pbrook | 930c868 | 2009-04-10 01:24:26 +0000 | [diff] [blame] | 296 | return s->tx_queue[(offset - MP_ETH_CTDP0)/4]; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 297 | |
| 298 | default: |
| 299 | return 0; |
| 300 | } |
| 301 | } |
| 302 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 303 | static void mv88w8618_eth_write(void *opaque, target_phys_addr_t offset, |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 304 | uint32_t value) |
| 305 | { |
| 306 | mv88w8618_eth_state *s = opaque; |
| 307 | |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 308 | switch (offset) { |
| 309 | case MP_ETH_SMIR: |
| 310 | s->smir = value; |
| 311 | break; |
| 312 | |
| 313 | case MP_ETH_PCXR: |
| 314 | s->vlan_header = ((value >> MP_ETH_PCXR_2BSM_BIT) & 1) * 2; |
| 315 | break; |
| 316 | |
| 317 | case MP_ETH_SDCMR: |
Jan Kiszka | 49fedd0 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 318 | if (value & MP_ETH_CMD_TXHI) { |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 319 | eth_send(s, 1); |
Jan Kiszka | 49fedd0 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 320 | } |
| 321 | if (value & MP_ETH_CMD_TXLO) { |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 322 | eth_send(s, 0); |
Jan Kiszka | 49fedd0 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 323 | } |
| 324 | if (value & (MP_ETH_CMD_TXHI | MP_ETH_CMD_TXLO) && s->icr & s->imr) { |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 325 | qemu_irq_raise(s->irq); |
Jan Kiszka | 49fedd0 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 326 | } |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 327 | break; |
| 328 | |
| 329 | case MP_ETH_ICR: |
| 330 | s->icr &= value; |
| 331 | break; |
| 332 | |
| 333 | case MP_ETH_IMR: |
| 334 | s->imr = value; |
Jan Kiszka | 49fedd0 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 335 | if (s->icr & s->imr) { |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 336 | qemu_irq_raise(s->irq); |
Jan Kiszka | 49fedd0 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 337 | } |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 338 | break; |
| 339 | |
| 340 | case MP_ETH_FRDP0 ... MP_ETH_FRDP3: |
pbrook | 930c868 | 2009-04-10 01:24:26 +0000 | [diff] [blame] | 341 | s->frx_queue[(offset - MP_ETH_FRDP0)/4] = value; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 342 | break; |
| 343 | |
| 344 | case MP_ETH_CRDP0 ... MP_ETH_CRDP3: |
| 345 | s->rx_queue[(offset - MP_ETH_CRDP0)/4] = |
pbrook | 930c868 | 2009-04-10 01:24:26 +0000 | [diff] [blame] | 346 | s->cur_rx[(offset - MP_ETH_CRDP0)/4] = value; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 347 | break; |
| 348 | |
| 349 | case MP_ETH_CTDP0 ... MP_ETH_CTDP3: |
pbrook | 930c868 | 2009-04-10 01:24:26 +0000 | [diff] [blame] | 350 | s->tx_queue[(offset - MP_ETH_CTDP0)/4] = value; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 351 | break; |
| 352 | } |
| 353 | } |
| 354 | |
Blue Swirl | d60efc6 | 2009-08-25 18:29:31 +0000 | [diff] [blame] | 355 | static CPUReadMemoryFunc * const mv88w8618_eth_readfn[] = { |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 356 | mv88w8618_eth_read, |
| 357 | mv88w8618_eth_read, |
| 358 | mv88w8618_eth_read |
| 359 | }; |
| 360 | |
Blue Swirl | d60efc6 | 2009-08-25 18:29:31 +0000 | [diff] [blame] | 361 | static CPUWriteMemoryFunc * const mv88w8618_eth_writefn[] = { |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 362 | mv88w8618_eth_write, |
| 363 | mv88w8618_eth_write, |
| 364 | mv88w8618_eth_write |
| 365 | }; |
| 366 | |
Mark McLoughlin | 3a94dd1 | 2009-11-25 18:49:22 +0000 | [diff] [blame] | 367 | static void eth_cleanup(VLANClientState *nc) |
aliguori | b946a15 | 2009-04-17 17:11:08 +0000 | [diff] [blame] | 368 | { |
Mark McLoughlin | 3a94dd1 | 2009-11-25 18:49:22 +0000 | [diff] [blame] | 369 | mv88w8618_eth_state *s = DO_UPCAST(NICState, nc, nc)->opaque; |
aliguori | b946a15 | 2009-04-17 17:11:08 +0000 | [diff] [blame] | 370 | |
Mark McLoughlin | 3a94dd1 | 2009-11-25 18:49:22 +0000 | [diff] [blame] | 371 | s->nic = NULL; |
aliguori | b946a15 | 2009-04-17 17:11:08 +0000 | [diff] [blame] | 372 | } |
| 373 | |
Mark McLoughlin | 3a94dd1 | 2009-11-25 18:49:22 +0000 | [diff] [blame] | 374 | static NetClientInfo net_mv88w8618_info = { |
| 375 | .type = NET_CLIENT_TYPE_NIC, |
| 376 | .size = sizeof(NICState), |
| 377 | .can_receive = eth_can_receive, |
| 378 | .receive = eth_receive, |
| 379 | .cleanup = eth_cleanup, |
| 380 | }; |
| 381 | |
Gerd Hoffmann | 81a322d | 2009-08-14 10:36:05 +0200 | [diff] [blame] | 382 | static int mv88w8618_eth_init(SysBusDevice *dev) |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 383 | { |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 384 | mv88w8618_eth_state *s = FROM_SYSBUS(mv88w8618_eth_state, dev); |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 385 | |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 386 | sysbus_init_irq(dev, &s->irq); |
Mark McLoughlin | 3a94dd1 | 2009-11-25 18:49:22 +0000 | [diff] [blame] | 387 | s->nic = qemu_new_nic(&net_mv88w8618_info, &s->conf, |
| 388 | dev->qdev.info->name, dev->qdev.id, s); |
Avi Kivity | 1eed09c | 2009-06-14 11:38:51 +0300 | [diff] [blame] | 389 | s->mmio_index = cpu_register_io_memory(mv88w8618_eth_readfn, |
aliguori | b946a15 | 2009-04-17 17:11:08 +0000 | [diff] [blame] | 390 | mv88w8618_eth_writefn, s); |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 391 | sysbus_init_mmio(dev, MP_ETH_SIZE, s->mmio_index); |
Gerd Hoffmann | 81a322d | 2009-08-14 10:36:05 +0200 | [diff] [blame] | 392 | return 0; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 393 | } |
| 394 | |
Jan Kiszka | d5b61dd | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 395 | static const VMStateDescription mv88w8618_eth_vmsd = { |
| 396 | .name = "mv88w8618_eth", |
| 397 | .version_id = 1, |
| 398 | .minimum_version_id = 1, |
| 399 | .minimum_version_id_old = 1, |
| 400 | .fields = (VMStateField[]) { |
| 401 | VMSTATE_UINT32(smir, mv88w8618_eth_state), |
| 402 | VMSTATE_UINT32(icr, mv88w8618_eth_state), |
| 403 | VMSTATE_UINT32(imr, mv88w8618_eth_state), |
| 404 | VMSTATE_UINT32(vlan_header, mv88w8618_eth_state), |
| 405 | VMSTATE_UINT32_ARRAY(tx_queue, mv88w8618_eth_state, 2), |
| 406 | VMSTATE_UINT32_ARRAY(rx_queue, mv88w8618_eth_state, 4), |
| 407 | VMSTATE_UINT32_ARRAY(frx_queue, mv88w8618_eth_state, 4), |
| 408 | VMSTATE_UINT32_ARRAY(cur_rx, mv88w8618_eth_state, 4), |
| 409 | VMSTATE_END_OF_LIST() |
| 410 | } |
| 411 | }; |
| 412 | |
| 413 | static SysBusDeviceInfo mv88w8618_eth_info = { |
| 414 | .init = mv88w8618_eth_init, |
| 415 | .qdev.name = "mv88w8618_eth", |
| 416 | .qdev.size = sizeof(mv88w8618_eth_state), |
| 417 | .qdev.vmsd = &mv88w8618_eth_vmsd, |
Gerd Hoffmann | 4c91cd2 | 2009-10-21 15:25:40 +0200 | [diff] [blame] | 418 | .qdev.props = (Property[]) { |
| 419 | DEFINE_NIC_PROPERTIES(mv88w8618_eth_state, conf), |
| 420 | DEFINE_PROP_END_OF_LIST(), |
| 421 | }, |
Jan Kiszka | d5b61dd | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 422 | }; |
| 423 | |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 424 | /* LCD register offsets */ |
| 425 | #define MP_LCD_IRQCTRL 0x180 |
| 426 | #define MP_LCD_IRQSTAT 0x184 |
| 427 | #define MP_LCD_SPICTRL 0x1ac |
| 428 | #define MP_LCD_INST 0x1bc |
| 429 | #define MP_LCD_DATA 0x1c0 |
| 430 | |
| 431 | /* Mode magics */ |
| 432 | #define MP_LCD_SPI_DATA 0x00100011 |
| 433 | #define MP_LCD_SPI_CMD 0x00104011 |
| 434 | #define MP_LCD_SPI_INVALID 0x00000000 |
| 435 | |
| 436 | /* Commmands */ |
| 437 | #define MP_LCD_INST_SETPAGE0 0xB0 |
| 438 | /* ... */ |
| 439 | #define MP_LCD_INST_SETPAGE7 0xB7 |
| 440 | |
| 441 | #define MP_LCD_TEXTCOLOR 0xe0e0ff /* RRGGBB */ |
| 442 | |
| 443 | typedef struct musicpal_lcd_state { |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 444 | SysBusDevice busdev; |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 445 | uint32_t brightness; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 446 | uint32_t mode; |
| 447 | uint32_t irqctrl; |
Jan Kiszka | d5b61dd | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 448 | uint32_t page; |
| 449 | uint32_t page_off; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 450 | DisplayState *ds; |
| 451 | uint8_t video_ram[128*64/8]; |
| 452 | } musicpal_lcd_state; |
| 453 | |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 454 | static uint8_t scale_lcd_color(musicpal_lcd_state *s, uint8_t col) |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 455 | { |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 456 | switch (s->brightness) { |
| 457 | case 7: |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 458 | return col; |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 459 | case 0: |
| 460 | return 0; |
| 461 | default: |
| 462 | return (col * s->brightness) / 7; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 463 | } |
| 464 | } |
| 465 | |
balrog | 0266f2c | 2008-04-25 00:59:43 +0000 | [diff] [blame] | 466 | #define SET_LCD_PIXEL(depth, type) \ |
| 467 | static inline void glue(set_lcd_pixel, depth) \ |
| 468 | (musicpal_lcd_state *s, int x, int y, type col) \ |
| 469 | { \ |
| 470 | int dx, dy; \ |
aliguori | 0e1f5a0 | 2008-11-24 19:29:13 +0000 | [diff] [blame] | 471 | type *pixel = &((type *) ds_get_data(s->ds))[(y * 128 * 3 + x) * 3]; \ |
balrog | 0266f2c | 2008-04-25 00:59:43 +0000 | [diff] [blame] | 472 | \ |
| 473 | for (dy = 0; dy < 3; dy++, pixel += 127 * 3) \ |
| 474 | for (dx = 0; dx < 3; dx++, pixel++) \ |
| 475 | *pixel = col; \ |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 476 | } |
balrog | 0266f2c | 2008-04-25 00:59:43 +0000 | [diff] [blame] | 477 | SET_LCD_PIXEL(8, uint8_t) |
| 478 | SET_LCD_PIXEL(16, uint16_t) |
| 479 | SET_LCD_PIXEL(32, uint32_t) |
| 480 | |
| 481 | #include "pixel_ops.h" |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 482 | |
| 483 | static void lcd_refresh(void *opaque) |
| 484 | { |
| 485 | musicpal_lcd_state *s = opaque; |
balrog | 0266f2c | 2008-04-25 00:59:43 +0000 | [diff] [blame] | 486 | int x, y, col; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 487 | |
aliguori | 0e1f5a0 | 2008-11-24 19:29:13 +0000 | [diff] [blame] | 488 | switch (ds_get_bits_per_pixel(s->ds)) { |
balrog | 0266f2c | 2008-04-25 00:59:43 +0000 | [diff] [blame] | 489 | case 0: |
| 490 | return; |
| 491 | #define LCD_REFRESH(depth, func) \ |
| 492 | case depth: \ |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 493 | col = func(scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 16) & 0xff), \ |
| 494 | scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 8) & 0xff), \ |
| 495 | scale_lcd_color(s, MP_LCD_TEXTCOLOR & 0xff)); \ |
Jan Kiszka | 49fedd0 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 496 | for (x = 0; x < 128; x++) { \ |
| 497 | for (y = 0; y < 64; y++) { \ |
| 498 | if (s->video_ram[x + (y/8)*128] & (1 << (y % 8))) { \ |
balrog | 0266f2c | 2008-04-25 00:59:43 +0000 | [diff] [blame] | 499 | glue(set_lcd_pixel, depth)(s, x, y, col); \ |
Jan Kiszka | 49fedd0 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 500 | } else { \ |
balrog | 0266f2c | 2008-04-25 00:59:43 +0000 | [diff] [blame] | 501 | glue(set_lcd_pixel, depth)(s, x, y, 0); \ |
Jan Kiszka | 49fedd0 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 502 | } \ |
| 503 | } \ |
| 504 | } \ |
balrog | 0266f2c | 2008-04-25 00:59:43 +0000 | [diff] [blame] | 505 | break; |
| 506 | LCD_REFRESH(8, rgb_to_pixel8) |
| 507 | LCD_REFRESH(16, rgb_to_pixel16) |
aliguori | bf9b48a | 2009-03-28 17:28:53 +0000 | [diff] [blame] | 508 | LCD_REFRESH(32, (is_surface_bgr(s->ds->surface) ? |
| 509 | rgb_to_pixel32bgr : rgb_to_pixel32)) |
balrog | 0266f2c | 2008-04-25 00:59:43 +0000 | [diff] [blame] | 510 | default: |
Paul Brook | 2ac7117 | 2009-05-08 02:35:15 +0100 | [diff] [blame] | 511 | hw_error("unsupported colour depth %i\n", |
aliguori | 0e1f5a0 | 2008-11-24 19:29:13 +0000 | [diff] [blame] | 512 | ds_get_bits_per_pixel(s->ds)); |
balrog | 0266f2c | 2008-04-25 00:59:43 +0000 | [diff] [blame] | 513 | } |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 514 | |
| 515 | dpy_update(s->ds, 0, 0, 128*3, 64*3); |
| 516 | } |
| 517 | |
balrog | 167bc3d | 2008-06-02 02:04:56 +0000 | [diff] [blame] | 518 | static void lcd_invalidate(void *opaque) |
| 519 | { |
balrog | 167bc3d | 2008-06-02 02:04:56 +0000 | [diff] [blame] | 520 | } |
| 521 | |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 522 | static void musicpal_lcd_gpio_brigthness_in(void *opaque, int irq, int level) |
| 523 | { |
Jan Kiszka | 243cd13 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 524 | musicpal_lcd_state *s = opaque; |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 525 | s->brightness &= ~(1 << irq); |
| 526 | s->brightness |= level << irq; |
| 527 | } |
| 528 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 529 | static uint32_t musicpal_lcd_read(void *opaque, target_phys_addr_t offset) |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 530 | { |
| 531 | musicpal_lcd_state *s = opaque; |
| 532 | |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 533 | switch (offset) { |
| 534 | case MP_LCD_IRQCTRL: |
| 535 | return s->irqctrl; |
| 536 | |
| 537 | default: |
| 538 | return 0; |
| 539 | } |
| 540 | } |
| 541 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 542 | static void musicpal_lcd_write(void *opaque, target_phys_addr_t offset, |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 543 | uint32_t value) |
| 544 | { |
| 545 | musicpal_lcd_state *s = opaque; |
| 546 | |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 547 | switch (offset) { |
| 548 | case MP_LCD_IRQCTRL: |
| 549 | s->irqctrl = value; |
| 550 | break; |
| 551 | |
| 552 | case MP_LCD_SPICTRL: |
Jan Kiszka | 49fedd0 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 553 | if (value == MP_LCD_SPI_DATA || value == MP_LCD_SPI_CMD) { |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 554 | s->mode = value; |
Jan Kiszka | 49fedd0 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 555 | } else { |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 556 | s->mode = MP_LCD_SPI_INVALID; |
Jan Kiszka | 49fedd0 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 557 | } |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 558 | break; |
| 559 | |
| 560 | case MP_LCD_INST: |
| 561 | if (value >= MP_LCD_INST_SETPAGE0 && value <= MP_LCD_INST_SETPAGE7) { |
| 562 | s->page = value - MP_LCD_INST_SETPAGE0; |
| 563 | s->page_off = 0; |
| 564 | } |
| 565 | break; |
| 566 | |
| 567 | case MP_LCD_DATA: |
| 568 | if (s->mode == MP_LCD_SPI_CMD) { |
| 569 | if (value >= MP_LCD_INST_SETPAGE0 && |
| 570 | value <= MP_LCD_INST_SETPAGE7) { |
| 571 | s->page = value - MP_LCD_INST_SETPAGE0; |
| 572 | s->page_off = 0; |
| 573 | } |
| 574 | } else if (s->mode == MP_LCD_SPI_DATA) { |
| 575 | s->video_ram[s->page*128 + s->page_off] = value; |
| 576 | s->page_off = (s->page_off + 1) & 127; |
| 577 | } |
| 578 | break; |
| 579 | } |
| 580 | } |
| 581 | |
Blue Swirl | d60efc6 | 2009-08-25 18:29:31 +0000 | [diff] [blame] | 582 | static CPUReadMemoryFunc * const musicpal_lcd_readfn[] = { |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 583 | musicpal_lcd_read, |
| 584 | musicpal_lcd_read, |
| 585 | musicpal_lcd_read |
| 586 | }; |
| 587 | |
Blue Swirl | d60efc6 | 2009-08-25 18:29:31 +0000 | [diff] [blame] | 588 | static CPUWriteMemoryFunc * const musicpal_lcd_writefn[] = { |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 589 | musicpal_lcd_write, |
| 590 | musicpal_lcd_write, |
| 591 | musicpal_lcd_write |
| 592 | }; |
| 593 | |
Gerd Hoffmann | 81a322d | 2009-08-14 10:36:05 +0200 | [diff] [blame] | 594 | static int musicpal_lcd_init(SysBusDevice *dev) |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 595 | { |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 596 | musicpal_lcd_state *s = FROM_SYSBUS(musicpal_lcd_state, dev); |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 597 | int iomemtype; |
| 598 | |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 599 | s->brightness = 7; |
| 600 | |
Avi Kivity | 1eed09c | 2009-06-14 11:38:51 +0300 | [diff] [blame] | 601 | iomemtype = cpu_register_io_memory(musicpal_lcd_readfn, |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 602 | musicpal_lcd_writefn, s); |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 603 | sysbus_init_mmio(dev, MP_LCD_SIZE, iomemtype); |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 604 | |
aliguori | 3023f33 | 2009-01-16 19:04:14 +0000 | [diff] [blame] | 605 | s->ds = graphic_console_init(lcd_refresh, lcd_invalidate, |
| 606 | NULL, NULL, s); |
| 607 | qemu_console_resize(s->ds, 128*3, 64*3); |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 608 | |
| 609 | qdev_init_gpio_in(&dev->qdev, musicpal_lcd_gpio_brigthness_in, 3); |
Gerd Hoffmann | 81a322d | 2009-08-14 10:36:05 +0200 | [diff] [blame] | 610 | |
| 611 | return 0; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 612 | } |
| 613 | |
Jan Kiszka | d5b61dd | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 614 | static const VMStateDescription musicpal_lcd_vmsd = { |
| 615 | .name = "musicpal_lcd", |
| 616 | .version_id = 1, |
| 617 | .minimum_version_id = 1, |
| 618 | .minimum_version_id_old = 1, |
| 619 | .fields = (VMStateField[]) { |
| 620 | VMSTATE_UINT32(brightness, musicpal_lcd_state), |
| 621 | VMSTATE_UINT32(mode, musicpal_lcd_state), |
| 622 | VMSTATE_UINT32(irqctrl, musicpal_lcd_state), |
| 623 | VMSTATE_UINT32(page, musicpal_lcd_state), |
| 624 | VMSTATE_UINT32(page_off, musicpal_lcd_state), |
| 625 | VMSTATE_BUFFER(video_ram, musicpal_lcd_state), |
| 626 | VMSTATE_END_OF_LIST() |
| 627 | } |
| 628 | }; |
| 629 | |
| 630 | static SysBusDeviceInfo musicpal_lcd_info = { |
| 631 | .init = musicpal_lcd_init, |
| 632 | .qdev.name = "musicpal_lcd", |
| 633 | .qdev.size = sizeof(musicpal_lcd_state), |
| 634 | .qdev.vmsd = &musicpal_lcd_vmsd, |
| 635 | }; |
| 636 | |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 637 | /* PIC register offsets */ |
| 638 | #define MP_PIC_STATUS 0x00 |
| 639 | #define MP_PIC_ENABLE_SET 0x08 |
| 640 | #define MP_PIC_ENABLE_CLR 0x0C |
| 641 | |
| 642 | typedef struct mv88w8618_pic_state |
| 643 | { |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 644 | SysBusDevice busdev; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 645 | uint32_t level; |
| 646 | uint32_t enabled; |
| 647 | qemu_irq parent_irq; |
| 648 | } mv88w8618_pic_state; |
| 649 | |
| 650 | static void mv88w8618_pic_update(mv88w8618_pic_state *s) |
| 651 | { |
| 652 | qemu_set_irq(s->parent_irq, (s->level & s->enabled)); |
| 653 | } |
| 654 | |
| 655 | static void mv88w8618_pic_set_irq(void *opaque, int irq, int level) |
| 656 | { |
| 657 | mv88w8618_pic_state *s = opaque; |
| 658 | |
Jan Kiszka | 49fedd0 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 659 | if (level) { |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 660 | s->level |= 1 << irq; |
Jan Kiszka | 49fedd0 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 661 | } else { |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 662 | s->level &= ~(1 << irq); |
Jan Kiszka | 49fedd0 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 663 | } |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 664 | mv88w8618_pic_update(s); |
| 665 | } |
| 666 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 667 | static uint32_t mv88w8618_pic_read(void *opaque, target_phys_addr_t offset) |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 668 | { |
| 669 | mv88w8618_pic_state *s = opaque; |
| 670 | |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 671 | switch (offset) { |
| 672 | case MP_PIC_STATUS: |
| 673 | return s->level & s->enabled; |
| 674 | |
| 675 | default: |
| 676 | return 0; |
| 677 | } |
| 678 | } |
| 679 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 680 | static void mv88w8618_pic_write(void *opaque, target_phys_addr_t offset, |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 681 | uint32_t value) |
| 682 | { |
| 683 | mv88w8618_pic_state *s = opaque; |
| 684 | |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 685 | switch (offset) { |
| 686 | case MP_PIC_ENABLE_SET: |
| 687 | s->enabled |= value; |
| 688 | break; |
| 689 | |
| 690 | case MP_PIC_ENABLE_CLR: |
| 691 | s->enabled &= ~value; |
| 692 | s->level &= ~value; |
| 693 | break; |
| 694 | } |
| 695 | mv88w8618_pic_update(s); |
| 696 | } |
| 697 | |
Jan Kiszka | d5b61dd | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 698 | static void mv88w8618_pic_reset(DeviceState *d) |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 699 | { |
Jan Kiszka | d5b61dd | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 700 | mv88w8618_pic_state *s = FROM_SYSBUS(mv88w8618_pic_state, |
| 701 | sysbus_from_qdev(d)); |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 702 | |
| 703 | s->level = 0; |
| 704 | s->enabled = 0; |
| 705 | } |
| 706 | |
Blue Swirl | d60efc6 | 2009-08-25 18:29:31 +0000 | [diff] [blame] | 707 | static CPUReadMemoryFunc * const mv88w8618_pic_readfn[] = { |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 708 | mv88w8618_pic_read, |
| 709 | mv88w8618_pic_read, |
| 710 | mv88w8618_pic_read |
| 711 | }; |
| 712 | |
Blue Swirl | d60efc6 | 2009-08-25 18:29:31 +0000 | [diff] [blame] | 713 | static CPUWriteMemoryFunc * const mv88w8618_pic_writefn[] = { |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 714 | mv88w8618_pic_write, |
| 715 | mv88w8618_pic_write, |
| 716 | mv88w8618_pic_write |
| 717 | }; |
| 718 | |
Gerd Hoffmann | 81a322d | 2009-08-14 10:36:05 +0200 | [diff] [blame] | 719 | static int mv88w8618_pic_init(SysBusDevice *dev) |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 720 | { |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 721 | mv88w8618_pic_state *s = FROM_SYSBUS(mv88w8618_pic_state, dev); |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 722 | int iomemtype; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 723 | |
Paul Brook | 067a3dd | 2009-05-26 14:56:11 +0100 | [diff] [blame] | 724 | qdev_init_gpio_in(&dev->qdev, mv88w8618_pic_set_irq, 32); |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 725 | sysbus_init_irq(dev, &s->parent_irq); |
Avi Kivity | 1eed09c | 2009-06-14 11:38:51 +0300 | [diff] [blame] | 726 | iomemtype = cpu_register_io_memory(mv88w8618_pic_readfn, |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 727 | mv88w8618_pic_writefn, s); |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 728 | sysbus_init_mmio(dev, MP_PIC_SIZE, iomemtype); |
Gerd Hoffmann | 81a322d | 2009-08-14 10:36:05 +0200 | [diff] [blame] | 729 | return 0; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 730 | } |
| 731 | |
Jan Kiszka | d5b61dd | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 732 | static const VMStateDescription mv88w8618_pic_vmsd = { |
| 733 | .name = "mv88w8618_pic", |
| 734 | .version_id = 1, |
| 735 | .minimum_version_id = 1, |
| 736 | .minimum_version_id_old = 1, |
| 737 | .fields = (VMStateField[]) { |
| 738 | VMSTATE_UINT32(level, mv88w8618_pic_state), |
| 739 | VMSTATE_UINT32(enabled, mv88w8618_pic_state), |
| 740 | VMSTATE_END_OF_LIST() |
| 741 | } |
| 742 | }; |
| 743 | |
| 744 | static SysBusDeviceInfo mv88w8618_pic_info = { |
| 745 | .init = mv88w8618_pic_init, |
| 746 | .qdev.name = "mv88w8618_pic", |
| 747 | .qdev.size = sizeof(mv88w8618_pic_state), |
| 748 | .qdev.reset = mv88w8618_pic_reset, |
| 749 | .qdev.vmsd = &mv88w8618_pic_vmsd, |
| 750 | }; |
| 751 | |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 752 | /* PIT register offsets */ |
| 753 | #define MP_PIT_TIMER1_LENGTH 0x00 |
| 754 | /* ... */ |
| 755 | #define MP_PIT_TIMER4_LENGTH 0x0C |
| 756 | #define MP_PIT_CONTROL 0x10 |
| 757 | #define MP_PIT_TIMER1_VALUE 0x14 |
| 758 | /* ... */ |
| 759 | #define MP_PIT_TIMER4_VALUE 0x20 |
| 760 | #define MP_BOARD_RESET 0x34 |
| 761 | |
| 762 | /* Magic board reset value (probably some watchdog behind it) */ |
| 763 | #define MP_BOARD_RESET_MAGIC 0x10000 |
| 764 | |
| 765 | typedef struct mv88w8618_timer_state { |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 766 | ptimer_state *ptimer; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 767 | uint32_t limit; |
| 768 | int freq; |
| 769 | qemu_irq irq; |
| 770 | } mv88w8618_timer_state; |
| 771 | |
| 772 | typedef struct mv88w8618_pit_state { |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 773 | SysBusDevice busdev; |
| 774 | mv88w8618_timer_state timer[4]; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 775 | } mv88w8618_pit_state; |
| 776 | |
| 777 | static void mv88w8618_timer_tick(void *opaque) |
| 778 | { |
| 779 | mv88w8618_timer_state *s = opaque; |
| 780 | |
| 781 | qemu_irq_raise(s->irq); |
| 782 | } |
| 783 | |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 784 | static void mv88w8618_timer_init(SysBusDevice *dev, mv88w8618_timer_state *s, |
| 785 | uint32_t freq) |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 786 | { |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 787 | QEMUBH *bh; |
| 788 | |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 789 | sysbus_init_irq(dev, &s->irq); |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 790 | s->freq = freq; |
| 791 | |
| 792 | bh = qemu_bh_new(mv88w8618_timer_tick, s); |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 793 | s->ptimer = ptimer_init(bh); |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 794 | } |
| 795 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 796 | static uint32_t mv88w8618_pit_read(void *opaque, target_phys_addr_t offset) |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 797 | { |
| 798 | mv88w8618_pit_state *s = opaque; |
| 799 | mv88w8618_timer_state *t; |
| 800 | |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 801 | switch (offset) { |
| 802 | case MP_PIT_TIMER1_VALUE ... MP_PIT_TIMER4_VALUE: |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 803 | t = &s->timer[(offset-MP_PIT_TIMER1_VALUE) >> 2]; |
| 804 | return ptimer_get_count(t->ptimer); |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 805 | |
| 806 | default: |
| 807 | return 0; |
| 808 | } |
| 809 | } |
| 810 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 811 | static void mv88w8618_pit_write(void *opaque, target_phys_addr_t offset, |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 812 | uint32_t value) |
| 813 | { |
| 814 | mv88w8618_pit_state *s = opaque; |
| 815 | mv88w8618_timer_state *t; |
| 816 | int i; |
| 817 | |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 818 | switch (offset) { |
| 819 | case MP_PIT_TIMER1_LENGTH ... MP_PIT_TIMER4_LENGTH: |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 820 | t = &s->timer[offset >> 2]; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 821 | t->limit = value; |
Jan Kiszka | c88d6bd | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 822 | if (t->limit > 0) { |
| 823 | ptimer_set_limit(t->ptimer, t->limit, 1); |
| 824 | } else { |
| 825 | ptimer_stop(t->ptimer); |
| 826 | } |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 827 | break; |
| 828 | |
| 829 | case MP_PIT_CONTROL: |
| 830 | for (i = 0; i < 4; i++) { |
Jan Kiszka | c88d6bd | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 831 | t = &s->timer[i]; |
| 832 | if (value & 0xf && t->limit > 0) { |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 833 | ptimer_set_limit(t->ptimer, t->limit, 0); |
| 834 | ptimer_set_freq(t->ptimer, t->freq); |
| 835 | ptimer_run(t->ptimer, 0); |
Jan Kiszka | c88d6bd | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 836 | } else { |
| 837 | ptimer_stop(t->ptimer); |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 838 | } |
| 839 | value >>= 4; |
| 840 | } |
| 841 | break; |
| 842 | |
| 843 | case MP_BOARD_RESET: |
Jan Kiszka | 49fedd0 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 844 | if (value == MP_BOARD_RESET_MAGIC) { |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 845 | qemu_system_reset_request(); |
Jan Kiszka | 49fedd0 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 846 | } |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 847 | break; |
| 848 | } |
| 849 | } |
| 850 | |
Jan Kiszka | d5b61dd | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 851 | static void mv88w8618_pit_reset(DeviceState *d) |
Jan Kiszka | c88d6bd | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 852 | { |
Jan Kiszka | d5b61dd | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 853 | mv88w8618_pit_state *s = FROM_SYSBUS(mv88w8618_pit_state, |
| 854 | sysbus_from_qdev(d)); |
Jan Kiszka | c88d6bd | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 855 | int i; |
| 856 | |
| 857 | for (i = 0; i < 4; i++) { |
| 858 | ptimer_stop(s->timer[i].ptimer); |
| 859 | s->timer[i].limit = 0; |
| 860 | } |
| 861 | } |
| 862 | |
Blue Swirl | d60efc6 | 2009-08-25 18:29:31 +0000 | [diff] [blame] | 863 | static CPUReadMemoryFunc * const mv88w8618_pit_readfn[] = { |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 864 | mv88w8618_pit_read, |
| 865 | mv88w8618_pit_read, |
| 866 | mv88w8618_pit_read |
| 867 | }; |
| 868 | |
Blue Swirl | d60efc6 | 2009-08-25 18:29:31 +0000 | [diff] [blame] | 869 | static CPUWriteMemoryFunc * const mv88w8618_pit_writefn[] = { |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 870 | mv88w8618_pit_write, |
| 871 | mv88w8618_pit_write, |
| 872 | mv88w8618_pit_write |
| 873 | }; |
| 874 | |
Gerd Hoffmann | 81a322d | 2009-08-14 10:36:05 +0200 | [diff] [blame] | 875 | static int mv88w8618_pit_init(SysBusDevice *dev) |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 876 | { |
| 877 | int iomemtype; |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 878 | mv88w8618_pit_state *s = FROM_SYSBUS(mv88w8618_pit_state, dev); |
| 879 | int i; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 880 | |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 881 | /* Letting them all run at 1 MHz is likely just a pragmatic |
| 882 | * simplification. */ |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 883 | for (i = 0; i < 4; i++) { |
| 884 | mv88w8618_timer_init(dev, &s->timer[i], 1000000); |
| 885 | } |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 886 | |
Avi Kivity | 1eed09c | 2009-06-14 11:38:51 +0300 | [diff] [blame] | 887 | iomemtype = cpu_register_io_memory(mv88w8618_pit_readfn, |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 888 | mv88w8618_pit_writefn, s); |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 889 | sysbus_init_mmio(dev, MP_PIT_SIZE, iomemtype); |
Gerd Hoffmann | 81a322d | 2009-08-14 10:36:05 +0200 | [diff] [blame] | 890 | return 0; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 891 | } |
| 892 | |
Jan Kiszka | d5b61dd | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 893 | static const VMStateDescription mv88w8618_timer_vmsd = { |
| 894 | .name = "timer", |
| 895 | .version_id = 1, |
| 896 | .minimum_version_id = 1, |
| 897 | .minimum_version_id_old = 1, |
| 898 | .fields = (VMStateField[]) { |
| 899 | VMSTATE_PTIMER(ptimer, mv88w8618_timer_state), |
| 900 | VMSTATE_UINT32(limit, mv88w8618_timer_state), |
| 901 | VMSTATE_END_OF_LIST() |
| 902 | } |
| 903 | }; |
| 904 | |
| 905 | static const VMStateDescription mv88w8618_pit_vmsd = { |
| 906 | .name = "mv88w8618_pit", |
| 907 | .version_id = 1, |
| 908 | .minimum_version_id = 1, |
| 909 | .minimum_version_id_old = 1, |
| 910 | .fields = (VMStateField[]) { |
| 911 | VMSTATE_STRUCT_ARRAY(timer, mv88w8618_pit_state, 4, 1, |
| 912 | mv88w8618_timer_vmsd, mv88w8618_timer_state), |
| 913 | VMSTATE_END_OF_LIST() |
| 914 | } |
| 915 | }; |
| 916 | |
Jan Kiszka | c88d6bd | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 917 | static SysBusDeviceInfo mv88w8618_pit_info = { |
| 918 | .init = mv88w8618_pit_init, |
| 919 | .qdev.name = "mv88w8618_pit", |
| 920 | .qdev.size = sizeof(mv88w8618_pit_state), |
| 921 | .qdev.reset = mv88w8618_pit_reset, |
Jan Kiszka | d5b61dd | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 922 | .qdev.vmsd = &mv88w8618_pit_vmsd, |
Jan Kiszka | c88d6bd | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 923 | }; |
| 924 | |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 925 | /* Flash config register offsets */ |
| 926 | #define MP_FLASHCFG_CFGR0 0x04 |
| 927 | |
| 928 | typedef struct mv88w8618_flashcfg_state { |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 929 | SysBusDevice busdev; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 930 | uint32_t cfgr0; |
| 931 | } mv88w8618_flashcfg_state; |
| 932 | |
| 933 | static uint32_t mv88w8618_flashcfg_read(void *opaque, |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 934 | target_phys_addr_t offset) |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 935 | { |
| 936 | mv88w8618_flashcfg_state *s = opaque; |
| 937 | |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 938 | switch (offset) { |
| 939 | case MP_FLASHCFG_CFGR0: |
| 940 | return s->cfgr0; |
| 941 | |
| 942 | default: |
| 943 | return 0; |
| 944 | } |
| 945 | } |
| 946 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 947 | static void mv88w8618_flashcfg_write(void *opaque, target_phys_addr_t offset, |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 948 | uint32_t value) |
| 949 | { |
| 950 | mv88w8618_flashcfg_state *s = opaque; |
| 951 | |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 952 | switch (offset) { |
| 953 | case MP_FLASHCFG_CFGR0: |
| 954 | s->cfgr0 = value; |
| 955 | break; |
| 956 | } |
| 957 | } |
| 958 | |
Blue Swirl | d60efc6 | 2009-08-25 18:29:31 +0000 | [diff] [blame] | 959 | static CPUReadMemoryFunc * const mv88w8618_flashcfg_readfn[] = { |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 960 | mv88w8618_flashcfg_read, |
| 961 | mv88w8618_flashcfg_read, |
| 962 | mv88w8618_flashcfg_read |
| 963 | }; |
| 964 | |
Blue Swirl | d60efc6 | 2009-08-25 18:29:31 +0000 | [diff] [blame] | 965 | static CPUWriteMemoryFunc * const mv88w8618_flashcfg_writefn[] = { |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 966 | mv88w8618_flashcfg_write, |
| 967 | mv88w8618_flashcfg_write, |
| 968 | mv88w8618_flashcfg_write |
| 969 | }; |
| 970 | |
Gerd Hoffmann | 81a322d | 2009-08-14 10:36:05 +0200 | [diff] [blame] | 971 | static int mv88w8618_flashcfg_init(SysBusDevice *dev) |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 972 | { |
| 973 | int iomemtype; |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 974 | mv88w8618_flashcfg_state *s = FROM_SYSBUS(mv88w8618_flashcfg_state, dev); |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 975 | |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 976 | s->cfgr0 = 0xfffe4285; /* Default as set by U-Boot for 8 MB flash */ |
Avi Kivity | 1eed09c | 2009-06-14 11:38:51 +0300 | [diff] [blame] | 977 | iomemtype = cpu_register_io_memory(mv88w8618_flashcfg_readfn, |
Jan Kiszka | 49fedd0 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 978 | mv88w8618_flashcfg_writefn, s); |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 979 | sysbus_init_mmio(dev, MP_FLASHCFG_SIZE, iomemtype); |
Gerd Hoffmann | 81a322d | 2009-08-14 10:36:05 +0200 | [diff] [blame] | 980 | return 0; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 981 | } |
| 982 | |
Jan Kiszka | d5b61dd | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 983 | static const VMStateDescription mv88w8618_flashcfg_vmsd = { |
| 984 | .name = "mv88w8618_flashcfg", |
| 985 | .version_id = 1, |
| 986 | .minimum_version_id = 1, |
| 987 | .minimum_version_id_old = 1, |
| 988 | .fields = (VMStateField[]) { |
| 989 | VMSTATE_UINT32(cfgr0, mv88w8618_flashcfg_state), |
| 990 | VMSTATE_END_OF_LIST() |
| 991 | } |
| 992 | }; |
| 993 | |
| 994 | static SysBusDeviceInfo mv88w8618_flashcfg_info = { |
| 995 | .init = mv88w8618_flashcfg_init, |
| 996 | .qdev.name = "mv88w8618_flashcfg", |
| 997 | .qdev.size = sizeof(mv88w8618_flashcfg_state), |
| 998 | .qdev.vmsd = &mv88w8618_flashcfg_vmsd, |
| 999 | }; |
| 1000 | |
malc | 718ec0b | 2009-03-10 19:25:13 +0000 | [diff] [blame] | 1001 | /* Misc register offsets */ |
| 1002 | #define MP_MISC_BOARD_REVISION 0x18 |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1003 | |
malc | 718ec0b | 2009-03-10 19:25:13 +0000 | [diff] [blame] | 1004 | #define MP_BOARD_REVISION 0x31 |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1005 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1006 | static uint32_t musicpal_misc_read(void *opaque, target_phys_addr_t offset) |
malc | 718ec0b | 2009-03-10 19:25:13 +0000 | [diff] [blame] | 1007 | { |
| 1008 | switch (offset) { |
| 1009 | case MP_MISC_BOARD_REVISION: |
| 1010 | return MP_BOARD_REVISION; |
| 1011 | |
| 1012 | default: |
| 1013 | return 0; |
| 1014 | } |
| 1015 | } |
| 1016 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1017 | static void musicpal_misc_write(void *opaque, target_phys_addr_t offset, |
malc | 718ec0b | 2009-03-10 19:25:13 +0000 | [diff] [blame] | 1018 | uint32_t value) |
| 1019 | { |
| 1020 | } |
| 1021 | |
Blue Swirl | d60efc6 | 2009-08-25 18:29:31 +0000 | [diff] [blame] | 1022 | static CPUReadMemoryFunc * const musicpal_misc_readfn[] = { |
malc | 718ec0b | 2009-03-10 19:25:13 +0000 | [diff] [blame] | 1023 | musicpal_misc_read, |
| 1024 | musicpal_misc_read, |
| 1025 | musicpal_misc_read, |
| 1026 | }; |
| 1027 | |
Blue Swirl | d60efc6 | 2009-08-25 18:29:31 +0000 | [diff] [blame] | 1028 | static CPUWriteMemoryFunc * const musicpal_misc_writefn[] = { |
malc | 718ec0b | 2009-03-10 19:25:13 +0000 | [diff] [blame] | 1029 | musicpal_misc_write, |
| 1030 | musicpal_misc_write, |
| 1031 | musicpal_misc_write, |
| 1032 | }; |
| 1033 | |
| 1034 | static void musicpal_misc_init(void) |
| 1035 | { |
| 1036 | int iomemtype; |
| 1037 | |
Avi Kivity | 1eed09c | 2009-06-14 11:38:51 +0300 | [diff] [blame] | 1038 | iomemtype = cpu_register_io_memory(musicpal_misc_readfn, |
malc | 718ec0b | 2009-03-10 19:25:13 +0000 | [diff] [blame] | 1039 | musicpal_misc_writefn, NULL); |
| 1040 | cpu_register_physical_memory(MP_MISC_BASE, MP_MISC_SIZE, iomemtype); |
| 1041 | } |
| 1042 | |
| 1043 | /* WLAN register offsets */ |
| 1044 | #define MP_WLAN_MAGIC1 0x11c |
| 1045 | #define MP_WLAN_MAGIC2 0x124 |
| 1046 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1047 | static uint32_t mv88w8618_wlan_read(void *opaque, target_phys_addr_t offset) |
malc | 718ec0b | 2009-03-10 19:25:13 +0000 | [diff] [blame] | 1048 | { |
| 1049 | switch (offset) { |
| 1050 | /* Workaround to allow loading the binary-only wlandrv.ko crap |
| 1051 | * from the original Freecom firmware. */ |
| 1052 | case MP_WLAN_MAGIC1: |
| 1053 | return ~3; |
| 1054 | case MP_WLAN_MAGIC2: |
| 1055 | return -1; |
| 1056 | |
| 1057 | default: |
| 1058 | return 0; |
| 1059 | } |
| 1060 | } |
| 1061 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1062 | static void mv88w8618_wlan_write(void *opaque, target_phys_addr_t offset, |
malc | 718ec0b | 2009-03-10 19:25:13 +0000 | [diff] [blame] | 1063 | uint32_t value) |
| 1064 | { |
| 1065 | } |
| 1066 | |
Blue Swirl | d60efc6 | 2009-08-25 18:29:31 +0000 | [diff] [blame] | 1067 | static CPUReadMemoryFunc * const mv88w8618_wlan_readfn[] = { |
malc | 718ec0b | 2009-03-10 19:25:13 +0000 | [diff] [blame] | 1068 | mv88w8618_wlan_read, |
| 1069 | mv88w8618_wlan_read, |
| 1070 | mv88w8618_wlan_read, |
| 1071 | }; |
| 1072 | |
Blue Swirl | d60efc6 | 2009-08-25 18:29:31 +0000 | [diff] [blame] | 1073 | static CPUWriteMemoryFunc * const mv88w8618_wlan_writefn[] = { |
malc | 718ec0b | 2009-03-10 19:25:13 +0000 | [diff] [blame] | 1074 | mv88w8618_wlan_write, |
| 1075 | mv88w8618_wlan_write, |
| 1076 | mv88w8618_wlan_write, |
| 1077 | }; |
| 1078 | |
Gerd Hoffmann | 81a322d | 2009-08-14 10:36:05 +0200 | [diff] [blame] | 1079 | static int mv88w8618_wlan_init(SysBusDevice *dev) |
malc | 718ec0b | 2009-03-10 19:25:13 +0000 | [diff] [blame] | 1080 | { |
| 1081 | int iomemtype; |
| 1082 | |
Avi Kivity | 1eed09c | 2009-06-14 11:38:51 +0300 | [diff] [blame] | 1083 | iomemtype = cpu_register_io_memory(mv88w8618_wlan_readfn, |
malc | 718ec0b | 2009-03-10 19:25:13 +0000 | [diff] [blame] | 1084 | mv88w8618_wlan_writefn, NULL); |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 1085 | sysbus_init_mmio(dev, MP_WLAN_SIZE, iomemtype); |
Gerd Hoffmann | 81a322d | 2009-08-14 10:36:05 +0200 | [diff] [blame] | 1086 | return 0; |
malc | 718ec0b | 2009-03-10 19:25:13 +0000 | [diff] [blame] | 1087 | } |
| 1088 | |
| 1089 | /* GPIO register offsets */ |
| 1090 | #define MP_GPIO_OE_LO 0x008 |
| 1091 | #define MP_GPIO_OUT_LO 0x00c |
| 1092 | #define MP_GPIO_IN_LO 0x010 |
Jan Kiszka | 708afdf | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1093 | #define MP_GPIO_IER_LO 0x014 |
| 1094 | #define MP_GPIO_IMR_LO 0x018 |
malc | 718ec0b | 2009-03-10 19:25:13 +0000 | [diff] [blame] | 1095 | #define MP_GPIO_ISR_LO 0x020 |
| 1096 | #define MP_GPIO_OE_HI 0x508 |
| 1097 | #define MP_GPIO_OUT_HI 0x50c |
| 1098 | #define MP_GPIO_IN_HI 0x510 |
Jan Kiszka | 708afdf | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1099 | #define MP_GPIO_IER_HI 0x514 |
| 1100 | #define MP_GPIO_IMR_HI 0x518 |
malc | 718ec0b | 2009-03-10 19:25:13 +0000 | [diff] [blame] | 1101 | #define MP_GPIO_ISR_HI 0x520 |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1102 | |
| 1103 | /* GPIO bits & masks */ |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1104 | #define MP_GPIO_LCD_BRIGHTNESS 0x00070000 |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1105 | #define MP_GPIO_I2C_DATA_BIT 29 |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1106 | #define MP_GPIO_I2C_CLOCK_BIT 30 |
| 1107 | |
| 1108 | /* LCD brightness bits in GPIO_OE_HI */ |
| 1109 | #define MP_OE_LCD_BRIGHTNESS 0x0007 |
| 1110 | |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1111 | typedef struct musicpal_gpio_state { |
| 1112 | SysBusDevice busdev; |
| 1113 | uint32_t lcd_brightness; |
| 1114 | uint32_t out_state; |
| 1115 | uint32_t in_state; |
Jan Kiszka | 708afdf | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1116 | uint32_t ier; |
| 1117 | uint32_t imr; |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1118 | uint32_t isr; |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1119 | qemu_irq irq; |
Jan Kiszka | 708afdf | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1120 | qemu_irq out[5]; /* 3 brightness out + 2 lcd (data and clock ) */ |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1121 | } musicpal_gpio_state; |
| 1122 | |
| 1123 | static void musicpal_gpio_brightness_update(musicpal_gpio_state *s) { |
| 1124 | int i; |
| 1125 | uint32_t brightness; |
| 1126 | |
| 1127 | /* compute brightness ratio */ |
| 1128 | switch (s->lcd_brightness) { |
| 1129 | case 0x00000007: |
| 1130 | brightness = 0; |
| 1131 | break; |
| 1132 | |
| 1133 | case 0x00020000: |
| 1134 | brightness = 1; |
| 1135 | break; |
| 1136 | |
| 1137 | case 0x00020001: |
| 1138 | brightness = 2; |
| 1139 | break; |
| 1140 | |
| 1141 | case 0x00040000: |
| 1142 | brightness = 3; |
| 1143 | break; |
| 1144 | |
| 1145 | case 0x00010006: |
| 1146 | brightness = 4; |
| 1147 | break; |
| 1148 | |
| 1149 | case 0x00020005: |
| 1150 | brightness = 5; |
| 1151 | break; |
| 1152 | |
| 1153 | case 0x00040003: |
| 1154 | brightness = 6; |
| 1155 | break; |
| 1156 | |
| 1157 | case 0x00030004: |
| 1158 | default: |
| 1159 | brightness = 7; |
| 1160 | } |
| 1161 | |
| 1162 | /* set lcd brightness GPIOs */ |
Jan Kiszka | 49fedd0 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1163 | for (i = 0; i <= 2; i++) { |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1164 | qemu_set_irq(s->out[i], (brightness >> i) & 1); |
Jan Kiszka | 49fedd0 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1165 | } |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1166 | } |
| 1167 | |
Jan Kiszka | 708afdf | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1168 | static void musicpal_gpio_pin_event(void *opaque, int pin, int level) |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1169 | { |
Jan Kiszka | 243cd13 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1170 | musicpal_gpio_state *s = opaque; |
Jan Kiszka | 708afdf | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1171 | uint32_t mask = 1 << pin; |
| 1172 | uint32_t delta = level << pin; |
| 1173 | uint32_t old = s->in_state & mask; |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1174 | |
Jan Kiszka | 708afdf | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1175 | s->in_state &= ~mask; |
| 1176 | s->in_state |= delta; |
| 1177 | |
| 1178 | if ((old ^ delta) && |
| 1179 | ((level && (s->imr & mask)) || (!level && (s->ier & mask)))) { |
| 1180 | s->isr = mask; |
| 1181 | qemu_irq_raise(s->irq); |
Andrzej Zaborowski | d074769 | 2009-08-23 15:51:14 +0200 | [diff] [blame] | 1182 | } |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1183 | } |
| 1184 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1185 | static uint32_t musicpal_gpio_read(void *opaque, target_phys_addr_t offset) |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1186 | { |
Jan Kiszka | 243cd13 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1187 | musicpal_gpio_state *s = opaque; |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1188 | |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1189 | switch (offset) { |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1190 | case MP_GPIO_OE_HI: /* used for LCD brightness control */ |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1191 | return s->lcd_brightness & MP_OE_LCD_BRIGHTNESS; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1192 | |
| 1193 | case MP_GPIO_OUT_LO: |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1194 | return s->out_state & 0xFFFF; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1195 | case MP_GPIO_OUT_HI: |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1196 | return s->out_state >> 16; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1197 | |
| 1198 | case MP_GPIO_IN_LO: |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1199 | return s->in_state & 0xFFFF; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1200 | case MP_GPIO_IN_HI: |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1201 | return s->in_state >> 16; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1202 | |
Jan Kiszka | 708afdf | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1203 | case MP_GPIO_IER_LO: |
| 1204 | return s->ier & 0xFFFF; |
| 1205 | case MP_GPIO_IER_HI: |
| 1206 | return s->ier >> 16; |
| 1207 | |
| 1208 | case MP_GPIO_IMR_LO: |
| 1209 | return s->imr & 0xFFFF; |
| 1210 | case MP_GPIO_IMR_HI: |
| 1211 | return s->imr >> 16; |
| 1212 | |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1213 | case MP_GPIO_ISR_LO: |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1214 | return s->isr & 0xFFFF; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1215 | case MP_GPIO_ISR_HI: |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1216 | return s->isr >> 16; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1217 | |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1218 | default: |
| 1219 | return 0; |
| 1220 | } |
| 1221 | } |
| 1222 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1223 | static void musicpal_gpio_write(void *opaque, target_phys_addr_t offset, |
malc | 718ec0b | 2009-03-10 19:25:13 +0000 | [diff] [blame] | 1224 | uint32_t value) |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1225 | { |
Jan Kiszka | 243cd13 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1226 | musicpal_gpio_state *s = opaque; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1227 | switch (offset) { |
| 1228 | case MP_GPIO_OE_HI: /* used for LCD brightness control */ |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1229 | s->lcd_brightness = (s->lcd_brightness & MP_GPIO_LCD_BRIGHTNESS) | |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1230 | (value & MP_OE_LCD_BRIGHTNESS); |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1231 | musicpal_gpio_brightness_update(s); |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1232 | break; |
| 1233 | |
| 1234 | case MP_GPIO_OUT_LO: |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1235 | s->out_state = (s->out_state & 0xFFFF0000) | (value & 0xFFFF); |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1236 | break; |
| 1237 | case MP_GPIO_OUT_HI: |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1238 | s->out_state = (s->out_state & 0xFFFF) | (value << 16); |
| 1239 | s->lcd_brightness = (s->lcd_brightness & 0xFFFF) | |
| 1240 | (s->out_state & MP_GPIO_LCD_BRIGHTNESS); |
| 1241 | musicpal_gpio_brightness_update(s); |
Andrzej Zaborowski | d074769 | 2009-08-23 15:51:14 +0200 | [diff] [blame] | 1242 | qemu_set_irq(s->out[3], (s->out_state >> MP_GPIO_I2C_DATA_BIT) & 1); |
| 1243 | qemu_set_irq(s->out[4], (s->out_state >> MP_GPIO_I2C_CLOCK_BIT) & 1); |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1244 | break; |
| 1245 | |
Jan Kiszka | 708afdf | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1246 | case MP_GPIO_IER_LO: |
| 1247 | s->ier = (s->ier & 0xFFFF0000) | (value & 0xFFFF); |
| 1248 | break; |
| 1249 | case MP_GPIO_IER_HI: |
| 1250 | s->ier = (s->ier & 0xFFFF) | (value << 16); |
| 1251 | break; |
| 1252 | |
| 1253 | case MP_GPIO_IMR_LO: |
| 1254 | s->imr = (s->imr & 0xFFFF0000) | (value & 0xFFFF); |
| 1255 | break; |
| 1256 | case MP_GPIO_IMR_HI: |
| 1257 | s->imr = (s->imr & 0xFFFF) | (value << 16); |
| 1258 | break; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1259 | } |
| 1260 | } |
| 1261 | |
Blue Swirl | d60efc6 | 2009-08-25 18:29:31 +0000 | [diff] [blame] | 1262 | static CPUReadMemoryFunc * const musicpal_gpio_readfn[] = { |
malc | 718ec0b | 2009-03-10 19:25:13 +0000 | [diff] [blame] | 1263 | musicpal_gpio_read, |
| 1264 | musicpal_gpio_read, |
| 1265 | musicpal_gpio_read, |
| 1266 | }; |
| 1267 | |
Blue Swirl | d60efc6 | 2009-08-25 18:29:31 +0000 | [diff] [blame] | 1268 | static CPUWriteMemoryFunc * const musicpal_gpio_writefn[] = { |
malc | 718ec0b | 2009-03-10 19:25:13 +0000 | [diff] [blame] | 1269 | musicpal_gpio_write, |
| 1270 | musicpal_gpio_write, |
| 1271 | musicpal_gpio_write, |
| 1272 | }; |
| 1273 | |
Jan Kiszka | d5b61dd | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1274 | static void musicpal_gpio_reset(DeviceState *d) |
malc | 718ec0b | 2009-03-10 19:25:13 +0000 | [diff] [blame] | 1275 | { |
Jan Kiszka | d5b61dd | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1276 | musicpal_gpio_state *s = FROM_SYSBUS(musicpal_gpio_state, |
| 1277 | sysbus_from_qdev(d)); |
Jan Kiszka | 30624c9 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1278 | |
| 1279 | s->lcd_brightness = 0; |
| 1280 | s->out_state = 0; |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1281 | s->in_state = 0xffffffff; |
Jan Kiszka | 708afdf | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1282 | s->ier = 0; |
| 1283 | s->imr = 0; |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1284 | s->isr = 0; |
| 1285 | } |
| 1286 | |
Gerd Hoffmann | 81a322d | 2009-08-14 10:36:05 +0200 | [diff] [blame] | 1287 | static int musicpal_gpio_init(SysBusDevice *dev) |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1288 | { |
| 1289 | musicpal_gpio_state *s = FROM_SYSBUS(musicpal_gpio_state, dev); |
malc | 718ec0b | 2009-03-10 19:25:13 +0000 | [diff] [blame] | 1290 | int iomemtype; |
| 1291 | |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1292 | sysbus_init_irq(dev, &s->irq); |
| 1293 | |
Avi Kivity | 1eed09c | 2009-06-14 11:38:51 +0300 | [diff] [blame] | 1294 | iomemtype = cpu_register_io_memory(musicpal_gpio_readfn, |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1295 | musicpal_gpio_writefn, s); |
| 1296 | sysbus_init_mmio(dev, MP_GPIO_SIZE, iomemtype); |
| 1297 | |
Jan Kiszka | d5b61dd | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1298 | musicpal_gpio_reset(&dev->qdev); |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1299 | |
Jan Kiszka | 708afdf | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1300 | qdev_init_gpio_out(&dev->qdev, s->out, ARRAY_SIZE(s->out)); |
| 1301 | |
| 1302 | qdev_init_gpio_in(&dev->qdev, musicpal_gpio_pin_event, 32); |
Gerd Hoffmann | 81a322d | 2009-08-14 10:36:05 +0200 | [diff] [blame] | 1303 | |
| 1304 | return 0; |
malc | 718ec0b | 2009-03-10 19:25:13 +0000 | [diff] [blame] | 1305 | } |
| 1306 | |
Jan Kiszka | d5b61dd | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1307 | static const VMStateDescription musicpal_gpio_vmsd = { |
| 1308 | .name = "musicpal_gpio", |
| 1309 | .version_id = 1, |
| 1310 | .minimum_version_id = 1, |
| 1311 | .minimum_version_id_old = 1, |
| 1312 | .fields = (VMStateField[]) { |
| 1313 | VMSTATE_UINT32(lcd_brightness, musicpal_gpio_state), |
| 1314 | VMSTATE_UINT32(out_state, musicpal_gpio_state), |
| 1315 | VMSTATE_UINT32(in_state, musicpal_gpio_state), |
| 1316 | VMSTATE_UINT32(ier, musicpal_gpio_state), |
| 1317 | VMSTATE_UINT32(imr, musicpal_gpio_state), |
| 1318 | VMSTATE_UINT32(isr, musicpal_gpio_state), |
| 1319 | VMSTATE_END_OF_LIST() |
| 1320 | } |
| 1321 | }; |
| 1322 | |
Jan Kiszka | 30624c9 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1323 | static SysBusDeviceInfo musicpal_gpio_info = { |
| 1324 | .init = musicpal_gpio_init, |
| 1325 | .qdev.name = "musicpal_gpio", |
| 1326 | .qdev.size = sizeof(musicpal_gpio_state), |
| 1327 | .qdev.reset = musicpal_gpio_reset, |
Jan Kiszka | d5b61dd | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1328 | .qdev.vmsd = &musicpal_gpio_vmsd, |
Jan Kiszka | 30624c9 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1329 | }; |
| 1330 | |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1331 | /* Keyboard codes & masks */ |
balrog | 7c6ce4b | 2008-05-17 18:18:04 +0000 | [diff] [blame] | 1332 | #define KEY_RELEASED 0x80 |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1333 | #define KEY_CODE 0x7f |
| 1334 | |
| 1335 | #define KEYCODE_TAB 0x0f |
| 1336 | #define KEYCODE_ENTER 0x1c |
| 1337 | #define KEYCODE_F 0x21 |
| 1338 | #define KEYCODE_M 0x32 |
| 1339 | |
| 1340 | #define KEYCODE_EXTENDED 0xe0 |
| 1341 | #define KEYCODE_UP 0x48 |
| 1342 | #define KEYCODE_DOWN 0x50 |
| 1343 | #define KEYCODE_LEFT 0x4b |
| 1344 | #define KEYCODE_RIGHT 0x4d |
| 1345 | |
Jan Kiszka | 708afdf | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1346 | #define MP_KEY_WHEEL_VOL (1 << 0) |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1347 | #define MP_KEY_WHEEL_VOL_INV (1 << 1) |
| 1348 | #define MP_KEY_WHEEL_NAV (1 << 2) |
| 1349 | #define MP_KEY_WHEEL_NAV_INV (1 << 3) |
| 1350 | #define MP_KEY_BTN_FAVORITS (1 << 4) |
| 1351 | #define MP_KEY_BTN_MENU (1 << 5) |
| 1352 | #define MP_KEY_BTN_VOLUME (1 << 6) |
| 1353 | #define MP_KEY_BTN_NAVIGATION (1 << 7) |
| 1354 | |
| 1355 | typedef struct musicpal_key_state { |
| 1356 | SysBusDevice busdev; |
| 1357 | uint32_t kbd_extended; |
Jan Kiszka | 708afdf | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1358 | uint32_t pressed_keys; |
| 1359 | qemu_irq out[8]; |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1360 | } musicpal_key_state; |
| 1361 | |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1362 | static void musicpal_key_event(void *opaque, int keycode) |
| 1363 | { |
Jan Kiszka | 243cd13 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1364 | musicpal_key_state *s = opaque; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1365 | uint32_t event = 0; |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1366 | int i; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1367 | |
| 1368 | if (keycode == KEYCODE_EXTENDED) { |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1369 | s->kbd_extended = 1; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1370 | return; |
| 1371 | } |
| 1372 | |
Jan Kiszka | 49fedd0 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1373 | if (s->kbd_extended) { |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1374 | switch (keycode & KEY_CODE) { |
| 1375 | case KEYCODE_UP: |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1376 | event = MP_KEY_WHEEL_NAV | MP_KEY_WHEEL_NAV_INV; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1377 | break; |
| 1378 | |
| 1379 | case KEYCODE_DOWN: |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1380 | event = MP_KEY_WHEEL_NAV; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1381 | break; |
| 1382 | |
| 1383 | case KEYCODE_LEFT: |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1384 | event = MP_KEY_WHEEL_VOL | MP_KEY_WHEEL_VOL_INV; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1385 | break; |
| 1386 | |
| 1387 | case KEYCODE_RIGHT: |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1388 | event = MP_KEY_WHEEL_VOL; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1389 | break; |
| 1390 | } |
Jan Kiszka | 49fedd0 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1391 | } else { |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1392 | switch (keycode & KEY_CODE) { |
| 1393 | case KEYCODE_F: |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1394 | event = MP_KEY_BTN_FAVORITS; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1395 | break; |
| 1396 | |
| 1397 | case KEYCODE_TAB: |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1398 | event = MP_KEY_BTN_VOLUME; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1399 | break; |
| 1400 | |
| 1401 | case KEYCODE_ENTER: |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1402 | event = MP_KEY_BTN_NAVIGATION; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1403 | break; |
| 1404 | |
| 1405 | case KEYCODE_M: |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1406 | event = MP_KEY_BTN_MENU; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1407 | break; |
| 1408 | } |
balrog | 7c6ce4b | 2008-05-17 18:18:04 +0000 | [diff] [blame] | 1409 | /* Do not repeat already pressed buttons */ |
Jan Kiszka | 708afdf | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1410 | if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) { |
balrog | 7c6ce4b | 2008-05-17 18:18:04 +0000 | [diff] [blame] | 1411 | event = 0; |
Jan Kiszka | 708afdf | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1412 | } |
balrog | 7c6ce4b | 2008-05-17 18:18:04 +0000 | [diff] [blame] | 1413 | } |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1414 | |
balrog | 7c6ce4b | 2008-05-17 18:18:04 +0000 | [diff] [blame] | 1415 | if (event) { |
Jan Kiszka | 708afdf | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1416 | /* Raise GPIO pin first if repeating a key */ |
| 1417 | if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) { |
| 1418 | for (i = 0; i <= 7; i++) { |
| 1419 | if (event & (1 << i)) { |
| 1420 | qemu_set_irq(s->out[i], 1); |
| 1421 | } |
| 1422 | } |
balrog | 7c6ce4b | 2008-05-17 18:18:04 +0000 | [diff] [blame] | 1423 | } |
Jan Kiszka | 708afdf | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1424 | for (i = 0; i <= 7; i++) { |
| 1425 | if (event & (1 << i)) { |
| 1426 | qemu_set_irq(s->out[i], !!(keycode & KEY_RELEASED)); |
| 1427 | } |
| 1428 | } |
| 1429 | if (keycode & KEY_RELEASED) { |
| 1430 | s->pressed_keys &= ~event; |
| 1431 | } else { |
| 1432 | s->pressed_keys |= event; |
| 1433 | } |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1434 | } |
| 1435 | |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1436 | s->kbd_extended = 0; |
| 1437 | } |
| 1438 | |
Gerd Hoffmann | 81a322d | 2009-08-14 10:36:05 +0200 | [diff] [blame] | 1439 | static int musicpal_key_init(SysBusDevice *dev) |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1440 | { |
| 1441 | musicpal_key_state *s = FROM_SYSBUS(musicpal_key_state, dev); |
| 1442 | |
| 1443 | sysbus_init_mmio(dev, 0x0, 0); |
| 1444 | |
| 1445 | s->kbd_extended = 0; |
Jan Kiszka | 708afdf | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1446 | s->pressed_keys = 0; |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1447 | |
Jan Kiszka | 708afdf | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1448 | qdev_init_gpio_out(&dev->qdev, s->out, ARRAY_SIZE(s->out)); |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1449 | |
| 1450 | qemu_add_kbd_event_handler(musicpal_key_event, s); |
Gerd Hoffmann | 81a322d | 2009-08-14 10:36:05 +0200 | [diff] [blame] | 1451 | |
| 1452 | return 0; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1453 | } |
| 1454 | |
Jan Kiszka | d5b61dd | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1455 | static const VMStateDescription musicpal_key_vmsd = { |
| 1456 | .name = "musicpal_key", |
| 1457 | .version_id = 1, |
| 1458 | .minimum_version_id = 1, |
| 1459 | .minimum_version_id_old = 1, |
| 1460 | .fields = (VMStateField[]) { |
| 1461 | VMSTATE_UINT32(kbd_extended, musicpal_key_state), |
| 1462 | VMSTATE_UINT32(pressed_keys, musicpal_key_state), |
| 1463 | VMSTATE_END_OF_LIST() |
| 1464 | } |
| 1465 | }; |
| 1466 | |
| 1467 | static SysBusDeviceInfo musicpal_key_info = { |
| 1468 | .init = musicpal_key_init, |
| 1469 | .qdev.name = "musicpal_key", |
| 1470 | .qdev.size = sizeof(musicpal_key_state), |
| 1471 | .qdev.vmsd = &musicpal_key_vmsd, |
| 1472 | }; |
| 1473 | |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1474 | static struct arm_boot_info musicpal_binfo = { |
| 1475 | .loader_start = 0x0, |
| 1476 | .board_id = 0x20e, |
| 1477 | }; |
| 1478 | |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1479 | static void musicpal_init(ram_addr_t ram_size, |
aliguori | 3023f33 | 2009-01-16 19:04:14 +0000 | [diff] [blame] | 1480 | const char *boot_device, |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1481 | const char *kernel_filename, const char *kernel_cmdline, |
| 1482 | const char *initrd_filename, const char *cpu_model) |
| 1483 | { |
| 1484 | CPUState *env; |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 1485 | qemu_irq *cpu_pic; |
| 1486 | qemu_irq pic[32]; |
| 1487 | DeviceState *dev; |
Andrzej Zaborowski | d074769 | 2009-08-23 15:51:14 +0200 | [diff] [blame] | 1488 | DeviceState *i2c_dev; |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1489 | DeviceState *lcd_dev; |
| 1490 | DeviceState *key_dev; |
Andrzej Zaborowski | d074769 | 2009-08-23 15:51:14 +0200 | [diff] [blame] | 1491 | #ifdef HAS_AUDIO |
| 1492 | DeviceState *wm8750_dev; |
| 1493 | SysBusDevice *s; |
| 1494 | #endif |
| 1495 | i2c_bus *i2c; |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 1496 | int i; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1497 | unsigned long flash_size; |
Gerd Hoffmann | 751c6a1 | 2009-07-22 16:42:57 +0200 | [diff] [blame] | 1498 | DriveInfo *dinfo; |
Anthony Liguori | c227f09 | 2009-10-01 16:12:16 -0500 | [diff] [blame] | 1499 | ram_addr_t sram_off; |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1500 | |
Jan Kiszka | 49fedd0 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1501 | if (!cpu_model) { |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1502 | cpu_model = "arm926"; |
Jan Kiszka | 49fedd0 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1503 | } |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1504 | env = cpu_init(cpu_model); |
| 1505 | if (!env) { |
| 1506 | fprintf(stderr, "Unable to find CPU definition\n"); |
| 1507 | exit(1); |
| 1508 | } |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 1509 | cpu_pic = arm_pic_init_cpu(env); |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1510 | |
| 1511 | /* For now we use a fixed - the original - RAM size */ |
| 1512 | cpu_register_physical_memory(0, MP_RAM_DEFAULT_SIZE, |
| 1513 | qemu_ram_alloc(MP_RAM_DEFAULT_SIZE)); |
| 1514 | |
| 1515 | sram_off = qemu_ram_alloc(MP_SRAM_SIZE); |
| 1516 | cpu_register_physical_memory(MP_SRAM_BASE, MP_SRAM_SIZE, sram_off); |
| 1517 | |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 1518 | dev = sysbus_create_simple("mv88w8618_pic", MP_PIC_BASE, |
| 1519 | cpu_pic[ARM_PIC_CPU_IRQ]); |
| 1520 | for (i = 0; i < 32; i++) { |
Paul Brook | 067a3dd | 2009-05-26 14:56:11 +0100 | [diff] [blame] | 1521 | pic[i] = qdev_get_gpio_in(dev, i); |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 1522 | } |
| 1523 | sysbus_create_varargs("mv88w8618_pit", MP_PIT_BASE, pic[MP_TIMER1_IRQ], |
| 1524 | pic[MP_TIMER2_IRQ], pic[MP_TIMER3_IRQ], |
| 1525 | pic[MP_TIMER4_IRQ], NULL); |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1526 | |
Jan Kiszka | 49fedd0 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1527 | if (serial_hds[0]) { |
Blue Swirl | 2d48377 | 2010-03-21 19:47:11 +0000 | [diff] [blame] | 1528 | #ifdef TARGET_WORDS_BIGENDIAN |
aurel32 | b6cd0ea | 2008-05-04 21:42:11 +0000 | [diff] [blame] | 1529 | serial_mm_init(MP_UART1_BASE, 2, pic[MP_UART1_IRQ], 1825000, |
Blue Swirl | 2d48377 | 2010-03-21 19:47:11 +0000 | [diff] [blame] | 1530 | serial_hds[0], 1, 1); |
| 1531 | #else |
| 1532 | serial_mm_init(MP_UART1_BASE, 2, pic[MP_UART1_IRQ], 1825000, |
| 1533 | serial_hds[0], 1, 0); |
| 1534 | #endif |
Jan Kiszka | 49fedd0 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1535 | } |
| 1536 | if (serial_hds[1]) { |
Blue Swirl | 2d48377 | 2010-03-21 19:47:11 +0000 | [diff] [blame] | 1537 | #ifdef TARGET_WORDS_BIGENDIAN |
aurel32 | b6cd0ea | 2008-05-04 21:42:11 +0000 | [diff] [blame] | 1538 | serial_mm_init(MP_UART2_BASE, 2, pic[MP_UART2_IRQ], 1825000, |
Blue Swirl | 2d48377 | 2010-03-21 19:47:11 +0000 | [diff] [blame] | 1539 | serial_hds[1], 1, 1); |
| 1540 | #else |
| 1541 | serial_mm_init(MP_UART2_BASE, 2, pic[MP_UART2_IRQ], 1825000, |
| 1542 | serial_hds[1], 1, 0); |
| 1543 | #endif |
Jan Kiszka | 49fedd0 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1544 | } |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1545 | |
| 1546 | /* Register flash */ |
Gerd Hoffmann | 751c6a1 | 2009-07-22 16:42:57 +0200 | [diff] [blame] | 1547 | dinfo = drive_get(IF_PFLASH, 0, 0); |
| 1548 | if (dinfo) { |
| 1549 | flash_size = bdrv_getlength(dinfo->bdrv); |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1550 | if (flash_size != 8*1024*1024 && flash_size != 16*1024*1024 && |
| 1551 | flash_size != 32*1024*1024) { |
| 1552 | fprintf(stderr, "Invalid flash image size\n"); |
| 1553 | exit(1); |
| 1554 | } |
| 1555 | |
| 1556 | /* |
| 1557 | * The original U-Boot accesses the flash at 0xFE000000 instead of |
| 1558 | * 0xFF800000 (if there is 8 MB flash). So remap flash access if the |
| 1559 | * image is smaller than 32 MB. |
| 1560 | */ |
Blue Swirl | 5f9fc5a | 2010-03-29 19:23:55 +0000 | [diff] [blame] | 1561 | #ifdef TARGET_WORDS_BIGENDIAN |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1562 | pflash_cfi02_register(0-MP_FLASH_SIZE_MAX, qemu_ram_alloc(flash_size), |
Gerd Hoffmann | 751c6a1 | 2009-07-22 16:42:57 +0200 | [diff] [blame] | 1563 | dinfo->bdrv, 0x10000, |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1564 | (flash_size + 0xffff) >> 16, |
| 1565 | MP_FLASH_SIZE_MAX / flash_size, |
| 1566 | 2, 0x00BF, 0x236D, 0x0000, 0x0000, |
Blue Swirl | 5f9fc5a | 2010-03-29 19:23:55 +0000 | [diff] [blame] | 1567 | 0x5555, 0x2AAA, 1); |
| 1568 | #else |
| 1569 | pflash_cfi02_register(0-MP_FLASH_SIZE_MAX, qemu_ram_alloc(flash_size), |
| 1570 | dinfo->bdrv, 0x10000, |
| 1571 | (flash_size + 0xffff) >> 16, |
| 1572 | MP_FLASH_SIZE_MAX / flash_size, |
| 1573 | 2, 0x00BF, 0x236D, 0x0000, 0x0000, |
| 1574 | 0x5555, 0x2AAA, 0); |
| 1575 | #endif |
| 1576 | |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1577 | } |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 1578 | sysbus_create_simple("mv88w8618_flashcfg", MP_FLASHCFG_BASE, NULL); |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1579 | |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 1580 | qemu_check_nic_model(&nd_table[0], "mv88w8618"); |
| 1581 | dev = qdev_create(NULL, "mv88w8618_eth"); |
Gerd Hoffmann | 4c91cd2 | 2009-10-21 15:25:40 +0200 | [diff] [blame] | 1582 | qdev_set_nic_properties(dev, &nd_table[0]); |
Markus Armbruster | e23a1b3 | 2009-10-07 01:15:58 +0200 | [diff] [blame] | 1583 | qdev_init_nofail(dev); |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 1584 | sysbus_mmio_map(sysbus_from_qdev(dev), 0, MP_ETH_BASE); |
| 1585 | sysbus_connect_irq(sysbus_from_qdev(dev), 0, pic[MP_ETH_IRQ]); |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1586 | |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 1587 | sysbus_create_simple("mv88w8618_wlan", MP_WLAN_BASE, NULL); |
malc | 718ec0b | 2009-03-10 19:25:13 +0000 | [diff] [blame] | 1588 | |
| 1589 | musicpal_misc_init(); |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1590 | |
| 1591 | dev = sysbus_create_simple("musicpal_gpio", MP_GPIO_BASE, pic[MP_GPIO_IRQ]); |
Paul Brook | 3cd035d | 2009-11-20 23:37:15 +0000 | [diff] [blame] | 1592 | i2c_dev = sysbus_create_simple("gpio_i2c", 0, NULL); |
Andrzej Zaborowski | d074769 | 2009-08-23 15:51:14 +0200 | [diff] [blame] | 1593 | i2c = (i2c_bus *)qdev_get_child_bus(i2c_dev, "i2c"); |
| 1594 | |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1595 | lcd_dev = sysbus_create_simple("musicpal_lcd", MP_LCD_BASE, NULL); |
| 1596 | key_dev = sysbus_create_simple("musicpal_key", 0, NULL); |
| 1597 | |
Andrzej Zaborowski | d074769 | 2009-08-23 15:51:14 +0200 | [diff] [blame] | 1598 | /* I2C read data */ |
Jan Kiszka | 708afdf | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1599 | qdev_connect_gpio_out(i2c_dev, 0, |
| 1600 | qdev_get_gpio_in(dev, MP_GPIO_I2C_DATA_BIT)); |
Andrzej Zaborowski | d074769 | 2009-08-23 15:51:14 +0200 | [diff] [blame] | 1601 | /* I2C data */ |
| 1602 | qdev_connect_gpio_out(dev, 3, qdev_get_gpio_in(i2c_dev, 0)); |
| 1603 | /* I2C clock */ |
| 1604 | qdev_connect_gpio_out(dev, 4, qdev_get_gpio_in(i2c_dev, 1)); |
| 1605 | |
Jan Kiszka | 49fedd0 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1606 | for (i = 0; i < 3; i++) { |
Benoit Canet | 343ec8e | 2009-08-23 14:38:07 +0200 | [diff] [blame] | 1607 | qdev_connect_gpio_out(dev, i, qdev_get_gpio_in(lcd_dev, i)); |
Jan Kiszka | 49fedd0 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1608 | } |
Jan Kiszka | 708afdf | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1609 | for (i = 0; i < 4; i++) { |
| 1610 | qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 8)); |
| 1611 | } |
| 1612 | for (i = 4; i < 8; i++) { |
| 1613 | qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 15)); |
| 1614 | } |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1615 | |
Andrzej Zaborowski | d074769 | 2009-08-23 15:51:14 +0200 | [diff] [blame] | 1616 | #ifdef HAS_AUDIO |
| 1617 | wm8750_dev = i2c_create_slave(i2c, "wm8750", MP_WM_ADDR); |
| 1618 | dev = qdev_create(NULL, "mv88w8618_audio"); |
| 1619 | s = sysbus_from_qdev(dev); |
| 1620 | qdev_prop_set_ptr(dev, "wm8750", wm8750_dev); |
Markus Armbruster | e23a1b3 | 2009-10-07 01:15:58 +0200 | [diff] [blame] | 1621 | qdev_init_nofail(dev); |
Andrzej Zaborowski | d074769 | 2009-08-23 15:51:14 +0200 | [diff] [blame] | 1622 | sysbus_mmio_map(s, 0, MP_AUDIO_BASE); |
| 1623 | sysbus_connect_irq(s, 0, pic[MP_AUDIO_IRQ]); |
| 1624 | #endif |
| 1625 | |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1626 | musicpal_binfo.ram_size = MP_RAM_DEFAULT_SIZE; |
| 1627 | musicpal_binfo.kernel_filename = kernel_filename; |
| 1628 | musicpal_binfo.kernel_cmdline = kernel_cmdline; |
| 1629 | musicpal_binfo.initrd_filename = initrd_filename; |
balrog | b0f6edb | 2008-05-02 01:35:20 +0000 | [diff] [blame] | 1630 | arm_load_kernel(env, &musicpal_binfo); |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1631 | } |
| 1632 | |
Anthony Liguori | f80f9ec | 2009-05-20 18:38:09 -0500 | [diff] [blame] | 1633 | static QEMUMachine musicpal_machine = { |
aliguori | 4b32e16 | 2008-10-07 20:34:35 +0000 | [diff] [blame] | 1634 | .name = "musicpal", |
| 1635 | .desc = "Marvell 88w8618 / MusicPal (ARM926EJ-S)", |
| 1636 | .init = musicpal_init, |
balrog | 24859b6 | 2008-04-24 19:21:53 +0000 | [diff] [blame] | 1637 | }; |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 1638 | |
Anthony Liguori | f80f9ec | 2009-05-20 18:38:09 -0500 | [diff] [blame] | 1639 | static void musicpal_machine_init(void) |
| 1640 | { |
| 1641 | qemu_register_machine(&musicpal_machine); |
| 1642 | } |
| 1643 | |
| 1644 | machine_init(musicpal_machine_init); |
| 1645 | |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 1646 | static void musicpal_register_devices(void) |
| 1647 | { |
Jan Kiszka | d5b61dd | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1648 | sysbus_register_withprop(&mv88w8618_pic_info); |
Jan Kiszka | c88d6bd | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1649 | sysbus_register_withprop(&mv88w8618_pit_info); |
Jan Kiszka | d5b61dd | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1650 | sysbus_register_withprop(&mv88w8618_flashcfg_info); |
| 1651 | sysbus_register_withprop(&mv88w8618_eth_info); |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 1652 | sysbus_register_dev("mv88w8618_wlan", sizeof(SysBusDevice), |
| 1653 | mv88w8618_wlan_init); |
Jan Kiszka | d5b61dd | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1654 | sysbus_register_withprop(&musicpal_lcd_info); |
Jan Kiszka | 30624c9 | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1655 | sysbus_register_withprop(&musicpal_gpio_info); |
Jan Kiszka | d5b61dd | 2009-09-18 20:51:23 +0200 | [diff] [blame] | 1656 | sysbus_register_withprop(&musicpal_key_info); |
Paul Brook | b47b50f | 2009-05-14 22:35:08 +0100 | [diff] [blame] | 1657 | } |
| 1658 | |
| 1659 | device_init(musicpal_register_devices) |