|  | /* | 
|  | * QEMU RISC-V Boot Helper | 
|  | * | 
|  | * Copyright (c) 2017 SiFive, Inc. | 
|  | * Copyright (c) 2019 Alistair Francis <alistair.francis@wdc.com> | 
|  | * | 
|  | * This program is free software; you can redistribute it and/or modify it | 
|  | * under the terms and conditions of the GNU General Public License, | 
|  | * version 2 or later, as published by the Free Software Foundation. | 
|  | * | 
|  | * This program is distributed in the hope it will be useful, but WITHOUT | 
|  | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | 
|  | * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for | 
|  | * more details. | 
|  | * | 
|  | * You should have received a copy of the GNU General Public License along with | 
|  | * this program.  If not, see <http://www.gnu.org/licenses/>. | 
|  | */ | 
|  |  | 
|  | #ifndef RISCV_BOOT_H | 
|  | #define RISCV_BOOT_H | 
|  |  | 
|  | #include "exec/cpu-defs.h" | 
|  | #include "hw/loader.h" | 
|  | #include "hw/riscv/riscv_hart.h" | 
|  |  | 
|  | #define RISCV32_BIOS_BIN    "opensbi-riscv32-generic-fw_dynamic.bin" | 
|  | #define RISCV64_BIOS_BIN    "opensbi-riscv64-generic-fw_dynamic.bin" | 
|  |  | 
|  | typedef struct RISCVBootInfo { | 
|  | ssize_t kernel_size; | 
|  | hwaddr image_low_addr; | 
|  | hwaddr image_high_addr; | 
|  |  | 
|  | hwaddr initrd_start; | 
|  | ssize_t initrd_size; | 
|  |  | 
|  | bool is_32bit; | 
|  | } RISCVBootInfo; | 
|  |  | 
|  | bool riscv_is_32bit(RISCVHartArrayState *harts); | 
|  |  | 
|  | char *riscv_plic_hart_config_string(int hart_count); | 
|  |  | 
|  | void riscv_boot_info_init(RISCVBootInfo *info, RISCVHartArrayState *harts); | 
|  | target_ulong riscv_calc_kernel_start_addr(RISCVBootInfo *info, | 
|  | target_ulong firmware_end_addr); | 
|  | target_ulong riscv_find_and_load_firmware(MachineState *machine, | 
|  | const char *default_machine_firmware, | 
|  | hwaddr *firmware_load_addr, | 
|  | symbol_fn_t sym_cb); | 
|  | const char *riscv_default_firmware_name(RISCVHartArrayState *harts); | 
|  | char *riscv_find_firmware(const char *firmware_filename, | 
|  | const char *default_machine_firmware); | 
|  | target_ulong riscv_load_firmware(const char *firmware_filename, | 
|  | hwaddr *firmware_load_addr, | 
|  | symbol_fn_t sym_cb); | 
|  | void riscv_load_kernel(MachineState *machine, | 
|  | RISCVBootInfo *info, | 
|  | target_ulong kernel_start_addr, | 
|  | bool load_initrd, | 
|  | symbol_fn_t sym_cb); | 
|  | uint64_t riscv_compute_fdt_addr(hwaddr dram_base, hwaddr dram_size, | 
|  | MachineState *ms, RISCVBootInfo *info); | 
|  | void riscv_load_fdt(hwaddr fdt_addr, void *fdt); | 
|  | void riscv_setup_rom_reset_vec(MachineState *machine, RISCVHartArrayState *harts, | 
|  | hwaddr saddr, | 
|  | hwaddr rom_base, hwaddr rom_size, | 
|  | uint64_t kernel_entry, | 
|  | uint64_t fdt_load_addr); | 
|  | void riscv_rom_copy_firmware_info(MachineState *machine, | 
|  | RISCVHartArrayState *harts, | 
|  | hwaddr rom_base, | 
|  | hwaddr rom_size, | 
|  | uint32_t reset_vec_size, | 
|  | uint64_t kernel_entry); | 
|  | void riscv_setup_direct_kernel(hwaddr kernel_addr, hwaddr fdt_addr); | 
|  | void riscv_setup_firmware_boot(MachineState *machine); | 
|  |  | 
|  | #endif /* RISCV_BOOT_H */ |