| /* |
| * QEMU PowerPC sPAPR IRQ backend definitions |
| * |
| * Copyright (c) 2018, IBM Corporation. |
| * |
| * This code is licensed under the GPL version 2 or later. See the |
| * COPYING file in the top-level directory. |
| */ |
| |
| #ifndef HW_SPAPR_IRQ_H |
| #define HW_SPAPR_IRQ_H |
| |
| #include "target/ppc/cpu-qom.h" |
| |
| /* |
| * IRQ range offsets per device type |
| */ |
| #define SPAPR_IRQ_IPI 0x0 |
| #define SPAPR_IRQ_EPOW 0x1000 /* XICS_IRQ_BASE offset */ |
| #define SPAPR_IRQ_HOTPLUG 0x1001 |
| #define SPAPR_IRQ_VIO 0x1100 /* 256 VIO devices */ |
| #define SPAPR_IRQ_PCI_LSI 0x1200 /* 32+ PHBs devices */ |
| |
| #define SPAPR_IRQ_MSI 0x1300 /* Offset of the dynamic range covered |
| * by the bitmap allocator */ |
| |
| typedef struct SpaprMachineState SpaprMachineState; |
| |
| void spapr_irq_msi_init(SpaprMachineState *spapr, uint32_t nr_msis); |
| int spapr_irq_msi_alloc(SpaprMachineState *spapr, uint32_t num, bool align, |
| Error **errp); |
| void spapr_irq_msi_free(SpaprMachineState *spapr, int irq, uint32_t num); |
| |
| typedef struct SpaprIrq { |
| uint32_t nr_irqs; |
| uint32_t nr_msis; |
| uint8_t ov5; |
| |
| void (*init)(SpaprMachineState *spapr, int nr_irqs, Error **errp); |
| int (*claim)(SpaprMachineState *spapr, int irq, bool lsi, Error **errp); |
| void (*free)(SpaprMachineState *spapr, int irq, int num); |
| qemu_irq (*qirq)(SpaprMachineState *spapr, int irq); |
| void (*print_info)(SpaprMachineState *spapr, Monitor *mon); |
| void (*dt_populate)(SpaprMachineState *spapr, uint32_t nr_servers, |
| void *fdt, uint32_t phandle); |
| void (*cpu_intc_create)(SpaprMachineState *spapr, PowerPCCPU *cpu, |
| Error **errp); |
| int (*post_load)(SpaprMachineState *spapr, int version_id); |
| void (*reset)(SpaprMachineState *spapr, Error **errp); |
| void (*set_irq)(void *opaque, int srcno, int val); |
| const char *(*get_nodename)(SpaprMachineState *spapr); |
| void (*init_kvm)(SpaprMachineState *spapr, Error **errp); |
| } SpaprIrq; |
| |
| extern SpaprIrq spapr_irq_xics; |
| extern SpaprIrq spapr_irq_xics_legacy; |
| extern SpaprIrq spapr_irq_xive; |
| extern SpaprIrq spapr_irq_dual; |
| |
| void spapr_irq_init(SpaprMachineState *spapr, Error **errp); |
| int spapr_irq_claim(SpaprMachineState *spapr, int irq, bool lsi, Error **errp); |
| void spapr_irq_free(SpaprMachineState *spapr, int irq, int num); |
| qemu_irq spapr_qirq(SpaprMachineState *spapr, int irq); |
| int spapr_irq_post_load(SpaprMachineState *spapr, int version_id); |
| void spapr_irq_reset(SpaprMachineState *spapr, Error **errp); |
| int spapr_irq_get_phandle(SpaprMachineState *spapr, void *fdt, Error **errp); |
| |
| /* |
| * XICS legacy routines |
| */ |
| int spapr_irq_find(SpaprMachineState *spapr, int num, bool align, Error **errp); |
| #define spapr_irq_findone(spapr, errp) spapr_irq_find(spapr, 1, false, errp) |
| |
| #endif |