|  | /* | 
|  | * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator | 
|  | * | 
|  | * PAPR Virtualized Interrupt System, aka ICS/ICP aka xics | 
|  | * | 
|  | * Copyright (c) 2010,2011 David Gibson, IBM Corporation. | 
|  | * | 
|  | * Permission is hereby granted, free of charge, to any person obtaining a copy | 
|  | * of this software and associated documentation files (the "Software"), to deal | 
|  | * in the Software without restriction, including without limitation the rights | 
|  | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 
|  | * copies of the Software, and to permit persons to whom the Software is | 
|  | * furnished to do so, subject to the following conditions: | 
|  | * | 
|  | * The above copyright notice and this permission notice shall be included in | 
|  | * all copies or substantial portions of the Software. | 
|  | * | 
|  | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 
|  | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 
|  | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | 
|  | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | 
|  | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | 
|  | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | 
|  | * THE SOFTWARE. | 
|  | * | 
|  | */ | 
|  |  | 
|  | #include "qemu/osdep.h" | 
|  | #include "qapi/error.h" | 
|  | #include "trace.h" | 
|  | #include "qemu/timer.h" | 
|  | #include "hw/ppc/xics.h" | 
|  | #include "hw/qdev-properties.h" | 
|  | #include "qemu/error-report.h" | 
|  | #include "qemu/module.h" | 
|  | #include "qapi/visitor.h" | 
|  | #include "migration/vmstate.h" | 
|  | #include "hw/intc/intc.h" | 
|  | #include "hw/irq.h" | 
|  | #include "system/kvm.h" | 
|  | #include "system/reset.h" | 
|  | #include "target/ppc/cpu.h" | 
|  |  | 
|  | void icp_pic_print_info(ICPState *icp, GString *buf) | 
|  | { | 
|  | int cpu_index; | 
|  |  | 
|  | /* Skip partially initialized vCPUs. This can happen on sPAPR when vCPUs | 
|  | * are hot plugged or unplugged. | 
|  | */ | 
|  | if (!icp) { | 
|  | return; | 
|  | } | 
|  |  | 
|  | cpu_index = icp->cs ? icp->cs->cpu_index : -1; | 
|  |  | 
|  | if (!icp->output) { | 
|  | return; | 
|  | } | 
|  |  | 
|  | if (kvm_irqchip_in_kernel()) { | 
|  | icp_synchronize_state(icp); | 
|  | } | 
|  |  | 
|  | g_string_append_printf(buf, "CPU %d XIRR=%08x (%p) PP=%02x MFRR=%02x\n", | 
|  | cpu_index, icp->xirr, icp->xirr_owner, | 
|  | icp->pending_priority, icp->mfrr); | 
|  | } | 
|  |  | 
|  | void ics_pic_print_info(ICSState *ics, GString *buf) | 
|  | { | 
|  | uint32_t i; | 
|  |  | 
|  | g_string_append_printf(buf, "ICS %4x..%4x %p\n", | 
|  | ics->offset, ics->offset + ics->nr_irqs - 1, ics); | 
|  |  | 
|  | if (!ics->irqs) { | 
|  | return; | 
|  | } | 
|  |  | 
|  | if (kvm_irqchip_in_kernel()) { | 
|  | ics_synchronize_state(ics); | 
|  | } | 
|  |  | 
|  | for (i = 0; i < ics->nr_irqs; i++) { | 
|  | ICSIRQState *irq = ics->irqs + i; | 
|  |  | 
|  | if (!(irq->flags & XICS_FLAGS_IRQ_MASK)) { | 
|  | continue; | 
|  | } | 
|  | g_string_append_printf(buf, "  %4x %s %02x %02x\n", | 
|  | ics->offset + i, | 
|  | (irq->flags & XICS_FLAGS_IRQ_LSI) ? | 
|  | "LSI" : "MSI", | 
|  | irq->priority, irq->status); | 
|  | } | 
|  | } | 
|  |  | 
|  | /* | 
|  | * ICP: Presentation layer | 
|  | */ | 
|  |  | 
|  | #define XISR_MASK  0x00ffffff | 
|  | #define CPPR_MASK  0xff000000 | 
|  |  | 
|  | #define XISR(icp)   (((icp)->xirr) & XISR_MASK) | 
|  | #define CPPR(icp)   (((icp)->xirr) >> 24) | 
|  |  | 
|  | static void ics_reject(ICSState *ics, uint32_t nr); | 
|  | static void ics_eoi(ICSState *ics, uint32_t nr); | 
|  |  | 
|  | static void icp_check_ipi(ICPState *icp) | 
|  | { | 
|  | if (XISR(icp) && (icp->pending_priority <= icp->mfrr)) { | 
|  | return; | 
|  | } | 
|  |  | 
|  | trace_xics_icp_check_ipi(icp->cs->cpu_index, icp->mfrr); | 
|  |  | 
|  | if (XISR(icp) && icp->xirr_owner) { | 
|  | ics_reject(icp->xirr_owner, XISR(icp)); | 
|  | } | 
|  |  | 
|  | icp->xirr = (icp->xirr & ~XISR_MASK) | XICS_IPI; | 
|  | icp->pending_priority = icp->mfrr; | 
|  | icp->xirr_owner = NULL; | 
|  | qemu_irq_raise(icp->output); | 
|  | } | 
|  |  | 
|  | void icp_resend(ICPState *icp) | 
|  | { | 
|  | XICSFabric *xi = icp->xics; | 
|  | XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi); | 
|  |  | 
|  | if (icp->mfrr < CPPR(icp)) { | 
|  | icp_check_ipi(icp); | 
|  | } | 
|  |  | 
|  | xic->ics_resend(xi); | 
|  | } | 
|  |  | 
|  | void icp_set_cppr(ICPState *icp, uint8_t cppr) | 
|  | { | 
|  | uint8_t old_cppr; | 
|  | uint32_t old_xisr; | 
|  |  | 
|  | old_cppr = CPPR(icp); | 
|  | icp->xirr = (icp->xirr & ~CPPR_MASK) | (cppr << 24); | 
|  |  | 
|  | if (cppr < old_cppr) { | 
|  | if (XISR(icp) && (cppr <= icp->pending_priority)) { | 
|  | old_xisr = XISR(icp); | 
|  | icp->xirr &= ~XISR_MASK; /* Clear XISR */ | 
|  | icp->pending_priority = 0xff; | 
|  | qemu_irq_lower(icp->output); | 
|  | if (icp->xirr_owner) { | 
|  | ics_reject(icp->xirr_owner, old_xisr); | 
|  | icp->xirr_owner = NULL; | 
|  | } | 
|  | } | 
|  | } else { | 
|  | if (!XISR(icp)) { | 
|  | icp_resend(icp); | 
|  | } | 
|  | } | 
|  | } | 
|  |  | 
|  | void icp_set_mfrr(ICPState *icp, uint8_t mfrr) | 
|  | { | 
|  | icp->mfrr = mfrr; | 
|  | if (mfrr < CPPR(icp)) { | 
|  | icp_check_ipi(icp); | 
|  | } | 
|  | } | 
|  |  | 
|  | uint32_t icp_accept(ICPState *icp) | 
|  | { | 
|  | uint32_t xirr = icp->xirr; | 
|  |  | 
|  | qemu_irq_lower(icp->output); | 
|  | icp->xirr = icp->pending_priority << 24; | 
|  | icp->pending_priority = 0xff; | 
|  | icp->xirr_owner = NULL; | 
|  |  | 
|  | trace_xics_icp_accept(xirr, icp->xirr); | 
|  |  | 
|  | return xirr; | 
|  | } | 
|  |  | 
|  | uint32_t icp_ipoll(ICPState *icp, uint32_t *mfrr) | 
|  | { | 
|  | if (mfrr) { | 
|  | *mfrr = icp->mfrr; | 
|  | } | 
|  | return icp->xirr; | 
|  | } | 
|  |  | 
|  | void icp_eoi(ICPState *icp, uint32_t xirr) | 
|  | { | 
|  | XICSFabric *xi = icp->xics; | 
|  | XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi); | 
|  | ICSState *ics; | 
|  | uint32_t irq; | 
|  |  | 
|  | /* Send EOI -> ICS */ | 
|  | icp->xirr = (icp->xirr & ~CPPR_MASK) | (xirr & CPPR_MASK); | 
|  | trace_xics_icp_eoi(icp->cs->cpu_index, xirr, icp->xirr); | 
|  | irq = xirr & XISR_MASK; | 
|  |  | 
|  | ics = xic->ics_get(xi, irq); | 
|  | if (ics) { | 
|  | ics_eoi(ics, irq); | 
|  | } | 
|  | if (!XISR(icp)) { | 
|  | icp_resend(icp); | 
|  | } | 
|  | } | 
|  |  | 
|  | void icp_irq(ICSState *ics, int server, int nr, uint8_t priority) | 
|  | { | 
|  | ICPState *icp = xics_icp_get(ics->xics, server); | 
|  |  | 
|  | trace_xics_icp_irq(server, nr, priority); | 
|  |  | 
|  | if ((priority >= CPPR(icp)) | 
|  | || (XISR(icp) && (icp->pending_priority <= priority))) { | 
|  | ics_reject(ics, nr); | 
|  | } else { | 
|  | if (XISR(icp) && icp->xirr_owner) { | 
|  | ics_reject(icp->xirr_owner, XISR(icp)); | 
|  | icp->xirr_owner = NULL; | 
|  | } | 
|  | icp->xirr = (icp->xirr & ~XISR_MASK) | (nr & XISR_MASK); | 
|  | icp->xirr_owner = ics; | 
|  | icp->pending_priority = priority; | 
|  | trace_xics_icp_raise(icp->xirr, icp->pending_priority); | 
|  | qemu_irq_raise(icp->output); | 
|  | } | 
|  | } | 
|  |  | 
|  | static int icp_pre_save(void *opaque) | 
|  | { | 
|  | ICPState *icp = opaque; | 
|  |  | 
|  | if (kvm_irqchip_in_kernel()) { | 
|  | icp_get_kvm_state(icp); | 
|  | } | 
|  |  | 
|  | return 0; | 
|  | } | 
|  |  | 
|  | static int icp_post_load(void *opaque, int version_id) | 
|  | { | 
|  | ICPState *icp = opaque; | 
|  |  | 
|  | if (kvm_irqchip_in_kernel()) { | 
|  | Error *local_err = NULL; | 
|  | int ret; | 
|  |  | 
|  | ret = icp_set_kvm_state(icp, &local_err); | 
|  | if (ret < 0) { | 
|  | error_report_err(local_err); | 
|  | return ret; | 
|  | } | 
|  | } | 
|  |  | 
|  | return 0; | 
|  | } | 
|  |  | 
|  | static const VMStateDescription vmstate_icp_server = { | 
|  | .name = "icp/server", | 
|  | .version_id = 1, | 
|  | .minimum_version_id = 1, | 
|  | .pre_save = icp_pre_save, | 
|  | .post_load = icp_post_load, | 
|  | .fields = (const VMStateField[]) { | 
|  | /* Sanity check */ | 
|  | VMSTATE_UINT32(xirr, ICPState), | 
|  | VMSTATE_UINT8(pending_priority, ICPState), | 
|  | VMSTATE_UINT8(mfrr, ICPState), | 
|  | VMSTATE_END_OF_LIST() | 
|  | }, | 
|  | }; | 
|  |  | 
|  | void icp_reset(ICPState *icp) | 
|  | { | 
|  | icp->xirr = 0; | 
|  | icp->pending_priority = 0xff; | 
|  | icp->mfrr = 0xff; | 
|  |  | 
|  | if (kvm_irqchip_in_kernel()) { | 
|  | Error *local_err = NULL; | 
|  |  | 
|  | icp_set_kvm_state(icp, &local_err); | 
|  | if (local_err) { | 
|  | error_report_err(local_err); | 
|  | } | 
|  | } | 
|  | } | 
|  |  | 
|  | static void icp_realize(DeviceState *dev, Error **errp) | 
|  | { | 
|  | ICPState *icp = ICP(dev); | 
|  | PowerPCCPU *cpu; | 
|  | CPUPPCState *env; | 
|  | Error *err = NULL; | 
|  |  | 
|  | assert(icp->xics); | 
|  | assert(icp->cs); | 
|  |  | 
|  | cpu = POWERPC_CPU(icp->cs); | 
|  | env = &cpu->env; | 
|  | switch (PPC_INPUT(env)) { | 
|  | case PPC_FLAGS_INPUT_POWER7: | 
|  | icp->output = qdev_get_gpio_in(DEVICE(cpu), POWER7_INPUT_INT); | 
|  | break; | 
|  | case PPC_FLAGS_INPUT_POWER9: /* For SPAPR xics emulation */ | 
|  | icp->output = qdev_get_gpio_in(DEVICE(cpu), POWER9_INPUT_INT); | 
|  | break; | 
|  |  | 
|  | case PPC_FLAGS_INPUT_970: | 
|  | icp->output = qdev_get_gpio_in(DEVICE(cpu), PPC970_INPUT_INT); | 
|  | break; | 
|  |  | 
|  | default: | 
|  | error_setg(errp, "XICS interrupt controller does not support this CPU bus model"); | 
|  | return; | 
|  | } | 
|  |  | 
|  | /* Connect the presenter to the VCPU (required for CPU hotplug) */ | 
|  | if (kvm_irqchip_in_kernel()) { | 
|  | icp_kvm_realize(dev, &err); | 
|  | if (err) { | 
|  | error_propagate(errp, err); | 
|  | return; | 
|  | } | 
|  | } | 
|  | } | 
|  |  | 
|  | static void icp_unrealize(DeviceState *dev) | 
|  | { | 
|  | ICPState *icp = ICP(dev); | 
|  |  | 
|  | vmstate_unregister(NULL, &vmstate_icp_server, icp); | 
|  | } | 
|  |  | 
|  | static const Property icp_properties[] = { | 
|  | DEFINE_PROP_LINK(ICP_PROP_XICS, ICPState, xics, TYPE_XICS_FABRIC, | 
|  | XICSFabric *), | 
|  | DEFINE_PROP_LINK(ICP_PROP_CPU, ICPState, cs, TYPE_CPU, CPUState *), | 
|  | }; | 
|  |  | 
|  | static void icp_class_init(ObjectClass *klass, void *data) | 
|  | { | 
|  | DeviceClass *dc = DEVICE_CLASS(klass); | 
|  |  | 
|  | dc->realize = icp_realize; | 
|  | dc->unrealize = icp_unrealize; | 
|  | device_class_set_props(dc, icp_properties); | 
|  | /* | 
|  | * Reason: part of XICS interrupt controller, needs to be wired up | 
|  | * by icp_create(). | 
|  | */ | 
|  | dc->user_creatable = false; | 
|  | } | 
|  |  | 
|  | static const TypeInfo icp_info = { | 
|  | .name = TYPE_ICP, | 
|  | .parent = TYPE_DEVICE, | 
|  | .instance_size = sizeof(ICPState), | 
|  | .class_init = icp_class_init, | 
|  | .class_size = sizeof(ICPStateClass), | 
|  | }; | 
|  |  | 
|  | Object *icp_create(Object *cpu, const char *type, XICSFabric *xi, Error **errp) | 
|  | { | 
|  | Object *obj; | 
|  |  | 
|  | obj = object_new(type); | 
|  | object_property_add_child(cpu, type, obj); | 
|  | object_unref(obj); | 
|  | object_property_set_link(obj, ICP_PROP_XICS, OBJECT(xi), &error_abort); | 
|  | object_property_set_link(obj, ICP_PROP_CPU, cpu, &error_abort); | 
|  | if (!qdev_realize(DEVICE(obj), NULL, errp)) { | 
|  | object_unparent(obj); | 
|  | obj = NULL; | 
|  | } | 
|  |  | 
|  | return obj; | 
|  | } | 
|  |  | 
|  | void icp_destroy(ICPState *icp) | 
|  | { | 
|  | Object *obj = OBJECT(icp); | 
|  |  | 
|  | object_unparent(obj); | 
|  | } | 
|  |  | 
|  | /* | 
|  | * ICS: Source layer | 
|  | */ | 
|  | static void ics_resend_msi(ICSState *ics, int srcno) | 
|  | { | 
|  | ICSIRQState *irq = ics->irqs + srcno; | 
|  |  | 
|  | /* FIXME: filter by server#? */ | 
|  | if (irq->status & XICS_STATUS_REJECTED) { | 
|  | irq->status &= ~XICS_STATUS_REJECTED; | 
|  | if (irq->priority != 0xff) { | 
|  | icp_irq(ics, irq->server, srcno + ics->offset, irq->priority); | 
|  | } | 
|  | } | 
|  | } | 
|  |  | 
|  | static void ics_resend_lsi(ICSState *ics, int srcno) | 
|  | { | 
|  | ICSIRQState *irq = ics->irqs + srcno; | 
|  |  | 
|  | if ((irq->priority != 0xff) | 
|  | && (irq->status & XICS_STATUS_ASSERTED) | 
|  | && !(irq->status & XICS_STATUS_SENT)) { | 
|  | irq->status |= XICS_STATUS_SENT; | 
|  | icp_irq(ics, irq->server, srcno + ics->offset, irq->priority); | 
|  | } | 
|  | } | 
|  |  | 
|  | static void ics_set_irq_msi(ICSState *ics, int srcno, int val) | 
|  | { | 
|  | ICSIRQState *irq = ics->irqs + srcno; | 
|  |  | 
|  | trace_xics_ics_set_irq_msi(srcno, srcno + ics->offset); | 
|  |  | 
|  | if (val) { | 
|  | if (irq->priority == 0xff) { | 
|  | irq->status |= XICS_STATUS_MASKED_PENDING; | 
|  | trace_xics_masked_pending(); | 
|  | } else  { | 
|  | icp_irq(ics, irq->server, srcno + ics->offset, irq->priority); | 
|  | } | 
|  | } | 
|  | } | 
|  |  | 
|  | static void ics_set_irq_lsi(ICSState *ics, int srcno, int val) | 
|  | { | 
|  | ICSIRQState *irq = ics->irqs + srcno; | 
|  |  | 
|  | trace_xics_ics_set_irq_lsi(srcno, srcno + ics->offset); | 
|  | if (val) { | 
|  | irq->status |= XICS_STATUS_ASSERTED; | 
|  | } else { | 
|  | irq->status &= ~XICS_STATUS_ASSERTED; | 
|  | } | 
|  | ics_resend_lsi(ics, srcno); | 
|  | } | 
|  |  | 
|  | void ics_set_irq(void *opaque, int srcno, int val) | 
|  | { | 
|  | ICSState *ics = (ICSState *)opaque; | 
|  |  | 
|  | if (kvm_irqchip_in_kernel()) { | 
|  | ics_kvm_set_irq(ics, srcno, val); | 
|  | return; | 
|  | } | 
|  |  | 
|  | if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) { | 
|  | ics_set_irq_lsi(ics, srcno, val); | 
|  | } else { | 
|  | ics_set_irq_msi(ics, srcno, val); | 
|  | } | 
|  | } | 
|  |  | 
|  | static void ics_write_xive_msi(ICSState *ics, int srcno) | 
|  | { | 
|  | ICSIRQState *irq = ics->irqs + srcno; | 
|  |  | 
|  | if (!(irq->status & XICS_STATUS_MASKED_PENDING) | 
|  | || (irq->priority == 0xff)) { | 
|  | return; | 
|  | } | 
|  |  | 
|  | irq->status &= ~XICS_STATUS_MASKED_PENDING; | 
|  | icp_irq(ics, irq->server, srcno + ics->offset, irq->priority); | 
|  | } | 
|  |  | 
|  | static void ics_write_xive_lsi(ICSState *ics, int srcno) | 
|  | { | 
|  | ics_resend_lsi(ics, srcno); | 
|  | } | 
|  |  | 
|  | void ics_write_xive(ICSState *ics, int srcno, int server, | 
|  | uint8_t priority, uint8_t saved_priority) | 
|  | { | 
|  | ICSIRQState *irq = ics->irqs + srcno; | 
|  |  | 
|  | irq->server = server; | 
|  | irq->priority = priority; | 
|  | irq->saved_priority = saved_priority; | 
|  |  | 
|  | trace_xics_ics_write_xive(ics->offset + srcno, srcno, server, priority); | 
|  |  | 
|  | if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) { | 
|  | ics_write_xive_lsi(ics, srcno); | 
|  | } else { | 
|  | ics_write_xive_msi(ics, srcno); | 
|  | } | 
|  | } | 
|  |  | 
|  | static void ics_reject(ICSState *ics, uint32_t nr) | 
|  | { | 
|  | ICSStateClass *isc = ICS_GET_CLASS(ics); | 
|  | ICSIRQState *irq = ics->irqs + nr - ics->offset; | 
|  |  | 
|  | if (isc->reject) { | 
|  | isc->reject(ics, nr); | 
|  | return; | 
|  | } | 
|  |  | 
|  | trace_xics_ics_reject(nr, nr - ics->offset); | 
|  | if (irq->flags & XICS_FLAGS_IRQ_MSI) { | 
|  | irq->status |= XICS_STATUS_REJECTED; | 
|  | } else if (irq->flags & XICS_FLAGS_IRQ_LSI) { | 
|  | irq->status &= ~XICS_STATUS_SENT; | 
|  | } | 
|  | } | 
|  |  | 
|  | void ics_resend(ICSState *ics) | 
|  | { | 
|  | ICSStateClass *isc = ICS_GET_CLASS(ics); | 
|  | int i; | 
|  |  | 
|  | if (isc->resend) { | 
|  | isc->resend(ics); | 
|  | return; | 
|  | } | 
|  |  | 
|  | for (i = 0; i < ics->nr_irqs; i++) { | 
|  | /* FIXME: filter by server#? */ | 
|  | if (ics->irqs[i].flags & XICS_FLAGS_IRQ_LSI) { | 
|  | ics_resend_lsi(ics, i); | 
|  | } else { | 
|  | ics_resend_msi(ics, i); | 
|  | } | 
|  | } | 
|  | } | 
|  |  | 
|  | static void ics_eoi(ICSState *ics, uint32_t nr) | 
|  | { | 
|  | int srcno = nr - ics->offset; | 
|  | ICSIRQState *irq = ics->irqs + srcno; | 
|  |  | 
|  | trace_xics_ics_eoi(nr); | 
|  |  | 
|  | if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) { | 
|  | irq->status &= ~XICS_STATUS_SENT; | 
|  | } | 
|  | } | 
|  |  | 
|  | static void ics_reset_irq(ICSIRQState *irq) | 
|  | { | 
|  | irq->priority = 0xff; | 
|  | irq->saved_priority = 0xff; | 
|  | } | 
|  |  | 
|  | static void ics_reset_hold(Object *obj, ResetType type) | 
|  | { | 
|  | ICSState *ics = ICS(obj); | 
|  | g_autofree uint8_t *flags = g_malloc(ics->nr_irqs); | 
|  | int i; | 
|  |  | 
|  | for (i = 0; i < ics->nr_irqs; i++) { | 
|  | flags[i] = ics->irqs[i].flags; | 
|  | } | 
|  |  | 
|  | memset(ics->irqs, 0, sizeof(ICSIRQState) * ics->nr_irqs); | 
|  |  | 
|  | for (i = 0; i < ics->nr_irqs; i++) { | 
|  | ics_reset_irq(ics->irqs + i); | 
|  | ics->irqs[i].flags = flags[i]; | 
|  | } | 
|  |  | 
|  | if (kvm_irqchip_in_kernel()) { | 
|  | Error *local_err = NULL; | 
|  |  | 
|  | ics_set_kvm_state(ics, &local_err); | 
|  | if (local_err) { | 
|  | error_report_err(local_err); | 
|  | } | 
|  | } | 
|  | } | 
|  |  | 
|  | static void ics_reset_handler(void *dev) | 
|  | { | 
|  | device_cold_reset(dev); | 
|  | } | 
|  |  | 
|  | static void ics_realize(DeviceState *dev, Error **errp) | 
|  | { | 
|  | ICSState *ics = ICS(dev); | 
|  |  | 
|  | assert(ics->xics); | 
|  |  | 
|  | if (!ics->nr_irqs) { | 
|  | error_setg(errp, "Number of interrupts needs to be greater 0"); | 
|  | return; | 
|  | } | 
|  | ics->irqs = g_new0(ICSIRQState, ics->nr_irqs); | 
|  |  | 
|  | qemu_register_reset(ics_reset_handler, ics); | 
|  | } | 
|  |  | 
|  | static void ics_instance_init(Object *obj) | 
|  | { | 
|  | ICSState *ics = ICS(obj); | 
|  |  | 
|  | ics->offset = XICS_IRQ_BASE; | 
|  | } | 
|  |  | 
|  | static int ics_pre_save(void *opaque) | 
|  | { | 
|  | ICSState *ics = opaque; | 
|  |  | 
|  | if (kvm_irqchip_in_kernel()) { | 
|  | ics_get_kvm_state(ics); | 
|  | } | 
|  |  | 
|  | return 0; | 
|  | } | 
|  |  | 
|  | static int ics_post_load(void *opaque, int version_id) | 
|  | { | 
|  | ICSState *ics = opaque; | 
|  |  | 
|  | if (kvm_irqchip_in_kernel()) { | 
|  | Error *local_err = NULL; | 
|  | int ret; | 
|  |  | 
|  | ret = ics_set_kvm_state(ics, &local_err); | 
|  | if (ret < 0) { | 
|  | error_report_err(local_err); | 
|  | return ret; | 
|  | } | 
|  | } | 
|  |  | 
|  | return 0; | 
|  | } | 
|  |  | 
|  | static const VMStateDescription vmstate_ics_irq = { | 
|  | .name = "ics/irq", | 
|  | .version_id = 2, | 
|  | .minimum_version_id = 1, | 
|  | .fields = (const VMStateField[]) { | 
|  | VMSTATE_UINT32(server, ICSIRQState), | 
|  | VMSTATE_UINT8(priority, ICSIRQState), | 
|  | VMSTATE_UINT8(saved_priority, ICSIRQState), | 
|  | VMSTATE_UINT8(status, ICSIRQState), | 
|  | VMSTATE_UINT8(flags, ICSIRQState), | 
|  | VMSTATE_END_OF_LIST() | 
|  | }, | 
|  | }; | 
|  |  | 
|  | static const VMStateDescription vmstate_ics = { | 
|  | .name = "ics", | 
|  | .version_id = 1, | 
|  | .minimum_version_id = 1, | 
|  | .pre_save = ics_pre_save, | 
|  | .post_load = ics_post_load, | 
|  | .fields = (const VMStateField[]) { | 
|  | /* Sanity check */ | 
|  | VMSTATE_UINT32_EQUAL(nr_irqs, ICSState, NULL), | 
|  |  | 
|  | VMSTATE_STRUCT_VARRAY_POINTER_UINT32(irqs, ICSState, nr_irqs, | 
|  | vmstate_ics_irq, | 
|  | ICSIRQState), | 
|  | VMSTATE_END_OF_LIST() | 
|  | }, | 
|  | }; | 
|  |  | 
|  | static const Property ics_properties[] = { | 
|  | DEFINE_PROP_UINT32("nr-irqs", ICSState, nr_irqs, 0), | 
|  | DEFINE_PROP_LINK(ICS_PROP_XICS, ICSState, xics, TYPE_XICS_FABRIC, | 
|  | XICSFabric *), | 
|  | }; | 
|  |  | 
|  | static void ics_class_init(ObjectClass *klass, void *data) | 
|  | { | 
|  | DeviceClass *dc = DEVICE_CLASS(klass); | 
|  | ResettableClass *rc = RESETTABLE_CLASS(klass); | 
|  |  | 
|  | dc->realize = ics_realize; | 
|  | device_class_set_props(dc, ics_properties); | 
|  | dc->vmsd = &vmstate_ics; | 
|  | /* | 
|  | * Reason: part of XICS interrupt controller, needs to be wired up, | 
|  | * e.g. by spapr_irq_init(). | 
|  | */ | 
|  | dc->user_creatable = false; | 
|  | rc->phases.hold = ics_reset_hold; | 
|  | } | 
|  |  | 
|  | static const TypeInfo ics_info = { | 
|  | .name = TYPE_ICS, | 
|  | .parent = TYPE_DEVICE, | 
|  | .instance_size = sizeof(ICSState), | 
|  | .instance_init = ics_instance_init, | 
|  | .class_init = ics_class_init, | 
|  | .class_size = sizeof(ICSStateClass), | 
|  | }; | 
|  |  | 
|  | static const TypeInfo xics_fabric_info = { | 
|  | .name = TYPE_XICS_FABRIC, | 
|  | .parent = TYPE_INTERFACE, | 
|  | .class_size = sizeof(XICSFabricClass), | 
|  | }; | 
|  |  | 
|  | /* | 
|  | * Exported functions | 
|  | */ | 
|  | ICPState *xics_icp_get(XICSFabric *xi, int server) | 
|  | { | 
|  | XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi); | 
|  |  | 
|  | return xic->icp_get(xi, server); | 
|  | } | 
|  |  | 
|  | void ics_set_irq_type(ICSState *ics, int srcno, bool lsi) | 
|  | { | 
|  | assert(!(ics->irqs[srcno].flags & XICS_FLAGS_IRQ_MASK)); | 
|  |  | 
|  | ics->irqs[srcno].flags |= | 
|  | lsi ? XICS_FLAGS_IRQ_LSI : XICS_FLAGS_IRQ_MSI; | 
|  |  | 
|  | if (kvm_irqchip_in_kernel()) { | 
|  | Error *local_err = NULL; | 
|  |  | 
|  | ics_reset_irq(ics->irqs + srcno); | 
|  | ics_set_kvm_state_one(ics, srcno, &local_err); | 
|  | if (local_err) { | 
|  | error_report_err(local_err); | 
|  | } | 
|  | } | 
|  | } | 
|  |  | 
|  | static void xics_register_types(void) | 
|  | { | 
|  | type_register_static(&ics_info); | 
|  | type_register_static(&icp_info); | 
|  | type_register_static(&xics_fabric_info); | 
|  | } | 
|  |  | 
|  | type_init(xics_register_types) |