| /****************************************************************************** |
| * Copyright (c) 2004, 2008 IBM Corporation |
| * All rights reserved. |
| * This program and the accompanying materials |
| * are made available under the terms of the BSD License |
| * which accompanies this distribution, and is available at |
| * http://www.opensource.org/licenses/bsd-license.php |
| * |
| * Contributors: |
| * IBM Corporation - initial implementation |
| *****************************************************************************/ |
| |
| #ifndef __CACHE_H |
| #define __CACHE_H |
| |
| #include <cpu.h> |
| #include <stdint.h> |
| |
| // XXX FIXME: Use proper CI load/store */ |
| #define cache_inhibited_access(type,size) \ |
| static inline type ci_read_##size(type * addr) \ |
| { \ |
| register uint64_t arg0 asm ("r3"); \ |
| register uint64_t arg1 asm ("r4"); \ |
| register uint64_t arg2 asm ("r5"); \ |
| \ |
| arg0 = 0x3c; /* H_LOGICAL_CI_LOAD*/ \ |
| arg1 = size / 8; \ |
| arg2 = (uint64_t)addr; \ |
| \ |
| asm volatile( \ |
| ".long 0x44000022 \n" /* HVCALL */ \ |
| : "=&r" (arg0), "=&r"(arg1), "=&r"(arg2) \ |
| : "0"(arg0), "1"(arg1), "2"(arg2) \ |
| : "r0", "r6", "r7", "r8", "r9", "r10", "r11", \ |
| "r12", "memory", "cr0", "cr1", "cr5", \ |
| "cr6", "cr7", "ctr", "xer"); \ |
| return arg0 ? -1 : arg1; \ |
| } \ |
| static inline void ci_write_##size(type * addr, type data) \ |
| { \ |
| register uint64_t arg0 asm ("r3"); \ |
| register uint64_t arg1 asm ("r4"); \ |
| register uint64_t arg2 asm ("r5"); \ |
| register uint64_t arg3 asm ("r6"); \ |
| \ |
| arg0 = 0x40; /* H_LOGICAL_CI_STORE*/ \ |
| arg1 = size / 8; \ |
| arg2 = (uint64_t)addr; \ |
| arg3 = (uint64_t)data; \ |
| \ |
| asm volatile( \ |
| ".long 0x44000022 \n" /* HVCALL */ \ |
| : "=&r"(arg0),"=&r"(arg1),"=&r"(arg2),"=&r"(arg3) \ |
| : "0"(arg0),"1"(arg1),"2"(arg2),"3"(arg3) \ |
| : "r0", "r7", "r8", "r9", "r10", "r11", \ |
| "r12", "memory", "cr0", "cr1", "cr5", \ |
| "cr6", "cr7", "ctr", "xer"); \ |
| } |
| |
| cache_inhibited_access(uint8_t, 8) |
| cache_inhibited_access(uint16_t, 16) |
| cache_inhibited_access(uint32_t, 32) |
| cache_inhibited_access(uint64_t, 64) |
| |
| static inline uint16_t bswap16_load(uint64_t addr) |
| { |
| unsigned int val; |
| asm volatile ("lhbrx %0, 0, %1":"=r" (val):"r"(addr)); |
| return val; |
| } |
| |
| static inline uint32_t bswap32_load(uint64_t addr) |
| { |
| unsigned int val; |
| asm volatile ("lwbrx %0, 0, %1":"=r" (val):"r"(addr)); |
| return val; |
| } |
| |
| static inline void bswap16_store(uint64_t addr, uint16_t val) |
| { |
| asm volatile ("sthbrx %0, 0, %1"::"r" (val), "r"(addr)); |
| } |
| |
| static inline void bswap32_store(uint64_t addr, uint32_t val) |
| { |
| asm volatile ("stwbrx %0, 0, %1"::"r" (val), "r"(addr)); |
| } |
| |
| #endif /* __CACHE_H */ |
| |